

www.ti.com SLVSAT2 -FEBRUARY 2011

# **Quad-Channel Driver for Airbag Deployment**

Check for Samples: TPIC71004-Q1

### **FEATURES**

- Quad-Channel Squib Drivers for Airbag Application
- Loop Diagnostics Monitor and Reporting
- Two Logic Inputs Providing Independent Safety Logic for Enabling/Disabling Deployment
- Four Independent Thermally Protected High-Side Drivers That can Source Deployment or Diagnostic Current Level to Each Squib Load
- Four Independent Avalanche Voltage and Thermally Protected Low-Side Drivers That Can Sink Deployment or Diagnostic Current Level From Each Squib Load
- Each Output Capable of 1.2 A/1.75 A Firing Current for Typical 2 ms/0.5 ms
- SPI Slave Interface for Serial Bus Communication with Parity Check
- Firing VZx Voltage Range 10 V to 35 V, Transients up to 40 V
- Programmable Firing Time up to 8.2 ms
- Common Load Current Settings for All Deployment Loops, Using Registers
- Individual Firing Current Timer Limit Set for Each Deployment Loop, Using Registers
- Firing Current Timer to Monitor Firing Current Over Deployment Time for Each Deployment Loop
- Independent Switch Control for Both High- and Low-Side Switches
- · Diagnostic Mode for Fault Checking
- Internal Fault Monitoring for Safe Operation
- A Multiplex-able Output Buffer for Analog Voltage Measurements
- Use of External Clamping devices on Squib Pins is Not Required to Protect the Deployment ASIC Against Substrate Injection Effects During Deployment Due to Dynamic Shorts to Ground

- An External Pin Connection to the Microprocessor ADC Supply for Ratio-metric Squib Resistance Measurement
- 40-V Pin Capability on All Pins (Except GNDx, AGND, DGND, VCC5, VDDIO, AMX\_OUT)
- Operating Ambient Temperature Range: –40°C to 105°C
- Thermally Enhanced 48-Pin TSSOP DCA PowerPad™ Package

### **APPLICATIONS**

Squib Drivers for Airbag Application



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PowerPad is a trademark of Texas Instruments.

SLVSAT2 -FEBRUARY 2011 www.ti.com

## **DESCRIPTION**

The TPIC71004-Q1 is a quad channel squib driver for airbags deployment in automotive applications. Each channel consists of a high side and a low side switch with independent control logic for protection against inadvertent deployment. Both the high and the low side switches have internal current limits, over-temperature protection.

The IC registers are used for four channel configuration, control and status monitoring. To prevent inadvertent deployment, the high and the low side switches will be turned on only if the proper configuration sequence is used and multiple inputs to the deploy controller logic are at the correct level. The registers are programmed using a serial communications interface.

The maximum on time for each channel is limited by programmable Firing Time Out Timer to prevent excessive power dissipation. In addition, a current limit register is used to program the maximum current through the switches during a deployment. The current limitation on the low side switch is larger than the corresponding high side switch. During deployment, the low side switch will be full enhanced and operate with RDS\_ON mode and the high side switch will be in current regulation mode.

The implemented diagnostic functions monitor deployment ASIC pin voltages to provide High Side switch test, Low Side switch test, squib resistance measurements, squib leakage measurement to battery, ground and between any squib channels. Furthermore, the squib leakage measurement is provided for both Zx and ZMx pins and does not require the squib load to be present to operate properly. Diagnostic information is communicated through the AMX\_OUT pin (for analog signals) and SPI mapped status registers (for status signals latched in digital core).

The high-side and low-side squib drivers have a diagnostic level current limit and a deployment level current limit. The default current limit for high-side and low-side squib drivers is the diagnostic level current limit. The high-side switch deployment current limit for all high-side drivers can be set to either 1.2 A min or 1.75 A min (see Table 1) through SPI mapped registers, device EEPROM settings (see Table 2). The low-side switch deployment current limit is not programmable and is fixed to a level greater than the high-side driver current limit. The ON time duration for each individual squib driver can be programmed through SPI mapped registers.

The deployment sequence requires a specific set of software commands combined with external hardware enable logic lines (TZ0=H, IWD=L) to provide deployment capability. The turn-on sequence of the high-side driver and low-side drivers is software controlled via SPI commands, but the turn-off procedure is automatically provided by the deployment ASIC. After the programmed ON time duration has been achieved, the high-side switch is deactivated first then followed by the low-side driver deactivation by approximately 100µsec.

The RESET\_N is an active low input reset signal. This input will be released high by the power supply unit and/or the µC once the external voltage supplies are within the specified limits. The external microcontroller is required to configure and control device through the serial communication interface. Reliable software is critical for the system operation.

**MAXIMUM AVERAGE FIRING VOLTAGE FIRING** TYPICAL FIRING **DWELL BETWEEN VZx AND Zx PINS TO** (FIRING) TIME<sup>(1)</sup> **VOLTAGE CURRENT ACHIEVE DEPLOYMENT** 35 V 32.56 V 1.2 A 2 ms 35 V 35.0 V 1.75 A 0.5 ms

**Table 1. Potential Deployment Settings for Typical Firing Current** 

(1) For programming desired dwell (firing) time.

Extended deployment duration activates the over temperature protection circuit and terminates deployment. If short-to-ground condition occurs during deployment, 35V firing voltage is completely dropped across the HS\_FET: therefore, thermal shut down protection kicks in to protect the device.

Submit Documentation Feedback



www.ti.com SLVSAT2 -FEBRUARY 2011

**Table 2. Potential Deployment Settings for Maximum Firing Current** 

| FIRING<br>VOLTAGE | MAXIMUM AVERAGE FIRING<br>VOLTAGE BETWEEN VZx AND<br>Zx PINS TO ACHIEVE<br>DEPLOYMENT | MAX FIRING CURRENT <sup>(1)</sup>  | DWELL<br>(FIRING) TIME <sup>(2)</sup> |  |
|-------------------|---------------------------------------------------------------------------------------|------------------------------------|---------------------------------------|--|
| 35 V              | 30 V                                                                                  | 2.6 A (for 1.75 A current setting) | 0.7 ms                                |  |
| 35 V              | 31 V                                                                                  | 2.0 A (for 1.2 A current setting)  | 2.0 ms                                |  |

- The max firing current levels are set through device EEPROM setting
- For programming desired dwell (firing) time

For the full version of this document, please contact msamktg@list.ti.com.

### **ORDERING INFORMATION**

| T <sub>A</sub> | PACKAGE <sup>(1</sup> | )             | ORDERABLE PART<br>NUMBER | TOP-SIDE MARKING |  |
|----------------|-----------------------|---------------|--------------------------|------------------|--|
| -40°C to 125°C | HTSSOP – DCA          | Tape and reel | TPIC71004TDCAQ1          | TPIC71004        |  |
|                |                       |               | TPIC71004TDCARQ1         |                  |  |

"Pb-Free" is defined to be compliant with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials unless exempt. Where designed to be soldered at high temperatures, TI "Pb-Free" and "RoHS Compliant" products are suitable for use in specified lead-free processes.

## **Functional Block Diagram**



© 2011, Texas Instruments Incorporated



## PACKAGE OPTION ADDENDUM

6-Feb-2020

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------------|---------|
| TPIC71004TDCARQ1 | ACTIVE | HTSSOP       | DCA                | 48   | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-3-260C-168 HR | -40 to 105   | TPIC71004T           | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# DCA (R-PDSO-G48)

# PowerPAD ™ PLASTIC SMALL-OUTLINE



NOTES:

- All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.
- This drawing is subject to change without notice.
- Body dimensions do not include mold flash or protrusion not to exceed 0,15.
- This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.

  E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- F. Falls within JEDEC MO-153

### PowerPAD is a trademark of Texas Instruments.



# DCA (R-PDSO-G48)

PowerPAD™ PLASTIC SMALL OUTLINE

### THERMAL INFORMATION

This PowerPAD™ package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTE: A. All linear dimensions are in millimeters

PowerPAD is a trademark of Texas Instruments.



# DCA (R-PDSO-G48)

# PowerPAD ™ PLASTIC SMALL OUTLINE PACKAGE



### NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.
- F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated