



## +2.7 V to +5.5 V, I<sup>2</sup>C INTERFACE, VOLTAGE OUTPUT, 8-BIT DIGITAL-TO-ANALOG CONVERTER

## **FEATURES**

- Micropower Operation: 125 μA @ 3 V
- Fast Update Rate: 188 KSPS
- Power-On Reset to Zero
- +2.7-V to +5.5-V Power Supply
- Specified Monotonic by Design
- I<sup>2</sup>C<sup>™</sup> Interface up to 3.4 Mbps
- On-Chip Output Buffer Amplifier, Rail-to-Rail Operation
- Double-Buffered Input Register
- Address Support for up to Two DAC5571s
- Small 6 Lead SOT 23 Package
- Operation From –40°C to 105°C

## **APPLICATIONS**

- Process Control
- Data Acquistion Systems
- Closed-Loop Servo Control
- PC Peripherals
- Portable Instrumentation

## DESCRIPTION

The DAC5571 is a low-power, single-channel, 8-bit buffered voltage output DAC. Its on-chip precision output amplifier allows rail-to-rail output swing to be achieved. The DAC5571 utilizes an I<sup>2</sup>C-compatible, two-wire serial interface that operates at clock rates up to 3.4 Mbps with address support of up to two DAC5571s on the same data bus.

The output voltage range of the DAC is 0 V to  $V_{DD}$ . The DAC5571 incorporates a power-on-reset circuit that ensures that the DAC output powers up at zero volts and remains there until a valid write to the device takes place. The DAC5571 contains a power-down feature, accessed via the internal control register, that reduces the current consumption of the device to 50 nA at 5 V.

The low-power consumption of this part in normal operation makes it ideally suited for portable battery operated equipment. The power consumption is less than 0.7 mW at  $V_{DD}$  = 5 V reducing to 1  $\mu$ W in power-down mode.

DAC7571/6571/5571 are 12/10/8-bit, single-channel  $I^2C$  DACs from the same family. DAC7574/6574/5574 and DAC7573/6573/5573 are 12/10/8-bit quad-channel  $I^2C$  DACs. Also see DAC8571/8574 for single/quad-channel, 16-bit  $I^2C$  DACs.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

I<sup>2</sup>C is a trademark of Philips Corporation.





This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## **PACKAGE/ORDERING INFORMATION**

| PRODUCT | PACKAGE | PACKAGE<br>DESIG-<br>NATOR | SPECIFIED TEM-<br>PERATURE RANGE | PACKAGE<br>MARKING | ORDERING NUM-<br>BER | TRANSPORT MEDIA               |  |
|---------|---------|----------------------------|----------------------------------|--------------------|----------------------|-------------------------------|--|
| DAC5571 | SOT23-6 | DBV                        | 40°C to 1405°C D574              |                    | DAC5571IDBVT         | 250-Piece Small Tape and Reel |  |
| DACSS/1 | 30123-0 | DBV                        | –40°C to +105°C                  | D571               | DAC5571IDBVR         | 3000-Piece Tape and Reel      |  |

## PIN CONFIGURATIONS





## **PIN DESCRIPTION (SOT23-6)**

| PIN                   | NAME             | DESCRIPTION                                                                                         |
|-----------------------|------------------|-----------------------------------------------------------------------------------------------------|
| 1                     | V <sub>OUT</sub> | Analog output voltage from DAC                                                                      |
| 2                     | GND              | Ground reference point for all circuitry                                                            |
| 3                     | $V_{DD}$         | Analog Voltage Supply Input                                                                         |
| 4                     | SDA              | Serial Data Input                                                                                   |
| 5                     | SCL              | Serial Clock Input                                                                                  |
| 6                     | A0               | Device Address Select                                                                               |
| LOT<br>TRACE<br>CODE: | B=NOV, C=D       | D3); <b>M</b> onth (1–9 = JAN–SEP; A=OCT, DEC); <b>LL</b> – Random code generated only is requested |

## **ABSOLUTE MAXIMUM RATINGS**(1)

|                                                 |                   | UNITS                              |  |  |
|-------------------------------------------------|-------------------|------------------------------------|--|--|
| V <sub>DD</sub> to GND                          |                   | - 0.3 V to +6 V                    |  |  |
| Digital input voltage to GND                    |                   | $-0.3$ V to $+V_{DD}+0.3$ V        |  |  |
| V <sub>OUT</sub> to GND                         |                   | - 0.3 V to +V <sub>DD</sub> +0.3 V |  |  |
| Operating temperature range                     |                   | -40°C to +105°C                    |  |  |
| Storage temperature range                       |                   | −65°C to +150°C                    |  |  |
| Junction temperature range (T <sub>J</sub> max) |                   | +150°C                             |  |  |
| Power dissipation                               |                   | $(T_J max - T_A)R_{\Theta JA}$     |  |  |
| Thermal impedance, R <sub>⊖JA</sub>             |                   | 240°C/W                            |  |  |
| Lead temperature, soldering                     | Vapor phase (60s) | 215°C                              |  |  |
|                                                 | Infrared (15s)    | 220°C                              |  |  |

<sup>(1)</sup> Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. Exposure to absolute maximum conditions for extended periods may affect device reliability.



## **ELECTRICAL CHARACTERISTICS**

 $V_{DD}$  = +2.7 V to +5.5 V;  $R_1$  = 2 k $\Omega$  to GND;  $C_1$  = 200 pF to GND; all specifications –40°C to +105°C unless otherwise noted.

|                                              |                                                                        |                     | DAC557 | LIMITO              |               |  |
|----------------------------------------------|------------------------------------------------------------------------|---------------------|--------|---------------------|---------------|--|
| PARAMETER                                    | CONDITIONS                                                             | MIN                 | TYP    | MAX                 | UNITS         |  |
| STATIC PERFORMANCE(1)                        |                                                                        | l .                 |        | <u> </u>            |               |  |
| Resolution                                   |                                                                        | 8                   |        |                     | Bits          |  |
| Relative accuracy                            |                                                                        |                     |        | ±0.5                | LSB           |  |
| Differential nonlinearity                    | Assured monotonic by design                                            |                     |        | ±0.25               | LSB           |  |
| Zero code error                              |                                                                        |                     | 5      | 20                  | mV            |  |
| Full-scale error                             | All ones loaded to DAC register                                        |                     | -0.15  | -1.25               | % of FSR      |  |
| Gain error                                   |                                                                        |                     |        | ±1.25               | % of FSR      |  |
| Zero code error drift                        |                                                                        |                     | ± 7    |                     | μV/°C         |  |
| Gain temperature coefficient                 |                                                                        |                     | ± 3    |                     | ppm of FSR/°C |  |
| OUTPUT CHARACTERISTICS                       | (2)                                                                    |                     |        |                     |               |  |
| Output voltage range                         |                                                                        | 0                   |        | $V_{DD}$            | V             |  |
| Output voltage settling time                 | 1/4 Scale to 3/4 scale change ( $400_H$ to $C00_H$ ); $R_L$ = $\infty$ |                     | 6      | 8                   | μs            |  |
| Slew rate                                    |                                                                        |                     | 1      |                     | V/µs          |  |
| One and the land at the Plan                 | R <sub>L</sub> = ∞                                                     |                     | 470    |                     | pF            |  |
| Capacitive load stability                    | $R_L = 2 k\Omega$                                                      |                     | 1000   |                     | pF            |  |
| Code change glitch impulse                   | 1 LSB Change around major carry                                        |                     | 20     |                     | nV-s          |  |
| Digital feedthrough                          |                                                                        |                     | 0.5    |                     | nV-s          |  |
| DC output impedance                          |                                                                        |                     | 1      |                     | Ω             |  |
| Chart aireasit assurant                      | V <sub>DD</sub> = +5 V                                                 |                     | 50     |                     | mA            |  |
| Short-circuit current                        | V <sub>DD</sub> = +3 V                                                 |                     | 20     |                     | mA            |  |
| Danier in the                                | Coming out of power-down mode, V <sub>DD</sub> = +5 V                  |                     | 2.5    |                     | μs            |  |
| Power-up time                                | Coming out of power-down mode, V <sub>DD</sub> = +3 V                  |                     | 5      |                     | μs            |  |
| LOGIC INPUTS(3)                              |                                                                        |                     |        | ,                   |               |  |
| Input current                                |                                                                        |                     |        | ±1                  | μA            |  |
| V <sub>IN</sub> L, Input low voltage         | V <sub>DD</sub> = +3 V                                                 |                     |        | 0.3×V <sub>DD</sub> | V             |  |
| V <sub>IN</sub> H, Input high voltage        | V <sub>DD</sub> = +5 V                                                 | 0.7×V <sub>DD</sub> |        |                     | V             |  |
| Pin capacitance                              |                                                                        |                     |        | 3                   | pF            |  |
| POWER REQUIREMENTS                           |                                                                        |                     |        |                     |               |  |
| $V_{DD}$                                     |                                                                        | 2.7                 |        | 5.5                 | V             |  |
| I <sub>DD</sub> (normal operation)           | DAC active and excluding load current                                  |                     |        |                     |               |  |
| $V_{DD} = +3.6 \text{ V to } +5.5 \text{ V}$ | $V_{IH} = V_{DD}$ and $V_{IL} = GND$                                   |                     | 155    | 200                 | μΑ            |  |
| $V_{DD} = +2.7 \text{ V to } +3.6 \text{ V}$ | $V_{IH} = V_{DD}$ and $V_{IL} = GND$                                   |                     | 125    | 160                 | μΑ            |  |
| I <sub>DD</sub> (all power-down modes)       |                                                                        |                     |        |                     |               |  |
| $V_{DD} = +3.6 \text{ V to } +5.5 \text{ V}$ | $V_{IH} = V_{DD}$ and $V_{IL} = GND$                                   |                     | 0.2    | 1                   | μΑ            |  |
| $V_{DD} = +2.7 \text{ V to } +3.6 \text{ V}$ | $V_{IH} = V_{DD}$ and $V_{IL} = GND$                                   |                     | 0.05   | 1                   | μΑ            |  |
| POWER EFFICIENCY                             |                                                                        | •                   |        | <u> </u>            |               |  |
| I <sub>OUT</sub> /I <sub>DD</sub>            | $I_{LOAD} = 2 \text{ mA}, V_{DD} = +5 \text{ V}$                       |                     | 93     |                     | %             |  |

<sup>(1)</sup> Linearity calculated using a reduced code range of 3 to 253; output unloaded.

 <sup>(2)</sup> Specified by design and characterization, not production tested.
 (3) Specified by design and characterization, not production tested.



## **TIMING CHARACTERISTICS**

| SYMBOL                             | PARAMETER                       | TEST CONDITIONS                              | MIN                    | TYP I | MAX  | UNITS |
|------------------------------------|---------------------------------|----------------------------------------------|------------------------|-------|------|-------|
| $f_{SCL}$                          | SCL Clock Frequency             | Standard mode                                |                        |       | 100  | kHz   |
|                                    |                                 | Fast mode                                    |                        |       | 400  | kHz   |
|                                    |                                 | High-speed mode, C <sub>B</sub> - 100 pF max |                        |       | 3.4  | MHz   |
|                                    |                                 | High-Speed mode, C <sub>B</sub> - 400 pF max |                        |       | 1.7  | MHz   |
| t <sub>BUF</sub>                   | Bus Free Time Between a STOP    | Standard mode                                | 4.7                    |       |      | μs    |
|                                    | and START Condition             | Fast mode                                    | 1.3                    |       |      | μs    |
| t <sub>HD</sub> ; t <sub>STA</sub> | Hold Time (Repeated) START      | Standard mode                                | 4.0                    |       |      | μs    |
|                                    | Condition                       | Fast mode                                    | 600                    |       |      | ns    |
|                                    |                                 | High-speed mode                              | 160                    |       |      | ns    |
| t <sub>LOW</sub>                   | LOW Period of the SCL Clock     | Standard mode                                | 4.7                    |       |      | μs    |
|                                    |                                 | Fast mode                                    | 1.3                    |       |      | μs    |
|                                    |                                 | High-speed mode, C <sub>B</sub> - 100 pF max | 160                    |       |      | ns    |
|                                    |                                 | High-speed mode, C <sub>B</sub> - 400 pF max | 320                    |       |      | ns    |
| t <sub>HIGH</sub>                  | HIGH Period of the SCL Clock    | Standard mode                                | 4.0                    |       |      | μs    |
|                                    |                                 | Fast mode                                    | 600                    |       |      | ns    |
|                                    |                                 | High-speed mode, C <sub>B</sub> - 100 pF max | 60                     |       |      | ns    |
|                                    |                                 | High-speed mode, C <sub>B</sub> - 400 pF max | 120                    |       |      | ns    |
| t <sub>SU</sub> ; t <sub>STA</sub> | Setup Time for a Repeated       | Standard mode                                | 4.7                    |       |      | μs    |
|                                    | START Condition                 | Fast mode                                    | 600                    |       |      | ns    |
|                                    |                                 | High-speed mode                              | 160                    |       |      | ns    |
| t <sub>SU</sub> ; t <sub>DAT</sub> | Data Setup Time                 | Standard mode                                | 250                    |       |      | ns    |
|                                    |                                 | Fast mode                                    | 100                    |       |      | ns    |
|                                    |                                 | High-speed mode                              | 10                     |       |      | ns    |
| t <sub>HD</sub> ; t <sub>DAT</sub> | Data Hold Time                  | Standard mode                                | 0                      |       | 3.45 | μs    |
| 115. 5711                          |                                 | Fast mode                                    | 0                      |       | 0.9  | μs    |
|                                    |                                 | High-speed mode, C <sub>B</sub> - 100 pF max | 0                      |       | 70   | ns    |
|                                    |                                 | High-speed mode, C <sub>B</sub> - 400 pF max | 0                      |       | 150  | ns    |
| t <sub>RCL</sub>                   | Rise Time of SCL Signal         | Standard mode                                |                        |       | 1000 | ns    |
|                                    |                                 | Fast mode                                    | 20 + 0.1C <sub>B</sub> |       | 300  | ns    |
|                                    |                                 | High-speed mode, C <sub>B</sub> - 100 pF max | 10                     |       | 40   | ns    |
|                                    |                                 | High-speed mode, C <sub>B</sub> - 400 pF max | 20                     |       | 80   | ns    |
| t <sub>RCL1</sub>                  | Rise Time of SCL Signal After a | Standard mode                                |                        |       | 1000 | ns    |
|                                    | Repeated START Condition and    | Fast mode                                    | 20 + 0.1C <sub>B</sub> |       | 300  | ns    |
|                                    | After an Acknowledge BIT        | High-speed mode, C <sub>B</sub> - 100 pF max | 10                     |       | 80   | ns    |
|                                    |                                 | High-speed mode, C <sub>B</sub> - 400 pF max | 20                     |       | 160  | ns    |
| t <sub>FCL</sub>                   | Fall Time of SCL Signal         | Standard mode                                |                        |       | 300  | ns    |
|                                    |                                 | Fast mode                                    | 20 + 0.1C <sub>B</sub> |       | 300  | ns    |
|                                    |                                 | High-speed mode, C <sub>B</sub> - 100 pF max | 10                     |       | 40   | ns    |
|                                    |                                 | High-speed mode, C <sub>B</sub> - 400 pF max | 20                     |       | 80   | ns    |
| t <sub>RDA</sub>                   | Rise Time of SDA Signal         | Standard mode                                |                        |       | 1000 | ns    |
|                                    |                                 | Fast mode                                    | 20 + 0.1C <sub>B</sub> |       | 300  | ns    |
|                                    |                                 | High-speed mode, C <sub>B</sub> - 100 pF max | 10                     |       | 80   | ns    |
|                                    |                                 | High-speed mode, C <sub>B</sub> - 400 pF max | 20                     |       | 160  | ns    |
| t <sub>FDA</sub>                   | Fall Time of SDA Signal         | Standard mode                                | <del>_</del>           |       | 300  | ns    |
| IDA                                |                                 | Fast mode                                    | 20 + 0.1C <sub>B</sub> |       | 300  | ns    |
|                                    |                                 |                                              | - D                    |       | - 1  | -     |
|                                    |                                 | High-speed mode, C <sub>B</sub> - 100 pF max | 10                     |       | 80   | ns    |



## **TIMING CHARACTERISTICS (continued)**

| SYMBOL                             | PARAMETER                                        | TEST CONDITIONS | MIN                | TYP | MAX | UNITS |  |  |
|------------------------------------|--------------------------------------------------|-----------------|--------------------|-----|-----|-------|--|--|
| t <sub>SU</sub> ; t <sub>STO</sub> | Setup Time for STOP Condition                    | Standard mode   | 4.0                |     |     | μs    |  |  |
|                                    |                                                  | Fast mode       | 600                |     |     | ns    |  |  |
|                                    |                                                  | High-speed mode | 160                |     |     | ns    |  |  |
| C <sub>B</sub>                     | Capacitive Load for SDA and SCL                  |                 |                    |     | 400 | pF    |  |  |
| t <sub>SP</sub>                    | Pulse Width of Spike Suppressed                  | Fast mode       |                    |     | 50  | ns    |  |  |
|                                    |                                                  | High-speed mode |                    |     | 10  | ns    |  |  |
| V <sub>NH</sub>                    | Noise Margin at the HIGH Level                   | Standard mode   | 0.2V <sub>DD</sub> |     |     | V     |  |  |
|                                    | for Each Connected Device (Including Hysteresis) | Fast mode       |                    |     |     |       |  |  |
|                                    | (morading riysteresis)                           | High-speed mode |                    | 1   |     |       |  |  |
| $V_{NL}$                           | Noise Margin at the LOW Level for                | Standard mode   | 0.1V <sub>DD</sub> |     |     | V     |  |  |
|                                    | Each Connected Device (Including Hysteresis)     | Fast mode       |                    |     |     |       |  |  |
|                                    | (morading riyatorosia)                           | High-speed mode |                    |     |     |       |  |  |

## TYPICAL CHARACTERISTICS: $V_{DD} = +5 \text{ V}$

At  $T_A = +25$ °C,  $+V_{DD} = +5$  V, unless otherwise noted.

## LINEARITY ERROR AND DIFFERENTIAL LINEARITY ERROR VS CODE (-40°C)



Figure 1.

# LINEARITY ERROR AND DIFFERENTIAL LINEARITY ERROR VS CODE (+25°C)



Figure 2.

### LINEARITY ERROR AND DIFFERENTIAL LINEARITY ERROR VS CODE (+105°C)



Figure 3.

## **ABSOLUTE ERROR**



Figure 4.



## TYPICAL CHARACTERISTICS: V<sub>DD</sub> = +5 V (continued)

At  $T_A = +25$ °C,  $+V_{DD} = +5$  V, unless otherwise noted.



Figure 5.



Figure 7.



Figure 9.



Figure 6.

## SOURCE AND SINK CURRENT CAPABILITY



Figure 8.

SUPPLY CURRENT vs TEMPERATURE



Figure 10.



## TYPICAL CHARACTERISTICS: V<sub>DD</sub> = +5 V (continued)

At  $T_A = +25$ °C,  $+V_{DD} = +5$  V, unless otherwise noted.



## Figure 11.

## SUPPLY CURRENT vs LOGIC INPUT VOLTAGE



Figure 13.

## POWER-DOWN CURRENT vs SUPPLY VOLTAGE



Figure 12.

## **FULL-SCALE SETTLING TIME**



Figure 14.



## TYPICAL CHARACTERISTICS: V<sub>DD</sub> = +5 V (continued)

At  $T_A = +25$ °C,  $+V_{DD} = +5$  V, unless otherwise noted.

## **FULL-SCALE SETTLING TIME**



Time (1µs/div)

Figure 15.

## HALF-SCALE SETTLING TIME



Time (1 µs/div)

Figure 17.

## EXITING POWER DOWN (80<sub>H</sub>Loaded)



Figure 19.

## HALF-SCALE SETTLING TIME



Figure 16.

## POWER-ON RESET TO 0V



Time (20µs/div)

Figure 18.

## **CODE CHANGE GLITCH**



Time (0.5 µs/div)

Figure 20.



## TYPICAL CHARACTERISTICS: V<sub>DD</sub> = +2.7 V

At  $T_A = +25$ °C,  $+V_{DD} = +2.7$  V, unless otherwise noted.

## LINEARITY ERROR AND DIFFERENTIAL LINEARITY ERROR VS CODE (-40°C)



Figure 21.

## LINEARITY ERROR AND DIFFERENTIAL LINEARITY ERROR VS CODE (+25°C)



Figure 22.

## LINEARITY ERROR AND DIFFERENTIAL LINEARITY ERROR vs



Figure 23.

## **ABSOLUTE ERRORS**



Figure 24.

## ZERO-SCALE ERROR vs



Figure 25.

## FULL-SCALE ERROR vs TEMPERATURE



Figure 26.



## TYPICAL CHARACTERISTICS: V<sub>DD</sub> = +2.7 V (continued)

At  $T_A = +25$ °C,  $+V_{DD} = +2.7$  V, unless otherwise noted.



Figure 27.



Figure 29.

SUPPLY CURRENT



Figure 31.

# DAC Loaded with FF<sub>H</sub>

SOURCE AND SINK CURRENT CAPABILITY



Figure 28.

## SUPPLY CURRENT vs TEMPERATURE



Figure 30.

## **FULL SCALE SETTLING TIME**



Figure 32.



## TYPICAL CHARACTERISTICS: V<sub>DD</sub> = +2.7 V (continued)

At  $T_A = +25$ °C,  $+V_{DD} = +2.7$  V, unless otherwise noted.

## **FULL-SCALE SETTLING TIME**



Time (1µs/div)

Figure 33.

## HALF-SCALE SETTLING TIME



## Figure 35.



Figure 37.

## HALF-SCALE SETTLING TIME



Figure 34.

## **POWER-ON RESET 0 V**



Time (20µs/div)

Figure 36.

## **CODE CHANGE GLITCH**



Figure 38.



## THEORY OF OPERATION

## D/A SECTION

The architecture of the DAC5571 consists of a string DAC followed by an output buffer amplifier. Figure 39 shows a block diagram of the DAC architecture.



Figure 39. R-String DAC Architecture

The input coding to the DAC5571 is unsigned binary, which gives the ideal output voltage as:

$$V_{OUT} = V_{DD} \times \frac{D}{256}$$

where D = decimal equivalent of the binary code that is loaded to the DAC register; it can range from 0 to 255.

## **RESISTOR STRING**

The resistor string section is shown in Figure 40. It is basically a divide-by-2 resistor, followed by a string of resistors, each of value R. The code loaded into the DAC register determines at which node on the string the voltage is tapped off to be fed into the output amplifier by closing one of the switches connecting the string to the amplifier. Because the architecture consists of a string of resistors, it is specified monotonic.



Figure 40. Resistor String

## **OUTPUT AMPLIFIER**

The output buffer amplifier is a gain-of-2 amplifier, capable of generating rail-to-rail voltages on its output, which gives an output range of 0 V to  $V_{DD}$ . It is capable of driving a load of 2 k $\Omega$  in parallel with 1000 pF to GND. The source and sink capabilities of the output amplifier can be seen in the typical characteristics curves. The slew rate is 1 V/µs with a half-scale settling time of 7 µs with the output unloaded.

## I<sup>2</sup>C Interface

I<sup>2</sup>C is a two-wire serial interface developed by Philips Semiconductor (see I<sup>2</sup>C-Bus Specification, Version 2.1, January 2000). The bus consists of a data line (SDA) and a clock line (SCL) with pullup structures. When the bus is *idle*, both SDA and SCL lines are pulled high. All the I<sup>2</sup>C compatible devices connect to the I<sup>2</sup>C bus through open drain I/O pins, SDA and SCL. A *master* device, usually a microcontroller or a digital signal processor, controls the bus. The master is responsible for generating the SCL signal and device addresses. The master also generates specific conditions that indicate the START and STOP of data transfer. A *slave* device receives and/or transmits data on the bus under control of the master device.

The DAC5571 works as a slave and supports the following data transfer modes, as defined in the I2C-Bus



## THEORY OF OPERATION (continued)

Specification: standard mode (100 kbps), fast mode (400 kbps), and high-speed mode (3.4 Mbps). The data transfer protocol for standard and fast modes is exactly the same; therefore, they are referred to as F/S-mode in this document. The protocol for high-speed mode is different from the F/S-mode, and it is referred to as HS-mode. The DAC5571 supports 7-bit addressing; 10-bit addressing and general call address are *not* supported.

## **F/S-Mode Protocol**

- The master initiates data transfer by generating a start condition. The start condition is when a high-to-low transition occurs on the SDA line while SCL is high, as shown in Figure 41. All I<sup>2</sup>C-compatible devices should recognize a start condition.
- The master then generates the SCL pulses and transmits the 7-bit address and the read/write direction bit R/W on the SDA line. During all transmissions, the master ensures that data is valid. A valid data condition requires the SDA line to be stable during the entire high period of the clock pulse (see Figure 42). All devices recognize the address sent by the master and compare it to their internal fixed addresses. Only the slave device with a matching address generates an acknowledge (see Figure 43) by pulling the SDA line low during the entire high period of the ninth SCL cycle. On detecting this acknowledge, the master knows that a communication link with a slave has been established.
- The master generates further SCL cycles to either *transmit* data to the slave (R/W bit 1) or *receive* data from the slave (R/W bit 0). In either case, the *receiver* needs to acknowledge the data sent by the *transmitter*. So an acknowledge signal can either be generated by the master or by the slave, depending on which one is the receiver. The 9-bit valid data sequences consisting of 8-bit data and 1-bit acknowledge can continue as long as necessary.
- To signal the end of the data transfer, the master generates a *stop condition* by pulling the SDA line from low to high while the SCL line is high (see Figure 41). This releases the bus and stops the communication link with the addressed slave. All I<sup>2</sup>C compatible devices must recognize the stop condition. On the receipt of a *stop condition*, all devices know that the bus is released, and they wait for a *start condition* followed by a matching address.

## **HS-Mode Protocol**

- When the bus is idle, both SDA and SCL lines are pulled high by the pullup devices.
- The master generates a start condition followed by a valid serial byte containing HS master code 00001XXX.
  This transmission is made in F/S-mode at no more than 400 Kbps. No device is allowed to acknowledge the
  HS master code, but all devices must recognize it and switch their internal setting to support 3.4 Mbps
  operation.
- The master then generates a repeated start condition (a repeated start condition has the same timing as the start condition). After this repeated start condition, the protocol is the same as F/S-mode, except that transmission speeds up to 3.4 Mbps are allowed. A stop condition ends the HS-mode and switches all the internal settings of the slave devices to support the F/S-mode. Instead of using a stop condition, repeated start conditions should be used to secure the bus in HS-mode.



Figure 41. START and STOP Conditions



## **THEORY OF OPERATION (continued)**



Figure 42. Bit Transfer on the I<sup>2</sup>C Bus



Figure 43. Acknowledge on the I<sup>2</sup>C Bus



Figure 44. Bus Protocol



## THEORY OF OPERATION (continued)

## DAC5571 I<sup>2</sup>C Update Sequence

The DAC5571 requires a start condition, a valid I<sup>2</sup>C address, a control-MSB byte, and an LSB byte for a single update. After the receipt of each byte, DAC5571 acknowledges by pulling the SDA line low during the high period of a single clock pulse. A valid I<sup>2</sup>C address selects the DAC5571. The CTRL/MSB byte sets the operational mode of the DAC5571, and the four most significant bits. The DAC5571 then receives the LSB byte containing four least significant data bits followed by four don't care bits. DAC5571 performs an update on the falling edge of the acknowledge signal that follows the LSB byte.

For the first update, DAC5571 requires a start condition, a valid I<sup>2</sup>C address, a CTRL/MSB byte, an LSB byte. For all consecutive updates, DAC5571 needs a CTRL/MSB byte, and an LSB byte.

Using the  $I^2C$  high-speed mode ( $f_{scl}$ = 3.4 MHz), the clock running at 3.4 MHz, each 8-bit DAC update other than the first update can be done within 18 clock cycles (CTRL/MSB byte, acknowledge signal, LSB byte, acknowledge signal), at 188.88 KSPS. Using the fast mode ( $f_{scl}$ = 400 kHz), clock running at 400 kHz, maximum DAC update rate is limited to 22.22 KSPS. Once a stop condition is received, DAC5571 releases the  $I^2C$  bus and awaits a new start condition.

## Address Byte

| MSB |   |   |   |   |   |    | LSB |
|-----|---|---|---|---|---|----|-----|
| 1   | 0 | 0 | 1 | 1 | 0 | A0 | 0   |

The address byte is the first byte received following the START condition from the master device. The first six bits (MSBs) of the address are factory preset to 100110. The next bit of the address is the device select bit A0. The A0 address input can be connected to  $V_{DD}$  or digital GND, or can be actively driven by TTL/CMOS logic levels. The device address is set by the state of this pin during the power-up sequence of the DAC5571. Up to two devices (DAC5571) can be connected to the same  $I^2C$ -Bus without requiring additional glue logic.

## **Broadcast Address Byte**

| ı | VISB |   |   |   |   |   |   | LSB |
|---|------|---|---|---|---|---|---|-----|
|   | 1    | 0 | 0 | 1 | 0 | 0 | 0 | 0   |

Broadcast addressing is also supported by DAC5571. Broadcast addressing can be used for synchronously updating or powering down multiple DAC5571 devices. Using the broadcast address, DAC5571 responds regardless of the state of the address pin A0.

## Control - Most Significant Byte

Most Significant Byte CTRL/MSB[7:0] consists of two zeros, two power-down bits, and four most significant bits of 8-bit unsigned binary D/A conversion data.

## Least Significant Byte

Least Significant Byte LSB[7:0] consists of the four least significant bits of the 8-bit unsigned binary D/A conversion data, followed by four don't care bits. DAC5571 updates at the falling edge of the acknowledge signal that follows the LSB[0] bit.



## Standard- and Fast-Mode:



## High-Speed Mode (HS Mode):



Ctrl/MS-Byte: LS-Byte: **MSB** LSB MSB LSB 0 0 PD1 PD0 D7 D6 D5 D4 D3 D2 D1 D0 Χ Χ X Χ

D7 - D0 = Data Bits

Figure 45. Master Transmitter Addressing DAC5571 as a Slave Receiver With a 7-Bit Address



## **POWER-ON RESET**

The DAC5571 contains a power-on reset circuit that controls the output voltage during power up. On power up, the DAC register is filled with zeros and the output voltage is 0 V. It remains at a zero-code output until a valid write sequence is made to the DAC. This is useful in applications where it is important to know the state of the DAC output while it is in the process of powering up.

## **POWER-DOWN MODES**

The DAC5571 contains four separate modes of operation. These modes are programmable via two bits (PD1 and PD0). Table 1 shows how the state of these bits correspond to the mode of operation.

| rabic i. i | nodes of operation i | or the BAGGOT I             |
|------------|----------------------|-----------------------------|
| PD1        | PD0                  | OPERATING MODE              |
| 0          | 0                    | Normal Operation            |
| 0          | 1                    | 1k $\Omega$ to AGND, PWD    |
| 1          | 0                    | 100 k $\Omega$ to AGND, PWD |
| 1          | 1                    | High Impedance, PWD         |

Table 1. Modes of Operation for the DAC5571

When both bits are set to zero, the device works normally with normal power consumption of 150  $\mu$ A at 5 V. However, for the three power-down modes, the supply current falls to 200 nA at 5 V (50 nA at 3 V). Not only does the supply current fall but the output stage is also internally switched from the output of the amplifier to a resistor network of known values. This has the advantage that the output impedance of the device is known while in power-down mode. There are three different options: The output is connected internally to AGND through a 1-k $\Omega$  resistor, a 100-k $\Omega$  resistor, or it is left open-circuited (high impedance). The output stage is illustrated in Figure 46.



Figure 46. Output Stage During Power Down

All linear circuitry is shut down when the power-down mode is activated. However, the contents of the DAC register are unaffected when in power down. The time required to exit power down is typically 2.5  $\mu$ s for AV<sub>DD</sub> = 5 V and 5  $\mu$ s for AV<sub>DD</sub> = 3 V. See the Typical Characteristics section for more information.

## **CURRENT CONSUMPTION**

The DAC5571 typically consumes 150  $\mu A$  at  $V_{DD}=5$  V and 120  $\mu A$  at  $V_{DD}=3$  V. Additional current consumption can occur due to the digital inputs if  $V_{IH} << V_{DD}$ . For most efficient power operation, CMOS logic levels are recommended at the digital inputs to the DAC. In power-down mode, typical current consumption is 200 nA.

## DRIVING RESISTIVE AND CAPACITIVE LOADS

The DAC5571 output stage is capable of driving loads of up to 1000 pF while remaining stable. Within the offset and gain error margins, the DAC5571 can operate rail-to-rail when driving a capacitive load. When the outputs of the DAC are driven to the positive rail under resistive loading, the PMOS transistor of each Class-AB output stage can enter into the linear region. When this occurs, the added IR voltage drop deteriorates the linearity performance of the DAC. This may occur within approximately the top 20 mV of the DAC's digital input-to-voltage output transfer characteristic.



## **OUTPUT VOLTAGE STABILITY**

The DAC5571 exhibits excellent temperature stability of 5 ppm/ °C typical output voltage drift over the specified temperature range of the device. This enables the output voltage to stay within a ±25-µV window for a ±1°C ambient temperature change. Combined with good dc noise performance and true 8-bit differential linearity, the DAC5571 becomes a perfect choice for closed-loop control applications.

## **APPLICATIONS**

## **USING REF02 AS A POWER SUPPLY FOR THE DAC5571**

Due to the extremely low supply current required by the DAC5571, a possible configuration is to use a REF02 +5-V precision voltage reference to supply the required voltage to the DAC5571's supply input as well as the reference input, as shown in Figure 47. This is especially useful if the power supply is quite noisy or if the system supply voltages are at some value other than 5 V. The REF02 outputs a steady supply voltage for the DAC5571. If the REF02 is used, the current it needs to supply to the DAC5571 is 140  $\mu$ A typical. When a DAC output is loaded, the REF02 also needs to supply the current to the load. The total typical current required (with a 5-mW load on a given DAC output) is: 140  $\mu$ A + (5 mW/5 V) = 1.14 mA.

The load regulation of the REF02 is typically  $(0.005\% \times V_{DD})/mA$ , which results in an error of 0.285 mV for the 1.14-mA current drawn from it. This corresponds to a 0.015 LSB error for a 0-V to 5-V output range.



Figure 47. REF02 as Power Supply to DAC5571

## **LAYOUT**

A precision analog component requires careful layout, adequate bypassing, and clean, well-regulated power supplies.

The power applied to  $V_{DD}$  should be well regulated and low noise. Switching power supplies and dc/dc converters often has high-frequency glitches or spikes riding on the output voltage. In addition, digital components can create similar high-frequency spikes as their internal logic switches states. This noise can easily couple into the DAC output voltage through various paths between the power connections and analog output.

As with the GND connection,  $V_{DD}$  should be connected to a +5-V power supply plane or trace that is separate from the connection for digital logic until they are connected at the power entry point. In addition, the 1- $\mu$ F to 10- $\mu$ F and 0.1- $\mu$ F bypass capacitors are strongly recommended. In some situations, additional bypassing may be required, such as a 100- $\mu$ F electrolytic capacitor or even a Pi filter made up of inductors and capacitors—all designed to essentially low-pass filter the +5-V supply, removing the high-frequency noise.





6-Feb-2020

## PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|----------------------|---------|
| DAC5571IDBVR     | ACTIVE | SOT-23       | DBV                | 6    | 3000           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 105   | D571                 | Samples |
| DAC5571IDBVRG4   | ACTIVE | SOT-23       | DBV                | 6    | 3000           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 105   | D571                 | Samples |
| DAC5571IDBVT     | ACTIVE | SOT-23       | DBV                | 6    | 250            | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 105   | D571                 | Samples |
| DAC5571IDBVTG4   | ACTIVE | SOT-23       | DBV                | 6    | 250            | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 105   | D571                 | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



## **PACKAGE OPTION ADDENDUM**

6-Feb-2020

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## PACKAGE MATERIALS INFORMATION

www.ti.com 24-Apr-2020

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



## \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| DAC5571IDBVR | SOT-23          | DBV                | 6 | 3000 | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| DAC5571IDBVT | SOT-23          | DBV                | 6 | 250  | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |

www.ti.com 24-Apr-2020



## \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| DAC5571IDBVR | SOT-23       | DBV             | 6    | 3000 | 180.0       | 180.0      | 18.0        |
| DAC5571IDBVT | SOT-23       | DBV             | 6    | 250  | 180.0       | 180.0      | 18.0        |



SMALL OUTLINE TRANSISTOR



## NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.

- 4. Leads 1,2,3 may be wider than leads 4,5,6 for package orientation. 5. Refernce JEDEC MO-178.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated