## FEATURES

Ease of use, 16-bit complete data acquisition system Simultaneous sampling selection of $2,4,6$, and 8 channels
Differential input voltage range: $\pm 20.48 \mathrm{~V}$ maximum
High impedance 8-channel input: $>500 \mathrm{M} \Omega$
High input common-mode rejection: 95.0 dB
User-programmable input ranges
On-chip 4.096 V reference and buffer
No latency/pipeline delay (SAR architecture)
Serial 4-wire 1.8 V to 5 V SPI-/SPORT-compatible interface
40-lead LFCSP package ( $6 \mathrm{~mm} \times 6 \mathrm{~mm}$ ): $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$

## APPLICATIONS

Multichannel data acquisition and system monitoring

## Process control

Power line monitoring
Automated test equipment
Patient monitoring
Spectrum analysis
Instrumentation

## GENERAL DESCRIPTION

The ADAS3023 is a complete 16-bit, successive approximationbased, analog-to-digital data acquisition system. This device is capable of simultaneously sampling up to 500 kSPS for two channels, 250 kSPS for four channels, 167 kSPS for six channels, and 125 kSPS for eight channels, and manufactured on the Analog Devices, Inc., proprietary $i$ CMOS $^{\star}$ high voltage industrial process technology.

The ADAS3023 integrates eight channels of low leakage track-and-hold design, a programmable gain instrumentation amplifier (PGIA) stage with a high common-mode rejection offering four differential input ranges, a precision low drift 4.096 V reference and buffer, and a 16-bit charge redistribution PulSAR ${ }^{\oplus}$ successive approximation register (SAR) analog-to-digital converter (ADC). The ADAS3023 is factory calibrated and can resolve differential input ranges of up to $\pm 20.48 \mathrm{~V}$ when using $\pm 15 \mathrm{~V}$ supplies.


The ADAS3023 simplifies design challenges by eliminating signal buffering, level shifting, amplification and attenuation, common-mode rejection, settling time, or any of the other analog signal conditioning challenges, and allows smaller form factor, faster time to market, and lower costs.
The ADAS3023 is available in a 40-lead LFCSP with operation specified from $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.

Table 1. Typical Input Range Selection

| Single-Ended Signals ${ }^{1}$ | Input Range, $\mathbf{V}_{\text {IN }}$ |
| :--- | :--- |
| 0 V to 1 V | $\pm 1.28 \mathrm{~V}$ |
| 0 V to 2.5 V | $\pm 2.56 \mathrm{~V}$ |
| 0 V to 5 V | $\pm 5.12 \mathrm{~V}$ |
| 0 V to 10 V | $\pm 10.24 \mathrm{~V}$ |

${ }^{1}$ See Figure 39 and Figure 40 in the Analog Inputs section for more information.

Rev. B

## TABLE OF CONTENTS

Features .....  1
Applications .....  1
Functional Block Diagram .....  1
General Description ..... 1
Revision History ..... 2
Specifications .....  3
Timing Specifications ..... 6
Timing Diagrams .....  8
Absolute Maximum Ratings ..... 9
Thermal Resistance ..... 9
ESD Caution ..... 9
Pin Configurations and Function Descriptions ..... 10
Typical Performance Characteristics ..... 12
Terminology ..... 17
Theory of Operation ..... 19
Overview ..... 19
Operation ..... 19
REVISION HISTORY
10/2017—Rev. A to Rev. B
Changed REFx to REF1/REF2 ..... Throughout
Changes to General Description Section .....  1
Changes to Table 2 ..... 3
Changes to Table 3 .....
Changes to Figure 5 ..... 8
Added Thermal Resistance Section and Table 5; Renumbered Sequentially ..... 9
Changes to Table 4 ..... 9
Changes to Figure 6 Caption and Table 6 Title ..... 10
Change to Figure 35 ..... 19
Changes to Theory of Operation Section ..... 19
Change to Figure 38 ..... 21
Added Alternate Sequence Section ..... 24
Change to Core Supplies Section. ..... 24
Changes to Figure 46 ..... 24
Changes to Serial Data Interface Section ..... 27
Changes to Figure 50 ..... 28
Changes to Table 12 ..... 29
Updated Outline Dimensions ..... 30
Changes to Ordering Guide ..... 30
Transfer Functions ..... 20
Typical Application Connection Diagram ..... 21
Analog Inputs. ..... 21
Voltage Reference Input/Output ..... 22
Power Supply ..... 24
Power Dissipation Modes. ..... 25
Conversion Modes ..... 25
Digital Interface ..... 26
Conversion Control ..... 26
RESET and Power-Down (PD) Inputs ..... 26
Serial Data Interface ..... 27
General Timing. ..... 28
Configuration Register ..... 29
Packaging and Ordering Information ..... 30
Outline Dimensions ..... 30
Ordering Guide ..... 30
2/2014-Rev. 0 to Rev. A
Changes to Table 2 ..... 5
Changes to Figure 38 ..... 21

ADAS3023

## SPECIFICATIONS

$\mathrm{VDDH}=15 \mathrm{~V} \pm 5 \%, \mathrm{VSSH}=-15 \mathrm{~V} \pm 5 \%, \mathrm{AVDD}=\mathrm{DVDD}=5 \mathrm{~V} \pm 5 \% ; \mathrm{VIO}=1.8 \mathrm{~V}$ to AVDD, internal reference $\mathrm{V}_{\mathrm{REF}}=4.096 \mathrm{~V}, \mathrm{f}_{\mathrm{s}}=$ 500 kSPS, all specifications $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\mathrm{MAX}}$, unless otherwise noted.

Table 2.

| Parameter | Test Conditions/Comments | Min | Typ | Max | Unit ${ }^{1}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| RESOLUTION |  | 16 |  |  | Bits |
| ANALOG INPUT (IN0 to IN7, COM) Input Impedance Operating Input Voltage Range ${ }^{2}$ Differential Input Voltage Ranges, $\mathrm{V}_{\mathbb{N}}$ | $\mathrm{Z}_{\mathrm{IN}}$ <br> $\mathrm{V}_{\mathrm{IN}}$, on any single pin <br> $\mathrm{V}_{\mathrm{INX}}$ - COM <br> PGIA gain $=0.2, \mathrm{~V}_{\mathrm{IN}}=40.96 \mathrm{~V}$ p-p <br> PGIA gain $=0.4, \mathrm{~V}_{\mathrm{IN}}=20.48 \mathrm{~V}$ p-p <br> PGIA gain $=0.8, \mathrm{~V}_{\mathrm{IN}}=10.24 \mathrm{~V}$ p-p <br> PGIA gain $=1.6, \mathrm{~V}_{\mathrm{I}}=5.12 \mathrm{~V} \mathrm{p}-\mathrm{p}$ | $\begin{aligned} & 500 \\ & \mathrm{VSSH}+2.5 \\ & \\ & -5 \mathrm{~V}_{\text {REF }} \\ & -2.5 \mathrm{~V}_{\text {REF }} \\ & -1.25 \mathrm{~V}_{\text {REF }} \\ & -0.625 \mathrm{~V}_{\text {REF }} \end{aligned}$ |  | $\text { VDDH - } 2.5$ $\begin{aligned} & +5 \mathrm{~V}_{\text {REF }} \\ & +2.5 \mathrm{~V}_{\text {REF }} \\ & +1.25 \mathrm{~V}_{\text {REF }} \\ & +0.625 \mathrm{~V}_{\text {REF }} \end{aligned}$ | $M \Omega$ <br> V <br> V <br> V <br> V <br> V |
| THROUGHPUT Conversion Rate | Two channels <br> Four channels <br> Six channels <br> Eight channels <br> Full-scale step | $0$ |  | $\begin{aligned} & 500 \\ & 250 \\ & 167 \\ & 125 \\ & 820 \end{aligned}$ | kSPS <br> kSPS <br> kSPS <br> kSPS <br> ns |
| DC ACCURACY |  | 16 | $\pm 1$ |  | Bits LSB |
| No Missing Codes |  |  |  |  |  |
| Integral Linearity Error | $\text { PGIA gain }=0.2,0.4, \text { or } 0.8, C O M=0 \mathrm{~V}$ | -2.5 |  | $\begin{aligned} & +2.5 \\ & +3 \end{aligned}$ |  |
|  | $\text { PGIA gain }=1.6, \mathrm{COM}=0 \mathrm{~V}$ | -3-0.95 | $\pm 1$ |  |  |
| Differential Linearity Error | All PGIA gains, COM $=0 \mathrm{~V}$ |  | $\pm 0.5$ | $+1.25$ | LSB |
| Transition Noise | PGIA gain $=0.2$ or 0.4 | -0.95 | 6 |  | LSB |
|  | PGIA gain $=0.8$ |  | 710 |  | LSB |
|  | PGIA gain = 1.6 |  |  |  | LSB |
| Gain Error ${ }^{4}$ | External reference, all PGIA gains | -0.075 | +0.075 |  | \%FS |
| Gain Error Match, Delta Mean | External reference, all PGIA gains | -0.05 | +0.05 |  | \%FS |
| Gain Error Temperature Drift | External reference, PGIA gain $=0.2,0.4$, or 0.8 |  |  |  | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
|  | External reference, PGIA gain $=1.6$ |  | 2 |  | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| Offset Error | External reference, PGIA gain $=0.2$ | -65 | -35 | +65 | LSB |
|  | External reference, PGIA gain $=0.4$ | -85 | -45 | +12 | LSB |
|  | External reference, PGIA gain $=0.8$ | -10 | 0 | +10 | LSB |
|  | External reference, PGIA gain $=1.6$ | 0 | 130 | 250 | LSB |
| Offset Error Match, Delta Mean Offset Error Temperature Drift | External reference, PGIA gain $=0.2,0.4,0.8$, or 1.6 <br> External reference, PGIA gain $=0.2$ or 0.4 , INO to IN7 <br> External reference, PGIA gain $=0.8$, IN0 to IN7 <br> External reference, PGIA gain $=1.6$, IN0 to IN7 | -15 | $\pm 1$ | +15 | LSB |
|  |  | 0 | 0.5 | 2 | ppm/ ${ }^{\circ} \mathrm{C}$ |
|  |  | 0 | 1.5 | 3 | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
|  |  | 0 | 2.5 | 5 | ppm/ ${ }^{\circ} \mathrm{C}$ |
| AC ACCURACY ${ }^{5}$ <br> Signal-to-Noise Ratio (SNR) | Internal reference$\mathrm{fiN}_{\mathrm{IN}}=1 \mathrm{kHz}, \mathrm{COM}=0 \mathrm{~V}$ |  |  |  |  |
|  |  |  |  |  |  |  |  |  |  |
|  | PGIA gain $=0.2$ | 90.0 | 91.5 |  | dB |
|  | PGIA gain $=0.4$ | 89.5 | 91.0 |  | dB |
|  | PGIA gain $=0.8$ | 87.5 | 89.0 |  | dB |
|  |  | 85.0 | 86.5 |  |  |


| Parameter | Test Conditions/Comments | Min | Typ | Max | Unit ${ }^{1}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Signal-to-Noise + Distortion (SINAD) | ```fin = 1 kHz; two, four, six, and eight channels PGIA gain = 0.2 PGIA gain = 0.4 PGIA gain = 0.8 PGIA gain = 1.6``` | $\begin{aligned} & 89.5 \\ & 89.0 \\ & 87.0 \\ & 84.0 \end{aligned}$ | $\begin{aligned} & 91.0 \\ & 90.5 \\ & 88.5 \\ & 86.0 \end{aligned}$ |  | dB <br> dB <br> dB <br> dB |
| Dynamic Range | $\begin{aligned} & \mathrm{f}_{\mathrm{f}}=1 \mathrm{kHz},-60 \mathrm{~dB} \text { input } \\ & \text { PGIA gain }=0.2 \\ & \text { PGIA gain }=0.4 \\ & \text { PGIA gain }=0.8 \\ & \text { PGIA gain }=1.6 \end{aligned}$ | $\begin{aligned} & 91.0 \\ & 90.5 \\ & 88.0 \\ & 86.0 \end{aligned}$ | $\begin{aligned} & 92.0 \\ & 91.5 \\ & 89.5 \\ & 87.0 \end{aligned}$ |  | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \\ & \mathrm{~dB} \\ & \mathrm{~dB} \end{aligned}$ |
| Total Harmonic Distortion (THD) | $\mathrm{fin}_{\mathrm{N}}=1 \mathrm{kHz}$, all PGIA gains |  | -100 |  | dB |
| Spurious-Free Dynamic Range (SFDR) | $\mathrm{fin}^{\prime}=1 \mathrm{kHz}$, all PGIA gains |  | 105 |  | dB |
| Channel-to-Channel Crosstalk | $\mathrm{fiN}_{\mathrm{I}}=1 \mathrm{kHz}$, all channels inactive |  | 95.0 |  | dB |
| DC Common-Mode Rejection Ratio (CMRR) | All channels, all PGIA gains |  | 95.0 |  | dB |
| -3 dB Input Bandwidth | -40 dBFS |  | 8 |  | MHz |
| INTERNAL REFERENCE |  |  |  |  |  |
| REF1/REF2 Pins |  |  |  |  |  |
| Output Voltage | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | 4.088 | 4.096 | 4.104 | V |
| Output Current | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 250 |  | $\mu \mathrm{A}$ |
| Temperature Drift | REFEN bit = 1 |  | $\pm 5$ |  | ppm $/{ }^{\circ} \mathrm{C}$ |
|  | REFEN bit $=0$, REFIN pin $=2.5 \mathrm{~V}$ |  | $\pm 1$ |  | ppm $/{ }^{\circ} \mathrm{C}$ |
| Line Regulation |  |  |  |  |  |
| Internal Reference | AVDD $=5 \mathrm{~V} \pm 5 \%$ |  | 20 |  | $\mu \mathrm{V} / \mathrm{V}$ |
| Buffer Only | AVDD $=5 \mathrm{~V} \pm 5 \%$ |  | 4 |  | ppm |
| REFIN Output Voltage ${ }^{6}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | 2.495 | 2.5 | 2.505 |  |
| Turn-On Settling Time | $\mathrm{Crefin}^{\prime} \mathrm{C}_{\text {Ref1 }}, \mathrm{C}_{\text {Ref2 }}=10 \mu \mathrm{~F} \\| 0.1 \mu \mathrm{~F}$ |  | 100 |  | ms |
| EXTERNAL REFERENCE | REFEN bit $=0$ |  |  |  |  |
| Voltage Range | REF1/REF2 input, REFIN $=0 \mathrm{~V}$ | 4.000 | 4.096 | 4.104 | V |
|  | REFIN input (buffered) |  | 2.5 | 2.505 | V |
| Current Drain | $\mathrm{fs}_{\mathrm{s}}=500 \mathrm{kSPS}$ |  | 100 |  | $\mu \mathrm{A}$ |
| DIGITAL INPUTS |  |  |  |  |  |
| Logic Levels |  |  |  |  |  |
| Input Voltage High, $\mathrm{V}_{\text {IH }}$ |  |  |  |  |  |
| $\mathrm{VIO}>3 \mathrm{~V}$ |  | $0.7 \times \mathrm{VIO}$ |  | $\mathrm{VIO}+0.3$ | V |
| $\mathrm{VIO} \leq 3 \mathrm{~V}$ |  | $0.9 \times \mathrm{VIO}$ |  | $\mathrm{VIO}+0.3$ | V |
| Input Voltage Low, $\mathrm{V}_{\mathrm{IL}}$ |  |  |  |  |  |
| $\mathrm{VIO}>3 \mathrm{~V}$ |  | -0.3 |  | $+0.3 \times \mathrm{VIO}$ | V |
| $\mathrm{VIO} \leq 3 \mathrm{~V}$ |  | -0.3 |  | $+0.1 \times \mathrm{VIO}$ | V |
| Input Current High, $\mathrm{l}_{H}$ |  | -1 |  | +1 | $\mu \mathrm{A}$ |
| Input Current Low, ILL |  | -1 |  | +1 | $\mu \mathrm{A}$ |
| DIGITAL OUTPUTS ${ }^{7}$ |  |  |  |  |  |
| Data Format |  |  | comple | ment |  |
| Low Voltage Output, Vol | $\mathrm{I}_{\text {SINK }}=+500 \mu \mathrm{~A}$ |  |  | 0.4 | V |
| High Voltage Output, $\mathrm{V}_{\text {о }}$ | $I_{\text {SOURCE }}=-500 \mu \mathrm{~A}$ | VIO-0.3 |  |  | V |
| POWER SUPPLIES |  |  |  |  |  |
| VIO |  | 1.8 |  | AVDD + 0.3 | V |
| AVDD |  | 4.75 | 5 | 5.25 | V |
| DVDD |  | 4.75 | 5 | 5.25 | V |
| VDDH | VDDH > input voltage +2.5 V | 14.25 | 15 | 15.75 | V |
| VSSH | VSSH < input voltage - 2.5 V | -15.75 | -15 | -14.25 | V |


| Parameter | Test Conditions/Comments | Min | Typ | Max | Unit ${ }^{1}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Ivodh | Two channels |  | 5.0 | 5.5 | mA |
|  | Four channels |  | 6.0 | 7.0 | mA |
|  | Six channels |  | 9.5 | 10.5 | mA |
|  | Eight channels |  | 9.5 | 10.5 | mA |
|  | $\mathrm{PD}=1$ |  | 10.0 |  | $\mu \mathrm{A}$ |
| IVSSH | Two channels | -5.5 | -5.0 |  | mA |
|  | Four channels | -6.5 | -5.5 |  | mA |
|  | Six channels | -10.0 | -8.5 |  | mA |
|  | Eight channels | -10.0 | -8.5 |  | mA |
|  | All PGIA gains, $\mathrm{PD}=1$ |  | 10.0 |  | $\mu \mathrm{A}$ |
| IAvdd | All PGIA gains, $\mathrm{PD}=0$, reference buffer enabled |  | 16.0 | 17.0 | mA |
|  | All PGIA gains, $\mathrm{PD}=0$, reference buffer disabled |  |  | 15.5 | mA |
|  | All PGIA gains, PD = 1 |  | 100 |  | $\mu \mathrm{A}$ |
| IDvid | All PGIA gains, PD $=0$ |  | 2.5 | 3 | mA |
|  | All PGIA gains, PD = 1 |  | 100 |  | $\mu \mathrm{A}$ |
| Ivio | All PGIA gains, $\mathrm{PD}=0, \mathrm{VIO}=3.3 \mathrm{~V}$ |  |  | 1.0 | mA |
|  | All PGIA gains, PD = 1 |  | 10.0 |  | $\mu \mathrm{A}$ |
| Power Supply Sensitivity | External reference, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |  |  |  |
|  | $\begin{aligned} & \text { PGIA gain }=0.2 \text { or } 0.4, \mathrm{VDDH} \text { and VSSH }= \pm 15 \mathrm{~V} \pm \\ & 5 \% \end{aligned}$ |  | $\pm 0.1$ |  | LSB |
|  | $\text { PGIA gain }=0.8, \mathrm{VDDH} \text { and } \mathrm{VSSH}= \pm 15 \mathrm{~V} \pm 5 \%$ |  | $\pm 0.2$ |  | LSB |
|  | PGIA gain $=1.6, \mathrm{VDDH}$ and VSSH $= \pm 15 \mathrm{~V} \pm 5 \%$ |  | $\pm 0.4$ |  | LSB |
|  | PGIA gain $=0.2$ or $0.4, \mathrm{AVDD}$ and DVDD $= \pm 5 \mathrm{~V} \pm 5 \%$ |  | $\pm 1.0$ |  | LSB |
|  | PGIA gain $=0.8$, AVDD and DVDD $= \pm 5 \mathrm{~V} \pm 5 \%$ |  | $\pm 1.5$ |  | LSB |
|  | PGIA gain $=1.6$, AVDD and DVDD $= \pm 5 \mathrm{~V} \pm 5 \%$ |  | $\pm 2.5$ |  | LSB |
| TEMPERATURE RANGE <br> Specified Performance | $\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\text {max }}$ | -40 |  | +85 | ${ }^{\circ} \mathrm{C}$ |

${ }^{1}$ The LSB unit means least significant bit. The weight of the LSB, referred to input, changes depending on the input voltage range. See the Programmable Gain section for the LSB size.
${ }^{2}$ Full-scale differential input ranges of $\pm 2.56 \mathrm{~V}, \pm 5.12 \mathrm{~V}, \pm 10.24 \mathrm{~V}$, and $\pm 20.48 \mathrm{~V}$ are set by the configuration register.
${ }^{3}$ If using the external multiplexer in front of the ADAS3023, it must be switched at least 820 ns prior to the rising edge of CNV.
${ }^{4}$ See the Terminology section. These parameters are specified at ambient temperature with an external reference. All other influences of temperature and supply are measured and specified separately.
${ }^{5}$ All ac specifications expressed in decibels are referenced to the full-scale input range (FSR) and are tested with an input signal at 0.5 dB below full scale, unless otherwise specified.
${ }^{6}$ REFIN output voltage is the output from the internal band gap reference.
${ }^{7}$ There is no pipeline delay. Conversion results are available immediately after a conversion is completed.

## TIMING SPECIFICATIONS

$\mathrm{VDDH}=15 \mathrm{~V} \pm 5 \%, \mathrm{VSSH}=-15 \mathrm{~V} \pm 5 \%, \mathrm{AVDD}=\mathrm{DVDD}=5 \mathrm{~V} \pm 5 \%, \mathrm{VIO}=1.8 \mathrm{~V}$ to AVDD , internal reference $\mathrm{V}_{\text {REF }}=4.096 \mathrm{~V}$, $\mathrm{f}_{\mathrm{S}}=500 \mathrm{kSPS}$, all specifications $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\mathrm{MAX}}$, unless otherwise noted. ${ }^{1}$

Table 3.

| Parameter | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| TIME BETWEEN CONVERSIONS <br> Warp ${ }^{2}$ Mode, CMS $=0$ <br> Two Channels <br> Four Channels <br> Six Channels <br> Eight Channels <br> Normal Mode (Default), CMS = 1 <br> Two Channels <br> Four Channels <br> Six Channels <br> Eight Channels | tcrc | $\begin{aligned} & 2.0 \\ & 4.0 \\ & 6.0 \\ & 8.0 \\ & 2.1 \\ & 4.1 \\ & 6.1 \\ & 8.1 \end{aligned}$ |  | $\begin{aligned} & 1000 \\ & 1000 \\ & 1000 \\ & 1000 \end{aligned}$ |  |
| CONVERSION TIME: CNV RISING EDGE TO DATA AVAILABLE <br> Warp Mode, CMS = 0 <br> Two Channels <br> Four Channels <br> Six Channels <br> Eight Channels <br> Normal Mode (Default), CMS = 1 <br> Two Channels <br> Four Channels <br> Six Channels <br> Eight Channels | tconv |  | $\begin{aligned} & 1485 \\ & 2850 \\ & 4215 \\ & 5580 \\ & \\ & 1575 \\ & 2940 \\ & 4305 \\ & 5670 \end{aligned}$ | $\begin{aligned} & 1630 \\ & 3340 \\ & 5000 \\ & 6700 \\ & \\ & 1720 \\ & 3430 \\ & 5090 \\ & 6790 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ ns |
| CNV <br> Pulse Width <br> CNV High to Hold Time (Aperture Delay) CNV High to BUSY/SDO2 Delay | $\begin{aligned} & \text { tcNvH } \\ & \mathrm{t}_{\mathrm{AD}} \\ & \mathrm{t}_{\mathrm{CBD}} \end{aligned}$ | 10 | 2 | 520 | $\begin{aligned} & \mathrm{ns} \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| SCK <br> Period <br> Low Time <br> High Time <br> SCK Falling Edge to Data Remains Valid SCK Falling Edge to Data Valid Delay $\begin{aligned} & \mathrm{VIO}>4.5 \mathrm{~V} \\ & \mathrm{VIO}>3 \mathrm{~V} \\ & \mathrm{VIO}>2.7 \mathrm{~V} \\ & \mathrm{VIO}>2.3 \mathrm{~V} \\ & \mathrm{VIO}>1.8 \mathrm{~V} \end{aligned}$ | tsck <br> tsckl <br> $\mathrm{t}_{\mathrm{sCKH}}$ <br> tsDoh <br> tsDov | $\begin{aligned} & \mathrm{t}_{\text {sDov }}+3 \\ & 5 \\ & 5 \\ & 4 \end{aligned}$ |  | $\begin{aligned} & 12 \\ & 18 \\ & 24 \\ & 25 \\ & 37 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \\ & \text { ns } \\ & \text { ns } \\ & \text { ns } \\ & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| $\overline{\overline{C S}} /$ RESET/PD <br> $\overline{\mathrm{CS}} /$ RESET/PD Low to SDO D15 MSB Valid $\begin{aligned} & \mathrm{VIO}>4.5 \mathrm{~V} \\ & \mathrm{VIO}>3 \mathrm{~V} \\ & \mathrm{VIO}>2.7 \mathrm{~V} \\ & \mathrm{VIO}>2.3 \mathrm{~V} \\ & \mathrm{VIO}>1.8 \mathrm{~V} \end{aligned}$ <br> $\overline{\mathrm{CS}} /$ RESET/PD High to SDO High Impedance CNV Rising to $\overline{C S}$ | ten <br> tols <br> tccs | 5 |  | $\begin{aligned} & 7 \\ & 8 \\ & 10 \\ & 15 \\ & 20 \\ & 25 \end{aligned}$ | ns <br> ns <br> ns <br> ns <br> ns <br> ns <br> ns |


| Parameter | Symbol | Min $\quad$ Typ | Max |
| :--- | :--- | :--- | :--- |
| DIN |  | Unit |  |
| DIN Valid Setup Time from SCK Rising Edge | $\mathrm{t}_{\mathrm{DINS}}$ | 4 |  |
| DIN Valid Hold Time from SCK Falling Edge | $\mathrm{t}_{\text {DINH }}$ | 4 |  |
| RESET/PD HIGH PULSE | $\mathrm{t}_{\text {RH }}$ | 5 | ns |

${ }^{1}$ See Figure 2 and Figure 3 for load conditions.
${ }^{2}$ Exceeding the maximum time has an effect on the accuracy of the conversion (see the Conversion Modes section).

## Circuit and Voltage Diagrams



Figure 2. Load Circuit for Digital Interface Timing

${ }^{12} \mathrm{~V}$ IF VIO $>2.5 \mathrm{~V}$; VIO -0.5 V IF VIO $<2.5 \mathrm{~V}$.
${ }^{2} 0.8 \mathrm{~V}$ IF VIO $>2.5 \mathrm{~V}$; 0.5 V IF VIO $<2.5 \mathrm{~V}$.
Figure 3. Voltage Levels for Timing

TIMING DIAGRAMS


NOTES

1. DATA ACCESS CAN ONLY OCCUR AFTER CONVERSION. BOTH CONVERSION RESULT AND THE CFG REGISTER ARE UPDATED AT THE END OF THE CONVERSION (EOC).
2. A TOTAL OF 16 SCK FALLING EDGES ARE REQUIRED FOR CONVERSION RESULT. AN ADDITIONAL 16 EDGES AFTER THE LAST CONVERSION RESULT ON BUSY READS BACK THE CFG ASSOCIATED WITH CONVERSION.
3. FOR OPTIMAL PERFORMANCE, DATA ACCESS MUST NOT OCCUR DURING THE SAMPLING INSTANT. A MINIMUM TIME OF AT LEAST THE APERATURE DELAY, $t_{\text {AD, MUST }}$ LAPSE PRIOR TO DATA ACCESS.

Figure 4. General Timing Diagram with BUSY/SDO2 Disabled


NOTES

1. DATA ACCESS CAN ONLY OCCUR AFTER CONVERSION. BOTH CONVERSION RESULT AND THE CFG REGISTER ARE UPDATED AT THE END OF THE CONVERSION (EOC)
2. A TOTAL OF 16 SCK FALLING EDGES ARE REQUIRED FOR CONVERSION RESULT. AN ADDITIONAL 16 EDGES AFTER THE LAST CONVERSION RESULT ON BUSY READS BACK THE CFG ASSOCIATED WITH CONVERSION.
3. CS CAN BE HELD LOW OR CONNECTED TO CNV. CSIS SHOWN WITH FULL INDEPENDENT CONTROL.
4. FOR OPTIMAL PERFORMANCE, DATA ACCESS MUST NOT OCCUR DURING THE SAMPLING INSTANT. A MINIMUM TIME OF AT LEAST THE APERATURE DELAY, $t_{\text {AD }}$, MUST LAPSE PRIOR TO DATA ACCESS.

Figure 5. General Timing Diagram with BUSY/SDO2 Enabled

## ABSOLUTE MAXIMUM RATINGS

Table 4.

| Parameter | Rating |
| :--- | :--- |
| Analog Inputs/Outputs |  |
| INx, COM to AGND | VSSH -0.3 V to VDDH +0.3 V |
| REF1/REF2 to AGND | AGND -0.3 V to AVDD +0.3 V |
| REFIN to AGND | AGND -0.3 V to +2.7 V |
| REFN to AGND | $\pm 0.3 \mathrm{~V}$ |
| Ground Voltage Differences |  |
| AGND, RGND, DGND | $\pm 0.3 \mathrm{~V}$ |
| Supply Voltages | -0.3 V to +16.5 V |
| VDDH to AGND | +0.3 V to -16.5 V |
| VSSH to AGND | -0.3 V to +7 V |
| AVDD, DVDD, VIO to AGND |  |
| ACAP, DCAP, RCAP to AGND | -0.3 V to +2.7 V |
| Digital Inputs/Outputs |  |
| CNV, DIN, SCK, RESET, PD, $\overline{\mathrm{CS}}$ | -0.3 V to VIO +0.3 V |
| to DGND |  |
| SDO, BUSY/SDO2 to DGND | -0.3 V to VIO +0.3 V |
| Internal Power Dissipation | 2 W |
| Junction Temperature | $150^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

## THERMAL RESISTANCE

Thermal performance is directly linked to printed circuit board (PCB) design and operating environment. Close attention to PCB thermal design is required.

Table 5. Thermal Resistance

| Package Type | $\boldsymbol{\theta}_{\mathrm{JA}}$ | $\boldsymbol{\theta}_{\mathrm{cc}}$ | Unit |
| :--- | :--- | :--- | :--- |
| $\mathrm{CP}-40-15$ | 44.1 | 0.28 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

## ESD CAUTION

|  | ESD (electrostatic discharge) sensitive device. <br> Charged devices and circuit boards can discharge <br> without detection. Although this product features <br> patented or proprietary protection circuitry, damage <br> may occur on devices subjected to high energy ESD. <br> Therefore, proper ESD precautions should be taken to <br> avoid performance degradation or loss of functionality. |
| :--- | :--- |

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



1. CONNECT THE EXPOSED PAD TO VSSH.

Figure 6. 40-Lead LFCSP Pin Configuration
Table 6. 40-Lead LFCSP Pin Function Descriptions

| Pin No. | Mnemonic | Type ${ }^{1}$ | Description |
| :---: | :---: | :---: | :---: |
| 1 to 4 | IN0 to IN3 | AI | Input Channel 0 to Input Channel 3. |
| 6 to 9 | IN4 to IN7 | AI | Input Channel 4 to Input Channel 7. |
| 5, 14, 23, 24, 29, 30, 40 | AGND | P | Analog Ground. Connect AGND to the system analog ground plane. |
| 10 | COM | AI | INO to IN7 Common Channel Input. Input Channel INO to Input Channel IN7 are referenced to a common point. The maximum voltage on this pin is $\pm 10.24 \mathrm{~V}$ for all PGIA gains. |
| 11 | $\overline{C S}$ |  | Chip Select. Active low signal. This pin enables the digital interface for writing and reading data. Use the $\overline{\mathrm{CS}}$ pin when sharing the serial bus. For a dedicated and simplified ADAS3023 serial interface, tie $\overline{C S}$ to DGND or CNV. |
| 12 | DIN | DI | Data Input. DIN is the serial data input for writing the 16 -bit CFG word that is clocked into the device on the SCK rising edges. The CFG register is an internal register that is updated on the rising edge of the next end of a conversion pulse, which coincides with the falling edge of BUSY/SDO2. The CFG register is written into the device on the first 16 clocks after conversion. To avoid corrupting a conversion due to digital activity on the serial bus, do not write data during a conversion. |
| 13 | RESET | DI | Asynchronous Reset. A low to high transition resets the ADAS3023. The current conversion, if active, is aborted and the CFG register is reset to the default state. |
| 15 | PD | DI | Power-Down. A low to high transition powers down the ADAS3023, minimizing the device operating current. Note that PD must be held high until the user is ready to power on the device. After powering on the device, the user must wait 100 ms until the reference is enabled and then wait for the completion of one dummy conversion before the device is ready to convert. Note that the RESET pin remains low for 100 ns after the release of PD. See the Power-Down Mode section for more information. |
| 16 | SCK | DI | Serial Clock Input. The DIN and SDO data sent to and from the ADAS3023 are synchronized with SCK. |
| 17 | VIO | P | Digital Interface Supply. Nominally, it is recommended that VIO be at the same voltage as the supply of the host interface: $1.8 \mathrm{~V}, 2.5 \mathrm{~V}, 3.3 \mathrm{~V}$, or 5 V . |
| 18 | SDO | DO | Serial Data Output. The conversion result is output on this pin and synchronized to the SCK falling edges. The conversion results are presented on this pin in twos complement format. |
| 19 | BUSY/SDO2 | DO | Busy/Serial Data Output 2. The converter busy signal is always output on the BUSY/SDO2 pin when $\overline{\mathrm{CS}}$ is logic high. If SDO2 is enabled when $\overline{\mathrm{CS}}$ is brought low after the EOC, the SDO outputs the data. The conversion result is output on this pin and synchronized to the SCK falling edges. The conversion results are presented on this pin in twos complement format. |
| 20 | CNV | DI | Convert Input. A conversion is initiated on the rising edge of the CNV pin. |
| 21, 22 | DGND | P | Digital Ground. Connect DGND to the system digital ground plane. |
| 25 | DCAP | P | Internal 2.5 V Digital Regulator Output. Decouple DCAP, an internally regulated output, using a $10 \mu \mathrm{~F}$ and a $0.1 \mu \mathrm{~F}$ local capacitor. |


| Pin No. | Mnemonic | Type ${ }^{1}$ | Description |
| :---: | :---: | :---: | :---: |
| 26 | ACAP | P | Internal 2.5 V Analog Regulator Output. This regulator supplies power to the internal ADC core and to all of the supporting analog circuits, except for the internal reference. Decouple this internally regulated output (ACAP) using a $10 \mu \mathrm{~F}$ capacitor and a $0.1 \mu \mathrm{~F}$ local capacitor. |
| 27 | DVDD | P | Digital 5 V Supply. Decouple the DVDD supply to DGND using a $10 \mu \mathrm{~F}$ capacitor and $0.1 \mu \mathrm{~F}$ local capacitor. |
| 28 | AVDD | P | Analog 5 V Supply. Decouple the AVDD supply to AGND using a $10 \mu \mathrm{~F}$ capacitor and $0.1 \mu \mathrm{~F}$ local capacitor. |
| 31 | RCAP | P | Internal 2.5 V Analog Regulator Output. RCAP supplies power to the internal reference. Decouple this internally regulated output (RCAP) using a $10 \mu \mathrm{~F}$ capacitor and a $0.1 \mu \mathrm{~F}$ local capacitor. |
| 32 | REFIN |  | Internal 2.5 V Band Gap Reference Output, Reference Buffer Input, or Reference Power-Down Input. REF1 and REF2 must be tied together externally. See the Voltage Reference Input/Output section for more information. |
| 33, 34 | REF1, REF2 | $\mathrm{Al} / \mathrm{O}$ | Reference Input/Output. Regardless of the reference method, REF1 and REF2 need individual decoupling using external $10 \mu \mathrm{~F}$ ceramic capacitors connected as close to REF1, REF2, and REFN as possible. See the Voltage Reference Input/Output section for more information. |
| 35 | RGND | P | Reference Supply Ground. Connect RGND to the system analog ground plane. |
| 36,37 | REFN | P | Reference Input/Output Ground. Connect the $10 \mu \mathrm{~F}$ capacitors that are on REF1 and REF2 to the REFN pins, then connect the REFN pins to the system analog ground plane. |
| 38 | VSSH | P | High Voltage Analog Negative Supply. Nominally, the supply of VSSH is -15 V. Decouple VSSH using a $10 \mu \mathrm{~F}$ capacitor and a $0.1 \mu \mathrm{~F}$ local capacitor. Connect the exposed pad to VSSH. |
| 39 | VDDH | P | High Voltage Analog Positive Supply. Nominally, the supply of VDDH is 15 V . Decouple VDDH using a $10 \mu \mathrm{~F}$ capacitor and a $0.1 \mu \mathrm{~F}$ local capacitor. |
|  | EP | N/A | Exposed Pad. Connect the exposed pad to VSSH. |

[^0]
## TYPICAL PERFORMANCE CHARACTERISTICS

$\mathrm{VDDH}=15 \mathrm{~V}, \mathrm{VSSH}=-15 \mathrm{~V}, \mathrm{AVDD}=\mathrm{DVDD}=5 \mathrm{~V}, \mathrm{VIO}=1.8 \mathrm{~V}$ to AVDD, unless otherwise noted.


Figure 7. Integral Nonlinearity (INL) vs. Code for All PGIA Gains


Figure 8. Differential Nonlinearity (DNL) vs. Code for All PGIA Gains


Figure 9. Histogram of a DC Input at Code Center, PGIA Gain $=0.2$


Figure 10. Histogram of a DC Input at Code Center, PGIA Gain $=0.4$


Figure 11. Histogram of a DC Input at Code Center, PGIA Gain $=0.8$


Figure 12. Histogram of a DC Input at Code Center, PGIA Gain = 1.6


Figure 13. Reference Drift, Internal Reference


Figure 14. Reference Buffer Drift, Internal Reference


Figure 15. 1 kHz Fast Fourier Transform (FFT), PGIA Gain = 0.2


Figure 16. 1 kHz FFT, PGIA Gain $=0.4$


Figure 17.1 kHz FFT, PGIA Gain $=0.8$


Figure 18.1 kHz FFT, PGIA Gain = 1.6


Figure 19. Crosstalk vs. Frequency


Figure 20. CMRR vs. Frequency


Figure 21. VDDH Current vs. Throughput


Figure 22. VSSH Current vs. Throughput


Figure 23. AVDD Current vs. Throughput


Figure 24. DVDD Current vs. Throughput


Figure 25. SNR vs. Temperature


Figure 26. THD vs. Temperature


Figure 27. Normalized Offset Error Drift, PGIA Gain $=0.2$


Figure 28. Normalized Offset Error Drift, PGIA Gain $=0.4$


Figure 29. Normalized Offset Error Drift, PGIA Gain $=0.8$


Figure 30. Normalized Offset Error Drift, PGIA Gain = 1.6


Figure 31. Normalized Gain Error Drift Error, PGIA Gain $=0.2$


Figure 32. Normalized Gain Error Drift Error, PGIA Gain $=0.4$


Figure 33. Normalized Gain Error Drift Error, PGIA Gain $=0.8$


Figure 34. Normalized Gain Error Drift Error, PGIA Gain = 1.6

## TERMINOLOGY

## Operating Input Voltage Range

Operating input voltage range is the maximum input voltage range, including common-mode that can be applied to the input channels, IN0 to IN7, and COM.

## Differential Input Voltage Range

Differential input voltage range is the maximum differential full-scale input range. The value changes according to the selected programmable gain setting.

## Channel Off Leakage

Channel off leakage is the leakage current with the channel turned off.

## Channel On Leakage

Channel on leakage is the leakage current with the channel turned on.

## Common-Mode Rejection Ratio (CMRR)

CMRR is computed as the ratio of the signal magnitude of the converted result, referred to input, in the converted result to the amplitude of the common modulation signal applied to an input pair, expressed in decibels. CMRR is a measure of the ability of the ADAS3023 to reject signals, such as power line noise, that are common to the inputs. This specification is tested and specified for all input channels, IN0 to IN7, with respect to COM.

## Transient Response

Transient response is a measure of the time required for the ADAS3023 to properly acquire the input after a full-scale step function is applied to the system.

## Least Significant Bit (LSB)

The LSB is the smallest increment that can be represented by a converter. For a fully differential input ADC with N bits of resolution, the LSB expressed in volts is

$$
L S B(\mathrm{~V})=\frac{2 V_{R E F}}{2^{N}}
$$

## Integral Nonlinearity Error (INL)

INL refers to the deviation of each individual code from a line drawn from negative full scale through positive full scale. The point used as negative full scale occurs $1 / 2$ LSB before the first code transition. Positive full scale is defined as a level $11 / 2$ LSB beyond the last code transition. The deviation is measured from the middle of each code to the true straight line (see Figure 37).

## Differential Nonlinearity Error (DNL)

In an ideal ADC, code transitions are 1 LSB apart. DNL is the maximum deviation from this ideal value. DNL is often specified in terms of resolution for which no missing codes are guaranteed.

## Offset Error

Ideally, the MSB transition occurs at an input level that is $1 / 2 \mathrm{LSB}$ above analog ground. The offset error is the deviation of the actual transition from that point.

## Gain Error

Ideally, the last transition (from $011 \ldots 10$ to $011 \ldots 11$ ) occurs for an analog voltage $1 \frac{1}{2}$ LSB below the nominal full scale. The gain error is the deviation in LSB (or percentage of full-scale range) of the actual level of the last transition from the ideal level after the offset error is removed. Closely related is the fullscale error (also in LSB or percentage of full-scale range), which includes the effects of the offset error.

## Aperture Delay

Aperture delay is the measure of the acquisition performance. It is the time between the rising edge of the CNV input and the point at which the input signal is held for a conversion.

## Dynamic Range

Dynamic range is the ratio of the rms value of the full scale to the total rms noise measured with a - 60 dBFS input signal applied to the inputs. The value for dynamic range is expressed in decibels.

## Signal-to-Noise Ratio (SNR)

SNR is the ratio of the rms value of the actual input signal to the rms sum of all other spectral components below the Nyquist frequency, excluding harmonics and dc. The value for SNR is expressed in decibels.

Signal-to-Noise + Distortion Ratio (SINAD)
SINAD is the ratio of the rms value of the actual input signal to the rms sum of all other spectral components below the Nyquist frequency, including harmonics but excluding dc. The value for SINAD is expressed in decibels.

## Total Harmonic Distortion (THD)

THD is the ratio of the rms sum of the first five harmonic components to the rms value of a full-scale input signal expressed in decibels.

## Spurious-Free Dynamic Range (SFDR)

SFDR is the difference, in decibels, between the rms amplitude of the input signal and the peak spurious signal.

## Channel-to-Channel Crosstalk

Channel-to-channel crosstalk is a measure of the level of crosstalk between any channel and all other channels. The crosstalk is measured by applying a dc input to the channel under test and applying a full-scale, 10 kHz sine wave signal to all other channels. The crosstalk is the amount of signal that leaks into the test channel expressed in decibels.

## Reference Voltage Temperature Coefficient

The reference voltage temperature coefficient is derived from the typical shift of output voltage at $25^{\circ} \mathrm{C}$ on a sample of devices at the maximum and minimum reference output voltage ( $\mathrm{V}_{\text {REF }}$ ) measured at $\mathrm{T}_{\text {MIN }}, \mathrm{T}_{\mathrm{A}}\left(25^{\circ} \mathrm{C}\right)$, and $\mathrm{T}_{\mathrm{MAX}}$ expressed in $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$.

$$
T C V_{R E F}\left(\mathrm{ppm} /{ }^{\circ} \mathrm{C}\right)=\frac{V_{\text {REF }}(\text { Max })-V_{\text {REF }}(\text { Min })}{V_{R E F}\left(25^{\circ} \mathrm{C}\right) \times\left(T_{\text {MAX }}-T_{\text {MIN }}\right)} \times 10^{6}
$$

where:
$V_{\text {REF }}\left(\right.$ Max) is the maximum $V_{\text {Ref }}$ at $\mathrm{T}_{\text {MIN, }}, \mathrm{T}_{\mathrm{A}}\left(25^{\circ} \mathrm{C}\right)$, or $\mathrm{T}_{\text {MAX. }}$.
$V_{\text {Ref }}($ Min $)$ is the minimum $V_{\text {ref }}$ at $\mathrm{T}_{\text {Min }}, \mathrm{T}_{\mathrm{A}}\left(25^{\circ} \mathrm{C}\right)$, or $\mathrm{T}_{\text {Max. }}$
$V_{\text {ReF }}\left(25^{\circ} \mathrm{C}\right)=\mathrm{V}_{\text {REF }}$ at $25^{\circ} \mathrm{C}$.
$T_{M A X}=85^{\circ} \mathrm{C}$.
$T_{\text {MIN }}=-40^{\circ} \mathrm{C}$.

## THEORY OF OPERATION <br> OVERVIEW

The ADAS3023 is a 16-bit, 8-channel simultaneous system on a single chip that integrates the typical components used in a data acquisition system in one easy to use, programmable device. It is capable of converting two channels simultaneously at up to 500,000 samples per second ( 500 kSPS ) throughput. The ADAS3023 features

- High impedance inputs.
- High common-mode rejection.
- An 8-channel, low leakage track-and-hold design.
- A PGIA with four selectable differential input ranges from $\pm 2.56$ V to $\pm 20.48 \mathrm{~V}$.
- A 16-bit PulSAR ${ }^{\circ}$ ADC with no missing codes.
- An internal, precision, low drift 4.096 V reference and buffer.

The ADAS3023 uses the Analog Devices proprietary high voltage $i$ CMOS process allowing up to a $\pm 20.48 \mathrm{~V}$ differential input voltage range when using $\pm 15 \mathrm{~V}$ supplies, which makes the device suitable for industrial applications.
The device is available in a small $6 \mathrm{~mm} \times 6 \mathrm{~mm}, 40$-lead LFCSP package option and can operate over the industrial temperature range of $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$. A typical discrete multichannel data acquisition system containing similar circuitry requires more space on the circuit board than the ADAS3023. Therefore, advantages of the ADAS3023 solution include a reduced footprint and less complex design requirements, leading to faster time to market and lower costs.

## OPERATION

The analog circuitry of the ADAS3023 consists of a high impedance, low leakage, track-and-hold PGIA with a high common-mode rejection that can accept the full-scale differential voltages of $\pm 2.56 \mathrm{~V}, \pm 5.12 \mathrm{~V}, \pm 10.24 \mathrm{~V}$, and $\pm 20.48 \mathrm{~V}$ (see Figure 35). The ADAS3023 can be configured to sample two, four, six, or eight channels simultaneously.

The ADAS3023 offers true high impedance inputs in a differential structure and rejects common-mode signals present on the inputs. This architecture does not require additional input buffers (op amps) that are usually required for signal buffering, level shifting, amplification, attenuation, and kickback reduction when using switched capacitor-based SAR ADCs.
Digital control of the programmable gain setting of each channel input is set via the CFG register.

The conversion results are output in twos complement format on the serial data output (SDO) and through an optional secondary serial data output on the BUSY/SDO2 pin. The digital interface uses a dedicated chip select $(\overline{\mathrm{CS}})$ to control data access to and from the ADAS3023 together with a BUSY/SDO2 output, asynchronous reset (RESET), and power-down (PD) inputs.
The internal reference of the ADAS3023 uses an internal temperature compensated 2.5 V output band gap reference, followed by a precision buffer amplifier to provide the 4.096 V high precision system reference.

All of these components are configured through a serial peripheral interface (SPI-compatible), 16-bit CFG register. Configuration and conversion results are read after the conversions complete.
The ADAS3023 requires a minimum of three power supplies: $+15 \mathrm{~V},-15 \mathrm{~V}$, and +5 V . Internal low dropout regulators provide the necessary 2.5 V system voltages that must be decoupled externally via dedicated pins (ACAP, DCAP, and RCAP). The ADAS3023 can be interfaced to any 1.8 V to 5 V digital logic family using the dedicated VIO logic level voltage supply (see Table 10).
A rising edge on the CNV pin initiates a conversion and changes the ADAS3023 from track to hold. In this state, the ADAS3023 performs the analog signal conditioning and conversion. When the signal conditioning completes, the ADAS3023 returns to the track state and, at the same time, quantizes the sample. This twotiered process satisfies the necessary settling time requirement and achieves a fast throughput rate of up to 500 kSPS with 16 -bit accuracy.


Figure 35. Simplified Block Diagram


Figure 36. System Timing
Regardless of the type of signal (single-ended symmetric or asymmetric), the ADAS3023 converts all signals present on the enabled inputs and COM pin in a differential fashion identical to an industry-standard differential or instrumentation amplifier.
The conversion results are available after the conversion completes and can be read back at any time before the end of the next conversion. Avoid reading back data during the quiet period, indicated by BUSY/SDO2 being active high. Because the ADAS3023 has an on-board conversion clock, the serial clock (SCK) is not required for the conversion process; it is only required to present results to the user.

## TRANSFER FUNCTIONS

The ideal transfer characteristic for the ADAS3023 is shown in Figure 37. The inputs are configured for differential input ranges and the data outputs are in twos complement format, as shown in Table 7.


Figure 37. ADC Ideal Transfer Function

Table 7. Output Codes and Ideal Input Voltages

| Description | Differential Analog Inputs, $\mathbf{V}_{\text {REF }}=4.096$ V | Digital Output Code (Twos Complement Hex) |
| :--- | :--- | :--- |
| FSR -1 LSB | $\left(32,767 \times V_{\text {REF }}\right) /(32,768 \times$ PGIA gain $)$ | $0 \times 7 F F F$ |
| Midscale +1 LSB | $\left(V_{\text {REF }} /(32,768 \times\right.$ PGIA gain $\left.)\right)$ | $0 \times 0001$ |
| Midscale | 0 | $0 \times 0000$ |
| Midscale -1 LSB | $-\left(V_{\text {REF }} /(32,768 \times\right.$ PGIA gain $\left.)\right)$ | $0 \times F F F F$ |
| Negative FSR +1 LSB | $-\left(32,767 \times V_{\text {REF }}\right) /(32,768 \times$ PGIA gain $)$ | $0 \times 8001$ |
| Negative FSR | $-\mathrm{V}_{\text {REF }} \times$ PGIA gain | $0 \times 8000$ |



Figure 38. Complete 5 V, Single-Supply, 8-Channel Data Acquisition System with PGIA

## TYPICAL APPLICATION CONNECTION DIAGRAM

As shown in Figure 38, the ADP1613 is used in an inexpensive SEPIC-Ćuk topology, which is an ideal candidate for providing the ADAS3023 with the necessary high voltage $\pm 15 \mathrm{~V}$ robust supplies (at 20 mA ) and low output ripple ( 3 mV maximum) from an external 5 V supply. The ADP1613 satisfies the specification requirements of the ADAS3023 using minimal external components yet achieves greater than $86 \%$ efficiency. See the CN-0201 circuit note for complete information about this test setup.

## ANALOG INPUTS

## Input Structure

The ADAS3023 uses a differential input structure between each of the channel inputs, IN0 to IN7, and a common reference, COM, all of which sample simultaneously.
Figure 39 shows an equivalent circuit of the inputs. The diodes provide electrostatic discharge (ESD) protection for the analog inputs (IN0 to IN7) and COM from the high voltage supplies (VDDH and VSSH). Ensure that the analog input signal does not exceed the supply rails by more than 0.3 V , which can cause the diodes to become forward-biased and to start conducting current. The voltages beyond the absolute maximum ratings may cause permanent damage to the ADAS3023 (see Table 4).


Figure 39. Equivalent Analog Input Circuit

## Programmable Gain

The ADAS3023 incorporates a PGIA with four selectable ranges. The PGIA settings are specified in terms of the maximum absolute differential input voltage across an input pin and the COM pin, for example, INx to COM. The power-on and default conditions are preset to the $\pm 20.48 \mathrm{~V}($ PGIA $=11)$ input range.
Note that because the ADAS3023 can use any input type, such as bipolar single-ended and pseudo bipolar, setting the PGIA is important to make full use of the allowable input span.

Table 8 describes each differential input range and the corresponding LSB size, PGIA bit settings, and PGIA gain.

Table 8. Differential Input Ranges, LSB Size, and PGIA Settings

| Differential Input Ranges, <br> INx $-\mathbf{C O M}(\mathbf{V})$ | LSB $(\boldsymbol{\mu V})$ | PGIA <br> CFG | PGIA <br> Gain <br> (V/V) |
| :--- | :--- | :--- | :--- |
| $\pm 20.48$ | 625 | 11 | 0.2 |
| $\pm 10.24$ | 312.5 | 00 | 0.4 |
| $\pm 5.12$ | 156.3 | 01 | 0.8 |
| $\pm 2.56$ | 78.13 | 10 | 1.6 |

Common-Mode Operating Range
The differential input common-mode operating range changes according to the input range selected for a given channel and the high voltage power supplies. Note that the operating input voltage of any input pin, as defined in the Specifications section, requires a minimum of 2.5 V of headroom from the VDDH/VSSH supplies or

$$
(V S S H+2.5 \mathrm{~V}) \leq I N x / C O M \leq(V D D H-2.5 \mathrm{~V})
$$

The following sections offer some examples of setting the PGIA for various input signals. Note that the ADAS3023 always takes the difference between the INx and COM signals.

## Single-Ended Signals with a Nonzero DC Offset (Asymmetrical)

When a 5.12 V p-p signal with a 2.56 V dc offset is connected to one of the inputs ( $\mathrm{INx}+$ ) and the dc ground sense of the signal is connected to COM, the PGIA gain configuration is set to 01 for the $\pm 5.12 \mathrm{~V}$ range because the maximum differential voltage across the inputs is +5.12 V . This scenario uses only half the codes available for the transfer function.


Figure 40. Typical Single-Ended Unipolar Input Using Only Half of the Codes
Single-Ended Signals with a 0 V DC Offset (Symmetrical) Compared with the example in the Single-Ended Signals with a Nonzero DC Offset (Asymmetrical) section, a better solution for single-ended signals, when possible, is to remove as much differential dc offset between INx and COM as possible such that the average voltage is 0 V (symmetrical around the ground sense). The differential voltage across the inputs is never greater than $\pm 2.56 \mathrm{~V}$, and the PGIA gain configuration is set for a $\pm 2.56 \mathrm{~V}$ range (10). This scenario uses all of the codes available for the transfer function, making full use of the allowable differential input range.


Figure 41. Optimal Single-Ended Configuration Using All Codes
Notice that the voltages in the examples are not integer values due to the 4.096 V reference and the scaling ratios of the PGIA. The maximum allowed dc offset voltage on the COM input pin for various PGIA gains in this case is shown in Table 9.

Table 9. DC Offset Voltage on COM Input and PGIA
Settings ${ }^{1}$

| PGIA Gain (V/V) | DC Offset Voltage on COM (V) |
| :--- | :--- |
| 0.2 | 0 |
| 0.4 | 0 |
| 0.8 | $\pm 5.12$ |
| 1.6 | $\pm 7.68$ |

${ }^{1}$ Full-scale signal on INx .

## VOLTAGE REFERENCE INPUT/OUTPUT

The ADAS3023 allows the choice of an internal reference, an external reference using an internal buffer, or an external reference.
The internal reference of the ADAS3023 provides excellent performance and can be used in nearly any application. Setting the reference selection mode uses the internal reference enable bit, REFEN, and the REFIN pin as described in the following sections: Internal Reference section, External Reference and Internal Buffer section, External Reference section, and Reference Decoupling section.

## Internal Reference

The precision internal reference is factory trimmed and is suitable for most applications.
Setting the REFEN bit in the CFG register to 1 (default) enables the internal reference and produces 4.096 V on the REF1 and REF2 pins; this 4.096 V output serves as the main system reference. The unbuffered 2.5 V (typical) band gap reference voltage is output on the REFIN pin, which requires an external parallel combination of a $10 \mu \mathrm{~F}$ capacitor and a $0.1 \mu \mathrm{~F}$ capacitor to reduce the noise on the output. Because the current output of REFIN is limited, it can be used as a source when followed by a suitable buffer, such as the AD8031. Note that excessive loading of the REFIN output lowers the 4.096 V system reference because the internal amplifier uses a fixed gain.
The internal reference output is trimmed to the targeted value of 4.096 V with an initial accuracy of $\pm 8 \mathrm{mV}$. The reference is also temperature compensated to provide a typical drift of $\pm 5 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$.

When the internal reference is used, decouple the ADAS3023, as shown in Figure 42. Note that both the REF1 and REF2 connections are shorted together and externally decoupled with suitable decoupling on the REFIN output and the RCAP internally regulated supply.


Figure 42. 4.096 V Internal Reference Connection

## External Reference and Internal Buffer

The external reference and internal buffer are useful when a common system reference is used or when improved drift performance is required.
Setting Bit REFEN to 0 disables the internal band gap reference, allowing the user to provide an external voltage reference ( 2.5 V typical) to the REFIN pin. The internal buffer remains enabled, thus reducing the need for an external buffer amplifier to generate the main system reference. Where REFIN $=2.5 \mathrm{~V}$ and REF1 and REF2 output 4.096 V , the output voltage serves as the main system reference.
For this configuration, connect the external source, as shown in Figure 43. Any type of 2.5 V reference can be used in this configuration (low power, low drift, small package, and so forth) because the internal buffer handles the dynamics of the ADAS3023 reference requirements.


Figure 43. External Reference Using Internal Buffer

## External Reference

For applications that require a precise, low drift, 4.096 V reference, an external reference can be used. Note that in external reference mode, disabling the internal buffer requires setting REFEN to 0 , and driving or connecting REFIN to AGND; thus, both hardware and software control are necessary. Attempting to drive the REF1 and REF2 pins alone prior to disabling the internal buffer can cause source/sink contention in the outputs of the driving amplifiers.

Connect the precision 4.096 V reference directly to REF1 and REF2, which are the main system reference (see Figure 44); two recommended references are the ADR434 or ADR444.
If an op amp is used as an external reference source, take note of the concerns regarding driving capacitive loads. Capacitive loading for op amps usually refers to the ability of the amplifier to remain marginally stable in ac applications but can also play a role in dc applications, such as a reference source.
Keep in mind that the reference source sees the dynamics of the bit decision process on the reference pins, and further analysis beyond the scope of this data sheet may be required.


Figure 44. External Reference

## Reference Decoupling

With any of the reference topologies described in the Voltage Reference Input/Output section, the REF1 and REF2 reference pins of the ADAS3023 have dynamic impedances and require sufficient decoupling, regardless of whether the pins are used as inputs or outputs. This decoupling usually consists of a low equivalent series resistor (ESR) capacitor connected to each REF1 and REF2 pin and to the accompanying REFN return paths. Ceramic chip capacitors (X5R, 1206 size) are recommended for decoupling in all of the reference topologies described in the Voltage Reference Input/Output section.
The placement of the reference decoupling capacitors plays an important role in system performance. Using thick PCB traces, mount the decoupling capacitors on the same side as the ADAS3023, close to the REF1 and REF2 pins. Route the return paths to the REFN inputs that, in turn, connect to the analog ground plane of the system. When it is necessary to connect to an internal PCB, minimize the resistance of the return path to ground by using as many through vias as possible.
Using the shortest distance and several vias, connect the REFN and RGND inputs to the analog ground plane of the system, preferably adjacent to the solder pads. One common mistake is to route these traces to an individual trace that connects to the ground of the system. This layout can introduce noise, which may adversely affect the LSB sensitivity. To prevent such noise, use PCBs with multiple layers, including ground planes, rather than using single or double sided boards.
Smaller reference decoupling capacitor values (as low as $2.2 \mu \mathrm{~F}$ ) can be used with little impact, mainly on DNL and THD. Furthermore, there is no need for an additional lower value ceramic
decoupling capacitor (for example, 100 nF ) that is common in decoupling schemes for high frequency noise rejection.
For applications that use multiple ADAS3023 devices or other PulSAR ADCs, using the internal reference buffer is most effective to buffer the external reference voltage and, thereby, reduce SAR conversion crosstalk.

The reference voltage temperature coefficient (TC) directly affects the full-scale accuracy of the system; therefore, in applications where full-scale accuracy is crucial, care must be taken with the TC. For example, $\mathrm{a} \pm 15 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ TC of the reference changes the full-scale accuracy by $\pm 1 \mathrm{LSB} /{ }^{\circ} \mathrm{C}$.

## POWER SUPPLY

The ADAS3023 uses five supplies: AVDD, DVDD, VIO, VDDH, and VSSH (see Table 10). Note that the ACAP, DCAP, and RCAP pins are for informational purposes only because they are the outputs of the internal supply regulators.

Table 10. Supplies

| Mnemonic | Function | Required |
| :--- | :--- | :--- |
| AVDD | Analog 5 V core | Yes |
| DVDD | Digital 5 V core | Yes, or can connect to <br> AVDD <br> Yes, and can connect to <br> DVDD (for the 5 V level) |
| VIO | Digital input/output | Yes, +15 V typical |
| VDDH | Positive high voltage | Yes, -15 V typical |
| VSSH | Negative high <br> voltage | Analo 2.5 V core |

## Core Supplies

The AVDD and DVDD pins supply the ADAS3023 analog and digital cores, respectively. Sufficient decoupling of these supplies is required, consisting of at least a $10 \mu \mathrm{~F}$ capacitor and $0.1 \mu \mathrm{~F}$ capacitor on each supply. Place the 100 nF capacitors as close as possible to the ADAS3023. To reduce the number of supplies that are required, supply the DVDD from the analog supply by connecting a simple RC filter between AVDD and DVDD, as shown in Figure 45.


Figure 45. Supply Connections

VIO is the variable digital input/output supply and allows direct interface with any logic between 1.8 V and 5 V (DVDD supply maximum). To reduce the supplies that are required, VIO can, alternatively, be connected to DVDD when DVDD is supplied from the analog supply through an RC filter. The recommended low dropout regulators are the ADP3334, ADP1715, ADP7102, and ADP7104 for the AVDD, DVDD, and VIO supplies. Note that the user must bring up the ADAS3023 power supplies in the following sequence, shown in Figure 46.
It is recommended to tie the $\overline{\mathrm{CS}}$, RESET, and PD pins to the VIO supply rail through the use of weak pull-up resistors ( $10 \mathrm{k} \Omega$ or greater) and to design any associated control logic or microcontroller firmware to maintain the state of these signals in the logic high state until all power rails have reached their steady state value. At this time, the PD pin can be deasserted, enabling the internal voltage regulators. The regulators must be allowed to fully power up before RESET is deasserted.


Figure 46. Power-Up Sequence

## Alternative Sequencing

When the constraints of the power supply design prevent the application of the ideal sequence, it is recommended that the designer adhere to the following constraints in the design process:

- Apply VSSH as early in the system sequence as possible to ensure that the substrate of the device is appropriately biased.
- VSSH must be applied before applying DVDD.
- VIO must be applied before applying DVDD.
- DVDD must be applied before or at the same time AVDD is applied.
- AVDD must be applied before applying an external reference.


## High Voltage Supplies

The high voltage bipolar supplies, VDDH and VSSH, are required and must be at least 2.5 V larger than the maximum operating input voltage. Specifically, any operating input voltage (as defined in Table 2) of an input pin requires 2.5 V of headroom from the VDDH/VSSH supplies or

## POWER DISSIPATION MODES

The ADAS3023 offers two power dissipation modes: fully operational mode and power-down mode.

## Fully Operational Mode

In fully operational mode, the ADAS3023 can perform the conversions normally.

## Power-Down Mode

To minimize the operating currents of the device when it is idle, place the device in full power-down mode by bringing the PD input high; power-down mode places the ADAS3023 into a deep sleep mode in which CNV activity is ignored and the digital interface is inactive. Refer to the RESET and Power-Down (PD) Inputs section for timing details. In deep sleep mode, the internal regulators (ACAP, RCAP, and DCAP) and the voltage reference are powered down.
To reestablish operation, return PD to logic low. Note that, before the device can operate at the specified performance, the reference voltage must charge up the external reservoir capacitor(s) and be allowed the specified settling time. RESET must be applied after returning PD to low to restore the ADAS3023 digital core, including the CFG register, to its default state. Therefore, the desired CFG register value must be rewritten to the device and one dummy conversion must be completed before the device operation is restored to the configuration programmed prior to PD assertion. Note that when using the internal reference, sufficient time is required to settle it to the nominal value. For a typical connection, it requires 100 ms to settle to the nominal value (see Figure 41).

## CONVERSION MODES

The ADAS3023 offers two conversion modes to accommodate varying applications, and both modes are set with the conversion mode select bit, CMS (Bit 1) of the CFG register.

## Warp Mode (CMS = 0)

Setting CMS to 0 is useful where the full 2-channel throughput of 500 kSPS is required. However, in this mode, the maximum time between conversions is restricted. If this maximum period is exceeded, the conversion result can be corrupted. Therefore, warp mode is best suited for continuously sampled applications.

## Normal Mode (CMS = 1, Default)

Setting CMS to 1 is useful for all applications where the full 500 kSPS sample rate of the device is not required. In this mode, there is no maximum time restriction between conversions. This mode is the default condition from the assertion of an asynchronous reset. The main difference between normal mode and warp mode is that the BUSY/SDO2 time, tconv, is slightly longer in normal mode than in warp mode.

## DIGITAL INTERFACE

The ADAS3023 digital interface consists of asynchronous inputs and a 4 -wire serial interface for conversion result readback and configuration register programming.
This interface uses the three asynchronous signals (CNV, RESET, and $P D$ ) and a 4 -wire serial interface comprised of $\overline{C S}, ~ S D O$, SCK, and DIN. $\overline{\mathrm{CS}}$ can also be tied to CNV for some applications.
Conversion results are presented to the serial data output pin (SDO) after the end of a conversion. The 16 -bit configuration word, CFG, is programmed on the serial data input pin, DIN, register during the first 16 SCKs of any data transfer. This CFG register controls the settings, such as selecting the number of channels to be converted, the programmable gain settings for each channel group, and the reference choice (see the Configuration Register section for more information).

## CONVERSION CONTROL

The CNV input initiates conversions for N enabled channels as defined in the CFG register. The ADAS3023 is fully asynchronous and can perform conversions at any frequency from dc up to 500 kSPS , depending on the settings specified in the configuration register and the system serial clock rate.

## CNV Rising—Start of Conversion (SOC)

A rising edge on the CNVrising edfe sets all the settings necessary to initiate a conversion. All conversion clocks are generated internally. After a conversion is initiated, the ADAS3023 ignores other activity on the CNV line (governed by the throughput rate) until the end of the conversion.

While the ADAS3023 is performing a conversion and the BUSY/ SDO2 output is driven high, the ADAS3023 uses a unique 2-phase conversion process, allowing for safe data access and quiet time.
The CNV signal is decoupled from the $\overline{\mathrm{CS}}$ pin, allowing multiple ADAS3023 devices to be controlled by the same processor. For applications where SNR is critical, the CNV source requires very low jitter, which is achieved by using a dedicated oscillator or by clocking CNV with a high frequency, low jitter clock. For applications where jitter is more tolerable or a single device is in use, tie CNV to $\overline{\mathrm{CS}}$. For more information on sample clock jitter and aperture delay, see the MT-007 Mini Tutorial, Aperture Time, Aperture Jitter, Aperture Delay Time—Removing the Confusion.
Although CNV is a digital signal, take care to ensure fast, clean edges with minimal overshoot, undershoot, and ringing. In addition, avoid digital activity close to the sampling instant because such activity can result in degraded SNR performance.

## BUSY/SDO2 Falling Edge—End of Conversion (EOC)

The EOC is indicated by BUSY/SDO2 returning low and can be used as a host interrupt. In addition, the EOC gates data access to and from the ADAS3023. If the conversion result is not read prior to the next EOC event, the data is lost. Furthermore, if the CFG update is not completed prior to the EOC, it is discarded and the current configuration is applied to future conversions.

This pipeline ensures that the ADAS3023 has sufficient time to acquire the next sample to the specified 16-bit accuracy.

## Register Pipeline

The CFG register is written on the first 16 SCKs following the EOC event, and it is updated on the next EOC event. To ensure that all CFG updates are applied during a known safe instant to the various circuit elements, the asynchronous data transfer is synchronized to the ADAS3023 timing engine using the EOC event. This synchronization introduces an inherent delay between updating the CFG register setting and the application of the configuration to a conversion. This pipeline, from the end of the current conversion ( n ), consists of a one-deep delay before the CFG setting takes effect. One deep delay means that two SOC and EOC events must elapse before the setting (that is, the new channel, gain, and so forth) takes effect. Note that the nomenclature $(\mathrm{n}),(\mathrm{n}+1)$, and so forth is used in the remainder of the following digital sections: the Serial Data Interface section, General Timing section, and Configuration Register section for simplicity. Note, however, that there is no pipeline after the end of a conversion before data can be read back.

## RESET AND POWER-DOWN (PD) INPUTS

The asynchronous RESET and PD inputs can be used to reset and power down the ADAS3023, respectively. Timing details are shown in Figure 47.


Figure 47. RESET and PD Timing
A rising edge on RESET or PD aborts the conversion process and places SDO into high impedance, regardless of the $\overline{\mathrm{CS}}$ level. Note that RESET has a minimum pulse width (active high) time for setting the ADAS3023 into the reset state. See the Configuration Register section for the default CFG setting when the ADAS3023 returns from the reset state. If this default setting is used after RESET is deasserted (Logic 0 ), for the conversion result to be valid, a period equal to the acquisition time ( $\mathrm{t}_{\mathrm{ACQ}}$ ) must elapse before CNV can be asserted; otherwise, if a conversion is initiated, the result is corrupted.

In addition, the output data from the previous conversion is cleared upon a reset; attempting to access the data result prior to initiating a new conversion produces an invalid result.
Upon the device returning from power-down mode or from a reset when the default CFG is not used, there is no $t_{A C Q}$ requirement because the first two conversions from power-up are undefined/ invalid because the one-deep delay pipeline requirement must be satisfied to reconfigure the device to the desired setting.

## SERIAL DATA INTERFACE

The ADAS3023 uses a simple 4-wire interface and is compatible with field programmable gate arrays (FPGAs), digital signal processors (DSPs), and common serial interfaces such as SPI, QSPI ${ }^{\text {m" }}$, and MICROWIRE ${ }^{*}$.

The interface uses the $\overline{\mathrm{CS}}$, SCK, SDO, and DIN signals. Timing signals for a serial interface are shown in Figure 48. The most significant bit (MSB) data is valid on SDO (and SDO2) upon CS going low and does not require an SCLK falling edge; therefore, the first SCLK falling edge clocks out MSB first.
SDO is activated when $\overline{\mathrm{CS}}$ is asserted. The conversion result is output on SDO and updated on the SCK falling edges. Simultaneously, the 16-bit CFG word is updated, if needed, on the serial data input (DIN). The state of BUSY/SDO2 (Bit 0) determines the output format of the MSB data when SDO is activated after the EOC. Note that, in Figure 48, SCK is shown as idling high. SCK can idle high or low, requiring the system developer to design an interface that suits setup and hold times for both SDO and DIN.


Figure 48. Serial Timing

## GENERAL TIMING

The Figure 49 and Figure 50 conversion timing diagrams show the specific timing parameters, including the complete register to conversion and readback pipeline delay. These figures detail the timing from a power-up or from returning from a full power-down by use of the PD input. When the BUSY/SDO2 output is not enabled after the EOC, the data available on the SDO output (MSB first) can be read after the 16 SCK rising edges in sequential fashion (from Channel $0(\mathrm{CH} 0)$ to Channel 7 (CH7)), as shown in Figure 49.

The converter busy signal is always output on the BUSY/SDO2 pin when $\overline{\mathrm{CS}}$ is logic high. When the BUSY/SDO2 output is enabled when $\overline{\mathrm{CS}}$ is brought low after the EOC, the SDO outputs the data of Channel 0 to Channel 3 (CH0, CH1, CH2, and CH3), and the SDO2 outputs the data of Channel 4 to Channel 7 (CH4, CH5, CH6, and CH7) after 16 SCK rising edges, as shown in Figure 50. The conversion result output on BUSY/SDO2 pin synchronizes to the SCK falling edges. The conversion results are in twos complement format. Reading or writing data during the quiet conversion phase ( $\mathrm{t}_{\text {conv }}$ ) may cause incorrect bit decisions.


1. DATA ACCESS CAN ONLY OCCUR AFTER CONVERSION. BOTH CONVERSION RESULT AND THE CFG REGISTER ARE UPDATED AT THE END OF THE CONVERSION (EOC).
2. A TOTAL OF 16 SCK FALLING EDGES ARE REQUIRED FOR CONVERSION RESULT. AN ADDITIONAL 16 EDGES AFTER THE LAST CONVERSION RESULT ON BUSY READS BACK THE CFG ASSOCIATED WITH CONVERSION.
WITH CONVERSION.
3. FOR OPTIMAL PERFORMANCE, DATA ACCESS MUST NOT OCCUR DURING THE SAMPLING INSTANT. A MINIMUM TIME OF AT LEAST THE APERATURE DELAY, $\mathbf{t}_{\text {AD, MUST }}$ LAPSE PRIOR TO DATA ACCESS.

Figure 49. General Timing Diagram with BUSY/SDO2 Disabled


NOTES

1. DATA ACCESS CAN ONLY OCCUR AFTER CONVERSION. BOTH CONVERSION RESULT AND THE CFG REGISTER ARE UPDATED AT THE END OF THE CONVERSION (EOC).
2. A TOTAL OF 16 SCK FALLING EDGES ARE REQUIRED FOR CONVERSION RESULT. AN ADDITIONAL 16 EDGES AFTER THE LAST CONVERSION RESULT ON BUSY READS BACK THE CFG ASSOCIATED
3. $\overline{C S}$ CAN BE HELD LOW OR CONNECTED TO CNV. $\overline{\mathrm{CS}}$ IS SHOWN WITH FULL INDEPENDENT CONTROL.
4. FOR OPTIMAL PERFORMANCE, DATA ACCESS MUST NOT OCCUR DURING THE SAMPLING INSTANT. A MINIMUM TIME OF AT LEAST THE APERATURE DELAY, $t_{\text {AD }}$, MUST LAPSE PRIOR TO DATA ACCESS.

Figure 50. General Timing Diagram with BUSY/SDO2 Enabled

## ADAS3023

## CONFIGURATION REGISTER

The configuration register, CFG, is a 16 -bit programmable register for selecting all of the user-programmable options of the ADAS3023 (see Table 12).

The register is loaded when data is read back for the first 16 SCK rising edges, and it is updated at the next EOC. Note that there is always a one-deep delay when writing to CFG, and when reading back from CFG, it is the setting associated with the current conversion.

The default CFG setting is applied when the ADAS3023 returns from the reset state (RESET = high) to the operational state ( $\mathrm{RESET}=$ low). When returning from the full power-down state ( $\mathrm{PD}=$ high) to an enabled state ( $\mathrm{PD}=$ low), the default CFG setting is not applied and at least one dummy conversion is
required for the user specified CFG to take effect. To ensure that the digital core is in the default state, apply an external reset after the deassertion of PD. The default value is CFG[15:0] $=0 \times \mathrm{xFFFF}$. To read back the contents of the configuration register, CFG , an additional 16 SCKs are provided after all of the channel data have been read, and CFG is made available on the SDO output. The default CFG settings configure the ADAS3023 as follows:

- Overwrites contents of the CFG register.
- Selects the eight input channels mode.
- Configures the PGIA gain to $0.20( \pm 20.48 \mathrm{~V})$.
- Enables the internal reference.
- Selects normal conversion mode.
- Disables the SDO 2 readout mode.

Table 11. Configuration Register, CFG Bit Map; Default Value $=0 \times$ xFFFF (1111 11111111 1111)

| $\mathbf{1 5}$ | $\mathbf{1 4}$ | $\mathbf{1 3}$ | $\mathbf{1 2}$ | $\mathbf{1 1}$ | $\mathbf{1 0}$ | $\mathbf{9}$ | $\mathbf{8}$ | $\mathbf{7}$ | $\mathbf{6}$ | $\mathbf{5}$ | $\mathbf{4}$ | $\mathbf{3}$ | $\mathbf{2}$ | $\mathbf{1}$ | $\mathbf{0}$ |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| CFG | INx | INx | RSV | PGIA | PGIA | PGIA | PGIA | PGIA | PGIA | PGIA | PGIA | RSV | REFEN | CMS | BUSY/SDO2 |

Table 12. Configuration Register Description


## PACKAGING AND ORDERING INFORMATION

## OUTLINE DIMENSIONS


*COMPLIANT TO JEDEC STANDARDS MO-220-VJJD-5 WITH EXCEPTION TO EXPOSED PAD DIMENSION.

Figure 51. 40-Lead Lead Frame Chip Scale Package [LFCSP]
$6 \mathrm{~mm} \times 6 \mathrm{~mm}$ Body and 0.95 mm Package Height (CP-40-15)
Dimensions shown in millimeters

## ORDERING GUIDE

| Model $^{1}$ | Temperature Range | Package Description | Package Option |
| :--- | :--- | :--- | :--- |
| ADAS3023BCPZ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 40 -Lead Lead Frame Chip Scale Package [LFCSP] | CP-40-15 |
| ADAS3023BCPZ-RL7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $40-$ Lead Lead Frame Chip Scale Package [LFCSP] | CP-40-15 |
| EVAL-ADAS3023EDZ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | Evaluation Board |  |

${ }^{1} Z=$ RoHS Compliant Part.

# Mouser Electronics 

Authorized Distributor

Click to View Pricing, Inventory, Delivery \& Lifecycle Information:

Analog Devices Inc.:
EVAL-ADAS3023EDZ ADAS3023BCPZ ADAS3023BCPZ-RL7


[^0]:    ${ }^{1}$ Al means analog input, AI/O means analog input/output, DI means digital input, DO means digital output, P means power, and N/A means not applicable.

