

| FE | ATURES                                                                | DCC               | OR DL PAC  | KAGE       |
|----|-----------------------------------------------------------------------|-------------------|------------|------------|
| •  | Member of the Texas Instruments Widebus™                              |                   | (TOP VIEW) | -          |
|    | Family                                                                | -                 |            | L          |
| •  | Operates From 2.7 V to 3.6 V                                          | 1DIR [            |            | P ·        |
| •  | Inputs Accept Voltages to 5.5 V                                       | 1B1 [             |            | ] 1A1      |
| •  | Max t <sub>pd</sub> of 8.5 ns at 3.3 V                                | 1B2               | 1          | 1A2        |
| •  | Typical V <sub>OLP</sub> (Output Ground Bounce) < 0.8 V               | GND [<br>1B3 [    | 1          | GND<br>1A3 |
| -  | at $V_{CC} = 3.3 \text{ V}$ , $T_A = 25^{\circ}\text{C}$              | 1B4               |            | 1A3<br>1A4 |
| •  | Typical V <sub>OHV</sub> (Output V <sub>OH</sub> Undershoot) > 2 V at | V <sub>CC</sub> [ | 1          |            |
| •  | $V_{CC} = 3.3 \text{ V}, T_A = 25^{\circ}\text{C}$                    | 1B5 [             |            | 1 1A5      |
| •  | Bus Hold on Data Inputs Eliminates the Need                           | 1B6               | 1          | 1A6        |
| -  | for External Pullup/Pulldown Resistors                                | GND [             | 10 39      | GND        |
| •  | All Outputs Have Equivalent 26- $\Omega$ Series                       | 1B7 [             | 11 38      | ] 1A7      |
| •  | Resistors, So No External Resistors Are                               | 1B8 [             | 12 37      | ] 1A8      |
|    | Required                                                              | 2B1 [             | 1          | P          |
| •  | Latch-Up Performance Exceeds 250 mA Per                               | 2B2               | 1          | 2A2        |
| -  | JEDEC Standard JESD-17                                                | GND [             | 1          | GND        |
| •  | ESD Protection Exceeds JESD 22                                        | 2B3 [             | 1          | ] 2A3      |
| •  |                                                                       | 2B4 [             | 1          | 2A4        |
|    | - 2000-V Human-Body Model (A114-A)                                    | V <sub>CC</sub> [ |            |            |
|    | – 200-V Machine Model (A115-A)                                        | 2B5 [<br>2B6 [    | 1          | E .        |
| וח | ESCRIPTION/ORDERING INFORMATION                                       | GND               | 1          | 2A6<br>GND |
|    |                                                                       | 2B7               |            |            |
|    | is 16-bit (dual-octal) noninverting bus transceiver is                | 2B7 [<br>2B8 [    | 1          | 2A7<br>2A8 |
| de | signed for 2.7-V to 3.6-V $V_{CC}$ operation.                         | 2DIR [            | 1 · ·      | E          |
| Th | e SN74LVCR162245 is designed for asynchronous                         | 2011              |            | μ          |

buses.

data

This device can be used as two 8-bit transceivers or one 16-bit transceiver. It allows data transmission from the A bus to the B bus or from the B bus to the A bus, depending upon the logic level at the direction-control (DIR) input. The output-enable ( $\overline{OE}$ ) input can be used to disable the device so that the buses effectively are isolated.

The

All outputs, which are designed to sink up to 12 mA, include  $26 \cdot \Omega$  resistors to reduce overshoot and undershoot.

Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level. Use of pullup or pulldown resistors with the bus-hold circuitry is not recommended. The bus-hold circuitry is part of the input circuit and is not disabled by  $\overline{OE}$  or DIR.

| T <sub>A</sub> | PACKAG                | E <sup>(1)</sup>                  | ORDERABLE PART NUMBER | TOP-SIDE MARKING |  |  |
|----------------|-----------------------|-----------------------------------|-----------------------|------------------|--|--|
|                | SSOP – DL             | Tube                              | SN74LVCR162245DL      | LVCR162245       |  |  |
|                | 550P - DL             | Tape and reel                     | SN74LVCR162245DLR     | LVCR 102245      |  |  |
| –40°C to 85°C  | TSSOP – DGG           | Tape and reel                     | SN74LVCR162245DGGR    | LVCR162245       |  |  |
|                | VFBGA – GQL           | Topo and real                     | SN74LVCR162245KR      |                  |  |  |
|                | VFBGA – ZQL (Pb-free) | <ul> <li>Tape and reel</li> </ul> | 74LVCR162245ZQLR      | LEP245           |  |  |

#### **ORDERING INFORMATION**

(1) Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.



communication

timing requirements.

between

control-function implementation minimizes external

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. Widebus is a trademark of Texas Instruments.

# SN74LVCR162245 16-BIT BUS TRANSCEIVER WITH 3-STATE OUTPUTS

SCES047E-AUGUST 1995-REVISED MARCH 2005



## DESCRIPTION/ORDERING INFORMATION (CONTINUED)

To ensure the high-impedance state during power up or power down,  $\overline{OE}$  should be tied to V<sub>CC</sub> through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

#### GQL OR ZQL PACKAGE (TOP VIEW) 1 2 3 4 5 6 000000 Α 000000 в 000000 С D 000000 CO CO Е $\bigcirc \bigcirc$ OOF 000000 G 000000 н 000000 J 000000 κ

#### TERMINAL ASSIGNMENTS<sup>(1)</sup>

|   | 1    | 2   | 3               | 4               | 5   | 6               |
|---|------|-----|-----------------|-----------------|-----|-----------------|
| Α | 1DIR | NC  | NC              | NC              | NC  | 1 <del>0E</del> |
| В | 1B2  | 1B1 | GND             | GND             | 1A1 | 1A2             |
| С | 1B4  | 1B3 | V <sub>CC</sub> | V <sub>CC</sub> | 1A3 | 1A4             |
| D | 1B6  | 1B5 | GND             | GND             | 1A5 | 1A6             |
| Е | 1B8  | 1B7 |                 |                 | 1A7 | 1A8             |
| F | 2B1  | 2B2 |                 |                 | 2A2 | 2A1             |
| G | 2B3  | 2B4 | GND             | GND             | 2A4 | 2A3             |
| н | 2B5  | 2B6 | V <sub>CC</sub> | V <sub>CC</sub> | 2A6 | 2A5             |
| J | 2B7  | 2B8 | GND             | GND             | 2A8 | 2A7             |
| к | 2DIR | NC  | NC              | NC              | NC  | 2 <del>0E</del> |

(1) NC - No internal connection

#### FUNCTION TABLE (EACH 8-BIT SECTION)

| INP | UTS | OPERATION       |  |  |  |  |
|-----|-----|-----------------|--|--|--|--|
| OE  | DIR | OPERATION       |  |  |  |  |
| L   | L   | B data to A bus |  |  |  |  |
| L   | Н   | A data to B bus |  |  |  |  |
| н   | Х   | Isolation       |  |  |  |  |

SCES047E-AUGUST 1995-REVISED MARCH 2005

#### LOGIC DIAGRAM (POSITIVE LOGIC)



**To Seven Other Channels** 



Pin numbers shown are for the DGG and DL packages.

## SN74LVCR162245 16-BIT BUS TRANSCEIVER WITH 3-STATE OUTPUTS

SCES047E-AUGUST 1995-REVISED MARCH 2005

### TEXAS INSTRUMENTS www.ti.com

### Absolute Maximum Ratings<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                  |                                          |                                        | MIN  | MAX                   | UNIT |
|------------------|------------------------------------------|----------------------------------------|------|-----------------------|------|
| V <sub>CC</sub>  | Supply voltage range                     |                                        | -0.5 | 4.6                   | V    |
| V                |                                          | Except I/O ports <sup>(2)</sup>        | -0.5 | V <sub>CC</sub> + 4.6 | V    |
| VI               | Input voltage range                      | I/O ports <sup>(2)(3)</sup>            | -0.5 | V <sub>CC</sub> + 0.5 | v    |
| Vo               | Output voltage range <sup>(2)(3)</sup>   |                                        | -0.5 | V <sub>CC</sub> + 0.5 | V    |
| I <sub>IK</sub>  | Input clamp current                      | V <sub>1</sub> < 0                     |      | -50                   | mA   |
| I <sub>OK</sub>  | Output clamp current                     | $V_{O} < 0 \text{ or } V_{O} > V_{CC}$ |      | ±50                   | mA   |
| I <sub>O</sub>   | Continuous output current                | $V_0 = 0$ to $V_{CC}$                  |      | ±50                   | mA   |
|                  | Continuous current through $V_{CC}$ or G | ND                                     |      | ±100                  | mA   |
|                  |                                          | DGG package                            |      | 70                    |      |
| $\theta_{JA}$    | Package thermal impedance <sup>(4)</sup> | DL package                             |      | 63                    | °C/W |
|                  |                                          | GQL/ZQL package                        |      | 42                    |      |
| T <sub>stg</sub> | Storage temperature range                |                                        | -65  | 150                   | °C   |

(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed.

(3) This value is limited to 4.6 V maximum.

(4) The package thermal impedance is calculated in accordance with JESD 51-7.

# **Recommended Operating Conditions**<sup>(1)</sup>

|                       |                                               | МІ           | N  | MAX      | UNIT |
|-----------------------|-----------------------------------------------|--------------|----|----------|------|
| V <sub>CC</sub>       | Supply voltage                                | 2.           | .7 | 3.6      | V    |
| $V_{\text{IH}}$       | High-level input voltage V <sub>CC</sub> = 2. | 7 V to 3.6 V | 2  |          | V    |
| $V_{IL}$              | Low-level input voltage V <sub>CC</sub> = 2.  | 7 V to 3.6 V |    | 0.8      | V    |
| VI                    | Input voltage                                 |              | 0  | $V_{CC}$ | V    |
| Vo                    | Output voltage                                |              | 0  | $V_{CC}$ | V    |
|                       | High-level output current                     | 7 V          |    | -8       | mA   |
| IOH                   | V <sub>CC</sub> = 3                           | V            |    | -12      | ША   |
|                       | $V_{CC} = 2$                                  | 7 V          |    | 8        | ~^^  |
| IOL                   | Low-level output current $V_{CC} = 3$         | V            |    | 12       | mA   |
| $\Delta t / \Delta V$ | Input transition rise or fall rate            |              |    | 10       | ns/V |
| T <sub>A</sub>        | Operating free-air temperature                | -4           | 0  | 85       | °C   |

All unused inputs of the device must be held at the associated V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004.

SCES047E-AUGUST 1995-REVISED MARCH 2005

### **Electrical Characteristics**

over recommended operating free-air temperature range (unless otherwise noted)

| PA                   | ARAMETER       | TEST CO                                                         | ONDITIONS                       | V <sub>CC</sub> <sup>(1)</sup> | MIN                   | TYP <sup>(2)</sup> | MAX  | UNIT |
|----------------------|----------------|-----------------------------------------------------------------|---------------------------------|--------------------------------|-----------------------|--------------------|------|------|
|                      |                | I <sub>OH</sub> = −100 μA                                       |                                 | MIN to MAX                     | V <sub>CC</sub> – 0.2 |                    |      |      |
|                      |                | $I_{OH} = -4 \text{ mA},$                                       | V <sub>IH</sub> = 2 V           | 2.7 V                          | 2.2                   |                    |      |      |
| V <sub>OH</sub>      |                | I <sub>OH</sub> = -8 mA,                                        | V <sub>IH</sub> = 2 V           | 2.7 V                          | 2                     |                    |      | V    |
|                      |                | I <sub>OH</sub> = -6 mA,                                        | V <sub>IH</sub> = 2 V           | 3 V                            | 2.4                   |                    |      |      |
|                      |                | I <sub>OH</sub> = -12 mA,                                       | V <sub>IH</sub> = 2 V           | 3 V                            | 2                     |                    |      |      |
|                      |                | I <sub>OL</sub> = 100 μA                                        |                                 | MIN to MAX                     |                       |                    | 0.2  |      |
|                      |                | $I_{OL} = 4 \text{ mA},$                                        | V <sub>IL</sub> = 0.8 V         | 2.7 V                          |                       |                    | 0.4  | V    |
| V <sub>OL</sub>      |                | I <sub>OL</sub> = 8 mA,                                         | V <sub>IL</sub> = 0.8 V         | 2.7 V                          |                       |                    | 0.6  |      |
|                      |                | I <sub>OL</sub> = 6 mA,                                         | V <sub>IL</sub> = 0.8 V         | 3 V                            |                       |                    | 0.55 |      |
|                      |                | I <sub>OL</sub> = 12 mA,                                        | V <sub>IL</sub> = 0.8 V         | 3 V                            |                       |                    | 0.8  |      |
| l <sub>l</sub>       |                | $V_{I} = V_{CC}$ or GND                                         |                                 | 3.6 V                          |                       |                    | ±5   | μA   |
|                      |                | V <sub>I</sub> = 0.8 V                                          |                                 | 2.14                           | 75                    |                    |      |      |
| I <sub>I(hold)</sub> |                | V <sub>1</sub> = 2 V                                            |                                 | 3 V                            | -75                   |                    |      | μA   |
|                      |                | V <sub>I</sub> = 0 to 3.6 V                                     |                                 | 3.6 V                          |                       |                    | ±500 | μA   |
| $I_{OZ}^{(3)}$       |                | $V_{O} = 0$ V or ( $V_{CC}$ to 5.5 V)                           |                                 | 3.6 V                          |                       |                    | ±10  | μA   |
|                      |                | $V_{I} = V_{CC}$ or GND                                         |                                 | 0.01/                          |                       |                    | 20   | •    |
| I <sub>CC</sub>      |                | $3.6 \text{ V} \le \text{V}_{\text{I}} \le 5.5 \text{ V}^{(4)}$ | $I_{\rm O} = 0$                 | 3.6 V                          | 20                    |                    | μA   |      |
| $\Delta I_{CC}$      |                | One input at V <sub>CC</sub> – 0.6 V,                           | Other inputs at $V_{CC}$ or GND | 2.7 V to 3.6 V                 |                       |                    | 500  | μA   |
| Ci                   | Control inputs | $V_I = V_{CC}$ or GND                                           |                                 | 3.3 V                          |                       | 2.5                |      | pF   |
| Cio                  | A or B ports   | $V_0 = V_{CC}$ or GND                                           |                                 | 3.3 V                          |                       | 3.5                |      | pF   |

(1)

(2)

For conditions shown as MIN or MAX, use the appropriate values under recommended operating conditions. All typical values are at  $V_{CC} = 3.3 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ . For the total leakage current in an I/O port, please consult the  $I_{I(hold)}$  specification for the input voltage condition  $0 \text{ V} < V_I < V_{CC}$ , and the  $I_{OZ}$  specification for the input voltage conditions  $V_I = 0 \text{ V}$  or  $V_I = V_{CC}$  to 5.5 V. The bus-hold current, at input voltage greater than  $V_{CC}$ , is (3) negligible.

(4) This applies in the disabled state only.

#### **Switching Characteristics**

over recommended ranges of supply voltage and operating free-air temperature,  $C_L = 50 \text{ pF}$  (unless otherwise noted) (see Figure 1)

| PARAMETER        | FROM<br>(INPUT) | ТО<br>(ОИТРИТ) | V <sub>CC</sub> =<br>± 0.3 | 3.3 V<br>3 V | V <sub>CC</sub> = 2.7 V |     | UNIT |
|------------------|-----------------|----------------|----------------------------|--------------|-------------------------|-----|------|
|                  | (INFOT)         | (001401)       | MIN                        | MAX          | MIN                     | MAX |      |
| t <sub>pd</sub>  | A or B          | B or A         | 1.5                        | 7.5          | 1.5                     | 8.5 | ns   |
| t <sub>en</sub>  | ŌE              | A or B         | 1.5                        | 9            | 1.5                     | 10  | ns   |
| t <sub>dis</sub> | ŌE              | A or B         | 1.5                        | 7.5          | 1.5                     | 8.5 | ns   |

### **Operating Characteristics**

 $V_{CC} = 3.3 \text{ V}, \text{ T}_{A} = 25^{\circ}\text{C}$ 

|                 | PARAMETER                                     | TEST CONDITIONS  | TYP                                                 | UNIT |     |
|-----------------|-----------------------------------------------|------------------|-----------------------------------------------------|------|-----|
| C <sub>pd</sub> | Power dissipation capacitance per transceiver | Outputs enabled  |                                                     | 20   | ~ Г |
|                 |                                               | Outputs disabled | $C_{L} = 50 \text{ pF}, \text{ f} = 10 \text{ MHz}$ | 2    | р⊢  |

# SN74LVCR162245 16-BIT BUS TRANSCEIVER WITH 3-STATE OUTPUTS

SCES047E-AUGUST 1995-REVISED MARCH 2005



#### PARAMETER MEASUREMENT INFORMATION



- NOTES: A. C<sub>L</sub> includes probe and jig capacitance.
  - B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
  - C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz, Z<sub>O</sub> = 50  $\Omega$ , t<sub>f</sub>  $\leq$  2.5 ns, t<sub>f</sub>  $\leq$  2.5 ns.
  - D. The outputs are measured one at a time, with one transition per measurement.
  - E.  $t_{PLZ}$  and  $t_{PHZ}$  are the same as  $t_{dis}$ .
  - F.  $t_{PZL}$  and  $t_{PZH}$  are the same as  $t_{en}$ .
  - G.  $t_{PLH}$  and  $t_{PHL}$  are the same as  $t_{pd}$ .
  - H. All parameters and waveforms are not applicable to all devices.





### PACKAGING INFORMATION

| Orderable Device   | Status  | Package Type               | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2)            | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|--------------------|---------|----------------------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|-------------------------|---------|
| 74LVCR162245ZQLR   | LIFEBUY | BGA<br>MICROSTAR<br>JUNIOR | ZQL                | 56   | 1000           | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-1-260C-UNLIM | -40 to 85    | LEP245                  |         |
| SN74LVCR162245DGGR | ACTIVE  | TSSOP                      | DGG                | 48   | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 85    | LVCR162245              | Samples |
| SN74LVCR162245DL   | ACTIVE  | SSOP                       | DL                 | 48   | 25             | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 85    | LVCR162245              | Samples |
| SN74LVCR162245DLR  | ACTIVE  | SSOP                       | DL                 | 48   | 1000           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 85    | LVCR162245              | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



www.ti.com

6-Feb-2020

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

### TAPE AND REEL INFORMATION





### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device             | Package<br>Type                  | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------------|----------------------------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| 74LVCR162245ZQLR   | BGA MI<br>CROSTA<br>R JUNI<br>OR | ZQL                | 56 | 1000 | 330.0                    | 16.4                     | 4.8        | 7.3        | 1.5        | 8.0        | 16.0      | Q1               |
| SN74LVCR162245DGGR | TSSOP                            | DGG                | 48 | 2000 | 330.0                    | 24.4                     | 8.6        | 13.0       | 1.8        | 12.0       | 24.0      | Q1               |
| SN74LVCR162245DLR  | SSOP                             | DL                 | 48 | 1000 | 330.0                    | 32.4                     | 11.35      | 16.2       | 3.1        | 16.0       | 32.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

12-Feb-2019



\*All dimensions are nominal

| Device             | Package Type            | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------------|-------------------------|-----------------|------|------|-------------|------------|-------------|
| 74LVCR162245ZQLR   | BGA MICROSTAR<br>JUNIOR | ZQL             | 56   | 1000 | 350.0       | 350.0      | 43.0        |
| SN74LVCR162245DGGR | TSSOP                   | DGG             | 48   | 2000 | 367.0       | 367.0      | 45.0        |
| SN74LVCR162245DLR  | SSOP                    | DL              | 48   | 1000 | 367.0       | 367.0      | 55.0        |

# **MECHANICAL DATA**

MTSS003D - JANUARY 1995 - REVISED JANUARY 1998

#### DGG (R-PDSO-G\*\*)

#### PLASTIC SMALL-OUTLINE PACKAGE

**48 PINS SHOWN** 



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold protrusion not to exceed 0,15.
- D. Falls within JEDEC MO-153



# **ZQL0056A**



# **PACKAGE OUTLINE**

# JRBGA - 1 mm max height

PLASTIC BALL GRID ARRAY



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.
- 3. No metal in this area, indicates orientation.



# ZQL0056A

# **EXAMPLE BOARD LAYOUT**

# JRBGA - 1 mm max height

PLASTIC BALL GRID ARRAY



NOTES: (continued)

4. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. For information, see Texas Instruments literature number SPRAA99 (www.ti.com/lit/spraa99).



# ZQL0056A

# **EXAMPLE STENCIL DESIGN**

# JRBGA - 1 mm max height

PLASTIC BALL GRID ARRAY



NOTES: (continued)

5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release.



DL (R-PDSO-G48)

PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in inches (millimeters).B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
- D. Falls within JEDEC MO-118

PowerPAD is a trademark of Texas Instruments.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated