











#### **SN74AHC1G86-Q1**

SCLS723A - APRIL 2011-REVISED MAY 2019

# Single 2-Input Exclusive-OR Gate

#### **Features**

- **Qualified for Automotive Applications**
- AEC-Q100 Qualified With the Following Results:
  - ±4000-V Human-Body Model (HBM) ESD Classification Level 3A
  - ±1000-V Charged-Device Model (CDM) ESD Classification Level C5
- Operating Range of 2 V to 5.5 V
- Max t<sub>pd</sub> of 10ns at 5 V
- Low Power Consumption, 10-μA Max I<sub>CC</sub>
- ±8-mA Output Drive at 5 V
- Schmitt-Trigger Action at All Inputs Makes the Circuit Tolerant for Slower Input Rise and Fall Time

# 2 Applications

- Wireless Headsets
- Motor Drives and Controls
- Set-Top Boxes
- Audio

### 3 Description

The SN74AHC1G86-Q1 is a single 2-input exclusive-OR gate. The device performs the Boolean function Y  $= A \oplus B$  or  $Y = \overline{AB} + A\overline{B}$  in positive logic.

common application is as a true/complement element. If one of the inputs is low, the other input is reproduced in true form at the output. If one of the inputs is high, the signal on the other input is reproduced inverted at the output.

#### Device Information<sup>(1)</sup>

| PART NUMBER       | PACKAGE    | BODY SIZE (NOM)   |
|-------------------|------------|-------------------|
| SN74AHC1G86QDBVQ1 | SOT-23 (5) | 2.90 mm x 1.60 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

# 4 Functional Block Diagram

**EXCLUSIVE OR** 





Copyright © 2017, Texas Instruments Incorporated



# **Table of Contents**

| 1 | Features 1                           |    | 9.1 Overview                                         | 8  |
|---|--------------------------------------|----|------------------------------------------------------|----|
| 2 | Applications 1                       |    | 9.2 Functional Block Diagram                         | 8  |
| 3 | Description 1                        |    | 9.3 Feature Description                              | 8  |
| 4 | Functional Block Diagram 1           |    | 9.4 Function Table                                   | 9  |
| 5 | Revision History2                    | 10 | Application and Implementation                       | 10 |
| 6 | Pin Configuration and Functions3     |    | 10.1 Application Information                         | 10 |
| 7 | Specifications                       |    | 10.2 Typical Application                             | 10 |
| ′ | -                                    | 11 | Power Supply Recommendations                         | 11 |
|   | 7.1 Absolute Maximum Ratings         | 12 | Layout                                               | 12 |
|   | 7.3 Recommended Operating Conditions |    | 12.1 Layout Guidelines                               | 12 |
|   | 7.4 Thermal Information              |    | 12.2 Layout Example                                  | 12 |
|   | 7.5 Electrical Characteristics       | 13 | Device and Documentation Support                     | 13 |
|   | 7.6 Switching Characteristics 6      |    | 13.1 Receiving Notification of Documentation Updates | 13 |
|   | 7.7 Switching Characteristics        |    | 13.2 Community Resources                             | 13 |
|   | 7.8 Operating Characteristics        |    | 13.3 Trademarks                                      | 13 |
|   | 7.9 Typical Characteristics          |    | 13.4 Electrostatic Discharge Caution                 | 13 |
| 8 | Parameter Measurement Information 7  |    | 13.5 Glossary                                        | 13 |
| 9 | Detailed Description                 |    | Mechanical, Packaging, and Orderable Information     | 13 |

# 5 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| CI | hanges from Original (April 2011) to Revision A                                         | Page |
|----|-----------------------------------------------------------------------------------------|------|
| •  | Changed Features section                                                                | 1    |
|    | Added Applications section                                                              |      |
| •  | Changed Description section                                                             | 1    |
| •  | Changed Pin Configuration and Functions section                                         | 3    |
| •  | Added T <sub>J</sub> spec to Absolute Maximum Ratings table                             | 3    |
| •  | Changed T <sub>stg</sub> to -65° (min) and 150°C (max) from -40°C (min) and 125°C (max) | 3    |
|    | Added ESD Ratings table                                                                 |      |
| •  | Added Thermal Information table                                                         | 4    |
| •  | Added Typical Characteristics section                                                   | 6    |
| •  | Added Detailed Description section                                                      | 8    |
| •  | Added Application and Implementation section                                            | 10   |
| •  | Added Power Supply Recommendations section                                              | 11   |
| •  | Added Layout section                                                                    | 12   |
|    |                                                                                         |      |



# 6 Pin Configuration and Functions



# Pin Functions<sup>(1)</sup>

|     | PIN             | I/O | DESCRIPTION     |  |  |  |  |  |  |
|-----|-----------------|-----|-----------------|--|--|--|--|--|--|
| NO. | NAME            | 1/0 | DESCRIPTION     |  |  |  |  |  |  |
| 1   | Α               | 1   | Input A         |  |  |  |  |  |  |
| 2   | В               | 1   | Input B         |  |  |  |  |  |  |
| 3   | GND             | _   | Ground          |  |  |  |  |  |  |
| 4   | Y               | 0   | Output Y        |  |  |  |  |  |  |
| 5   | V <sub>cc</sub> | _   | Positive Supply |  |  |  |  |  |  |

<sup>(1)</sup> See mechanical drawings for dimensions.

# 7 Specifications

### 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)

|                  |                                                   |                                                                       | MIN  | MAX                   | UNIT |
|------------------|---------------------------------------------------|-----------------------------------------------------------------------|------|-----------------------|------|
| $V_{CC}$         | Supply voltage range                              |                                                                       | -0.5 | 7                     | ٧    |
| VI               | Input voltage range <sup>(1)</sup>                | Input voltage range <sup>(1)</sup>                                    |      | 7                     | V    |
| Vo               | Output voltage range applied in the high-         | Output voltage range applied in the high- or low-state <sup>(1)</sup> |      | V <sub>CC</sub> + 0.5 | V    |
| I <sub>IK</sub>  | Input clamp current                               | V <sub>I</sub> < 0 V                                                  |      | -20                   | V    |
| I <sub>OK</sub>  | Output clamp current                              | $V_O < 0 \text{ V or } V_O > V_{CC}$                                  |      | ±20                   | mA   |
| Io               | Continuous output current                         | $V_O = 0 V \text{ to } V_{CC}$                                        |      | ±25                   | mA   |
|                  | Continuous current through V <sub>CC</sub> or GND |                                                                       |      | ±50                   | mA   |
| T <sub>J</sub>   | Junction temperature                              |                                                                       |      | 150                   | °C   |
| T <sub>stg</sub> | Storage temperature range                         |                                                                       | -65  | 150                   | °C   |

<sup>(1)</sup> The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

#### 7.2 ESD Ratings

|                    |                         |                                                         | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------|-------|------|
| V <sub>(ESD)</sub> | Electrostatic discharge | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±4000 | \/   |
|                    |                         | Charged-device model (CDM), per AEC Q100-011            | ±1000 | V    |

(1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

Product Folder Links: SN74AHC1G86-Q1



### 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                 |                                     |                                            | MIN  | MAX      | UNIT |
|-----------------|-------------------------------------|--------------------------------------------|------|----------|------|
| V <sub>CC</sub> | Supply voltage                      |                                            | 2    | 5.5      | V    |
|                 |                                     | V <sub>CC</sub> = 2 V                      | 1.5  |          |      |
| $V_{\text{IH}}$ | High-level input voltage            | V <sub>CC</sub> = 3 V                      | 2.1  |          | V    |
|                 |                                     | V <sub>CC</sub> = 5.5 V                    | 3.85 |          |      |
| V <sub>IL</sub> |                                     | V <sub>CC</sub> = 2 V                      |      | 0.5      |      |
|                 | Low-level input voltage             | V <sub>CC</sub> = 3 V                      |      | 0.9      | V    |
|                 |                                     | V <sub>CC</sub> = 5.5 V                    |      | 1.65     |      |
| VI              | Input voltage                       |                                            | 0    | 5.5      | V    |
| Vo              | Output voltage                      |                                            | 0    | $V_{CC}$ | V    |
|                 |                                     | V <sub>CC</sub> = 2 V                      |      | -50      | μΑ   |
| $I_{OH}$        | High-level output current           | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ |      | -4       | A    |
|                 |                                     | $V_{CC} = 5 \text{ V} \pm 0.5 \text{ V}$   |      | -8       | mA   |
|                 |                                     | V <sub>CC</sub> = 2 V                      |      | 50       | μА   |
| $I_{OL}$        | Low-level output current            | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ |      | 4        | A    |
|                 |                                     | $V_{CC} = 5 \text{ V } \pm 0.5 \text{ V}$  |      | 8        | mA   |
| A+/A\/          | Innuit transition vice or fell rate | V <sub>CC</sub> = 3.3 V ±0.3 V             |      | 100      | 20// |
| Δt/ΔV           | Input transition rise or fall rate  | $V_{CC} = 5 \text{ V } \pm 0.5 \text{ V}$  |      | 20       | ns/V |
| T <sub>A</sub>  | Operating free-air temperature      |                                            | -40  | 125      | °C   |

### 7.4 Thermal Information

|                      |                                              | SN74AHC1G86-Q1  |      |
|----------------------|----------------------------------------------|-----------------|------|
|                      | THERMAL METRIC <sup>(1)</sup>                | DBV<br>(SOT-23) | UNIT |
|                      |                                              | 5 PINS          |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 224.1           | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 152.8           | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 131.8           | °C/W |
| ΨЈТ                  | Junction-to-top characterization parameter   | 65.7            | °C/W |
| ΨЈВ                  | Junction-to-board characterization parameter | 131.0           | °C/W |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | N/A             | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

Product Folder Links: SN74AHC1G86-Q1



# 7.5 Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)

| DADAMETED       | TEST COMPITIONS                         | V               | T <sub>A</sub> = 25°C |     |      | MIN I  | MAY  | UNIT |
|-----------------|-----------------------------------------|-----------------|-----------------------|-----|------|--------|------|------|
| PARAMETER       | TEST CONDITIONS                         | V <sub>CC</sub> | MIN                   | TYP | MAX  | IVIIIN | MAX  | UNIT |
|                 |                                         | 2 V             | 1.9                   | 2   |      | 1.9    |      |      |
|                 | $I_{OH} = -50 \mu A$                    | 3 V             | 2.9                   | 3   |      | 2.9    |      |      |
| V <sub>OH</sub> |                                         | 4.5 V           | 4.4                   | 4.5 |      | 4.4    |      | V    |
|                 | $I_{OH} = -4 \text{ mA}$                | 3 V             | 2.58                  |     |      | 2.48   |      |      |
|                 | $I_{OH} = -8 \text{ mA}$                | 4.5 V           | 3.94                  |     |      | 3.8    |      |      |
|                 | I <sub>OL</sub> = 50 μA                 | 2 V             |                       |     | 0.1  |        | 0.1  |      |
|                 |                                         | 3 V             |                       |     | 0.1  |        | 0.1  |      |
| V <sub>OL</sub> |                                         | 4.5 V           |                       |     | 0.1  |        | 0.1  | V    |
|                 | I <sub>OL</sub> = 4 mA                  | 3 V             |                       |     | 0.36 |        | 0.44 |      |
|                 | I <sub>OL</sub> = 8 mA                  | 4.5 V           |                       |     | 0.36 |        | 0.44 |      |
| I <sub>I</sub>  | V <sub>I</sub> = 5.5 V or GND           | 0 V to 5.5 V    |                       |     | ±0.1 |        | ±1   | μΑ   |
| I <sub>cc</sub> | $V_I = V_{CC}$ or GND, $I_O = 0$ A      | 5.5 V           |                       |     | 1    |        | 10   | μΑ   |
| C <sub>I</sub>  | V <sub>I</sub> = V <sub>CC</sub> or GND | 5 V             |                       | 4   | 10   |        | 10   | pF   |



### 7.6 Switching Characteristics

over recommended operating free-air temperature range,  $V_{CC}$  = 3.3 V ±0.3 V,  $T_A$  = -40°C to 125°C, see

| DADAMETED        | FROM     | то       | LOAD                  | T <sub>A</sub> | = 25°C |      | MIN    | MAX  | UNIT |
|------------------|----------|----------|-----------------------|----------------|--------|------|--------|------|------|
| PARAMETER        | (INPUT)  | (OUTPUT) | CAPACITANCE           | MIN            | TYP    | MAX  | IVIIIN | WAA  | UNIT |
| t <sub>PLH</sub> | A = :: D | V        | C - 50 pF             |                | 9.5    | 14.5 | 1      | 16.5 | 5    |
| t <sub>PHL</sub> | A or B   | ľ        | $C_L = 50 \text{ pF}$ |                | 9.5    | 14.5 | 1      | 16.5 | ns   |

### 7.7 Switching Characteristics

over recommended operating free-air temperature range,  $V_{CC}$  = 5 V ±0.5 V,  $T_A$  = -40°C to 125°C, see

| DADAMETED        | FROM    | то       | LOAD                  | T <sub>A</sub> | = 25°C |     | MINI    | MAX | UNIT |
|------------------|---------|----------|-----------------------|----------------|--------|-----|---------|-----|------|
| PARAMETER        | (INPUT) | (OUTPUT) | CAPACITANCE           | MIN            | TYP    | MAX | MIN MAX | WAX | UNIT |
| t <sub>PLH</sub> | A or B  | V        | C                     |                | 6.3    | 8.8 | 1       | 10  | 20   |
| t <sub>PHL</sub> |         | Ť        | $C_L = 50 \text{ pF}$ |                | 6.3    | 8.8 | 1       | 10  | ns   |

### 7.8 Operating Characteristics

 $V_{CC} = 5 \text{ V}, T_A = 25^{\circ}\text{C}$ 

|          | PARAMETER                     | TEST CONDITIONS    | TYP | UNIT |
|----------|-------------------------------|--------------------|-----|------|
| $C_{pd}$ | Power dissipation capacitance | No load, f = 1 MHz | 18  | pF   |

## 7.9 Typical Characteristics





Submit Documentation Feedback

Copyright © 2011–2019, Texas Instruments Incorporated



#### 8 Parameter Measurement Information



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz,  $Z_Q = 50 \Omega$ ,  $t_r \leq$  3 ns.  $t_f \leq$  3 ns.
- D. The outputs are measured one at a time, with one input transition per measurement.

Figure 3. Load Circuit and Voltage Waveforms



### 9 Detailed Description

#### 9.1 Overview

The SN74AHC1G86-Q1 is an automotive qualified device that performs the Boolean function  $Y = \overline{A}B + A\overline{B}$  in positive logic. This single 2-input exclusive-OR gate is designed for 2-V to 5.5-V  $V_{CC}$  operation.

A common application is as a true or complementary element. If one of the inputs is low, the other input is reproduced in true form at the output. If one of the inputs is high, the signal on the other input is reproduced inverted at the output.

### 9.2 Functional Block Diagram



These are five equivalent exclusive-OR symbols valid for an SN74AHC1G86-Q1 gate in positive logic; negation may be shown at any two ports.

#### 9.3 Feature Description

#### 9.3.1 Balanced CMOS Push-Pull Outputs

A balanced output allows the device to sink and source similar currents. The drive capability of this device may create fast edges into light loads so routing and load conditions should be considered to prevent ringing. Additionally, the outputs of this device are capable of driving larger currents than the device can sustain without being damaged. It is important for the output power of the device to be limited to avoid damage due to overcurrent. The electrical and thermal limits defined the in the must be followed at all times.

#### 9.3.2 Standard CMOS Inputs

Standard CMOS inputs are high impedance and are typically modeled as a resistor in parallel with the input capacitance given in the . The worst case resistance is calculated with the maximum input voltage, given in the , and the maximum input leakage current, given in the , using ohm's law  $(R = V \div I)$ .

Signals applied to the inputs need to have fast edge rates, as defined by  $\Delta t/\Delta v$  in to avoid excessive current consumption and oscillations. If a slow or noisy input signal is required, a device with a Schmitt-trigger input should be used to condition the input signal prior to the standard CMOS input.

#### 9.3.3 Clamping Diodes

The inputs have negative clamping diodes, and the outputs have positive and negative clamping diodes as depicted in Figure 4.

#### **CAUTION**

Voltages beyond the values specified in the table can cause damage to the device. The input negative-voltage and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed.



### **Feature Description (continued)**



Figure 4. Electrical Placement of Clamping Diodes for Each Input and Output

#### 9.3.4 Over-voltage Tolerant Inputs

Copyright © 2011–2019, Texas Instruments Incorporated

Input signals to this device can be driven above the supply voltage so long as they remain below the maximum input voltage value specified in the .

#### 9.4 Function Table

Table 1 lists the functional modes of the SN74AHC1G86-Q1 device.

**Table 1. Function Table** 

| INP | UTS | OUTPUT |  |  |  |  |
|-----|-----|--------|--|--|--|--|
| Α   | В   | Y      |  |  |  |  |
| L   | L   | L      |  |  |  |  |
| L   | Н   | Н      |  |  |  |  |
| Н   | L   | Н      |  |  |  |  |
| Н   | Н   | L      |  |  |  |  |

Product Folder Links: SN74AHC1G86-Q1

### 10 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 10.1 Application Information

The SN74AHC1G86-Q1 is a low-drive CMOS device that can be used for a multitude of bus interface type applications where output ringing is a concern. The low drive and slow edge rates will minimize overshoot and undershoot on the outputs. The inputs can accept voltages to 5.5 V at any valid VCC making it Ideal for down translation.

#### 10.2 Typical Application



Figure 5. Typical Application Schematic

#### 10.2.1 Design Requirements

This device uses CMOS technology and has balanced output drive. Take care to avoid bus contention because it can drive currents that would exceed maximum limits.

#### 10.2.2 Detailed Design Procedure

- 1. Recommended Input Conditions
  - For rise time and fall time specifications, see  $\Delta t/\Delta V$  in the table.
  - For specified High and low levels, see V<sub>IH</sub> and V<sub>II</sub> in the table.
  - Inputs are overvoltage tolerant allowing them to go as high as 5.5 V at any valid V<sub>CC</sub>.
- 2. Recommended Output Conditions
  - Load currents should not exceed 8 mA per output.
  - Outputs should not be pulled above V<sub>CC</sub>.



### **Typical Application (continued)**

#### 10.2.3 Application Curve



Figure 6. Switching Characteristics Comparison

### 11 Power Supply Recommendations

The power supply can be any voltage between the minimum and maximum supply voltage rating located in the table.

Each  $V_{CC}$  pin must have a good bypass capacitor to prevent power disturbance. For devices with a single supply, 0.1  $\mu$ F is recommended. If there are multiple  $V_{CC}$  pins, 0.01  $\mu$ F or 0.022  $\mu$ F is recommended for each power pin. It is acceptable to parallel multiple bypass caps to reject different frequencies of noise. A 0.1- $\mu$ F and 1- $\mu$ F are commonly used in parallel. The bypass capacitor must be installed as close to the power pin as possible for best results.

Copyright © 2011–2019, Texas Instruments Incorporated



### 12 Layout

#### 12.1 Layout Guidelines

Even low data rate digital signals can have high frequency signal components due to fast edge rates. When a PCB trace turns a corner at a 90° angle, a reflection can occur. A reflection occurs primarily because of the change of width of the trace. At the apex of the turn, the trace width increases to 1.414 times the width. This increase upsets the transmission-line characteristics, especially the distributed capacitance and self–inductance of the trace which results in the reflection. Not all PCB traces can be straight and therefore some traces must turn corners, shows progressively better techniques of rounding corners. Only the last example (BEST) maintains constant trace width and minimizes reflections.

#### 12.2 Layout Example



Figure 7. Trace Example



### 13 Device and Documentation Support

#### 13.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 13.2 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 13.3 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 13.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 13.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

### 14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Product Folder Links: SN74AHC1G86-Q1

Copyright © 2011-2019, Texas Instruments Incorporated



### PACKAGE OPTION ADDENDUM

6-Feb-2020

#### **PACKAGING INFORMATION**

www.ti.com

| Orderable Device   | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish (6) | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|--------------------|--------|--------------|--------------------|------|----------------|----------------------------|----------------------|--------------------|--------------|----------------------|---------|
| SN74AHC1G86QDBVRQ1 | ACTIVE | SOT-23       | DBV                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | NIPDAU               | Level-1-260C-UNLIM | -40 to 125   | ACYU                 | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN74AHC1G86-Q1:



## **PACKAGE OPTION ADDENDUM**

6-Feb-2020

● Catalog: SN74AHC1G86

• Enhanced Product: SN74AHC1G86-EP

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Enhanced Product Supports Defense, Aerospace and Medical Applications

PACKAGE MATERIALS INFORMATION

www.ti.com 15-May-2019

### TAPE AND REEL INFORMATION





| _ |    |                                                           |
|---|----|-----------------------------------------------------------|
|   |    | Dimension designed to accommodate the component width     |
|   |    | Dimension designed to accommodate the component length    |
|   |    | Dimension designed to accommodate the component thickness |
|   | W  | Overall width of the carrier tape                         |
| Γ | P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device                 | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN74AHC1G86QDBVRQ<br>1 | SOT-23          | DBV                | 5 | 3000 | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |

www.ti.com 15-May-2019



#### \*All dimensions are nominal

| Device             | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74AHC1G86QDBVRQ1 | SOT-23       | DBV             | 5    | 3000 | 203.0       | 203.0      | 35.0        |



SMALL OUTLINE TRANSISTOR



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
  3. Reference JEDEC MO-178.

- 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

5. Publication IPC-7351 may have alternate designs.

6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)



<sup>7.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

<sup>8.</sup> Board assembly site may have different recommendations for stencil design.

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated