



## 3-Channel Low Power SDTV Video Amplifier with I<sup>2</sup>C Control, 6-dB Gain, SAG Correction, 2:1 Input MUX, and Selectable Input Bias Modes

### FEATURES

- 3 SDTV Video Amplifiers for CVBS, S-Video, Y'P'BP' R 480i/576i, or G'B'R' Video Systems
- I<sup>2</sup>C<sup>TM</sup> Control of All Functions on Each Channel
- Integrated Low-Pass Filters
  - 5<sup>th</sup> Order, 8-MHz Butterworth
    - 0.5-dB Attenuation at 5.5 MHz
    - 48-dB Attenuation at 27 MHz
- Selectable Input Bias Modes
  - AC-Coupled with Sync-Tip Clamp
  - AC-Coupled with Bias
  - DC-Coupled with 135-mV Input Shift
  - DC-Coupled
- 2:1 Input MUX Allows Multiple Input Sources
- Built-in 6-dB Gain (2 V/V)
- SAG Correction Capable
- 2.7-V to 5-V Single Supply Operation
- Individual Disable (<1  $\mu$ A) and Mute Control
- Rail-to-Rail Output:
  - Output Swings within 100 mV from the Rails Which Allows AC or DC Output Coupling
  - Able to Drive up to 2 Video Lines – 75  $\Omega$
- Low 16.6-mA (3.3 V) Total Quiescent Current
- Low Differential Gain/Phase of 0.07% / 0.12°

### APPLICATIONS

- Set Top Box Output Video Buffering
- PVR/DVDR Output Buffering
- USB/Portable Low Power Video Buffering

### DESCRIPTION

Fabricated using the new complimentary silicon-germanium (SiGe) BiCom-III process, the THS7313 is a low-power, single-supply 2.7-V to 5-V, 3-channel integrated video buffer. It incorporates a 5<sup>th</sup> order Butterworth filter which is useful as a digital-to-analog converter (DAC) reconstruction filter or an analog-to-digital converter (ADC) anti-aliasing filter. The 8-MHz filter is a perfect choice for SDTV video which includes composite (CVBS), S-Video, Y'U'V', G'B'R', and Y'P'BP' R 480i/576i.

Each channel of the THS7313 is individually I<sup>2</sup>C configurable for all functions which makes it flexible for any application. Its rail-to-rail output stage allows for both ac and dc coupling applications. The 6-dB gain along with the built-in SAG correction allows for maximum flexibility as an output video buffer.

The 16.6 mA total quiescent current at 3.3 V (55 mW) makes it an excellent choice for USB powered or portable video applications. While fully disabled, the THS7313 consumes less than 1  $\mu$ A.

The THS7313 is available in a small lead-free and RoHS compliant TSSOP-20 package.



**Figure 1. 3.3 V Single-Supply DC-Input/AC-Video Output System w/SAG Correction  
(1 of 3 Channels Shown)**



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

I<sup>2</sup>C is a trademark of Philips Electronics.



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## DESCRIPTION (CONTINUED)

As part of the THS7313 flexibility, the 2:1 MUX input can be selected for ac or dc coupled inputs. The ac coupled modes include a sync-tip clamp option for CVBS or Y' signals, or a fixed bias for the C/P'<sub>B</sub>/P'<sub>R</sub> channels. The dc input options include a dc input or a dc + 135-mV input offset shift to allow for a full sync dynamic range at the output with 0-V input.

## PACKAGING/ORDERING INFORMATION

| PACKAGED DEVICES <sup>(1)</sup> | PACKAGE TYPE | TRANSPORT MEDIA,<br>QUANTITY |
|---------------------------------|--------------|------------------------------|
| THS7313PW                       | TSSOP-20     | Rails, 70                    |
| THS7313PWR                      |              | Tape and reel, 2000          |

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI Web site at [www.ti.com](http://www.ti.com)

## ABSOLUTE MAXIMUM RATINGS

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                  |                                                                                          | UNIT                         |
|------------------|------------------------------------------------------------------------------------------|------------------------------|
| V <sub>SS</sub>  | Supply voltage, V <sub>S+</sub> to GND                                                   | 5.5 V                        |
| V <sub>I</sub>   | Input voltage                                                                            | -0.4V to V <sub>S+</sub>     |
| I <sub>O</sub>   | Output current                                                                           | ±125 mA                      |
|                  | Continuous power dissipation                                                             | See Dissipation Rating Table |
| T <sub>J</sub>   | Maximum junction temperature, any condition <sup>(2)</sup>                               | 150°C                        |
| T <sub>J</sub>   | Maximum junction temperature, continuous operation, long term reliability <sup>(3)</sup> | 125°C                        |
| T <sub>stg</sub> | Storage temperature range                                                                | -65°C to 150°C               |
|                  | Lead temperature 1.6 mm (1/16 inch) from case for 10 seconds                             | 300°C                        |
| ESD ratings      | HBM                                                                                      | 2000 V                       |
|                  | CDM                                                                                      | 750 V                        |
|                  | MM                                                                                       | 100 V                        |

(1) Stresses above those listed under *absolute maximum ratings* may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under *recommended operating conditions* is not implied. Exposure to absolute maximum rated conditions for extended periods may degrade device reliability.

(2) The absolute maximum junction temperature under any condition is limited by the constraints of the silicon process.

(3) The absolute maximum junction temperature for continuous operation is limited by the package constraints. Operation above this temperature may result in reduced reliability and/or lifetime of the device.

## DISSIPATION RATINGS

| PACKAGE         | θ <sub>JC</sub><br>(°C/W) | θ <sub>JA</sub><br>(°C/W) | POWER RATING <sup>(1)</sup><br>(T <sub>J</sub> = 125°C) |                       |
|-----------------|---------------------------|---------------------------|---------------------------------------------------------|-----------------------|
|                 |                           |                           | T <sub>A</sub> = 25°C                                   | T <sub>A</sub> = 85°C |
| TSSOP – 20 (PW) | 32.3                      | 83 <sup>(2)</sup>         | 1.2 W                                                   | 0.48 W                |

(1) Power rating is determined with a junction temperature of 125°C. This is the point where distortion starts to substantially increase and long-term reliability starts to be reduced. Thermal management of the final PCB strives to keep the junction temperature at or below 125°C for best performance and reliability.

(2) This data was taken with the JEDEC High-K test PCB. For the JEDEC low-K test PCB, the θ<sub>JA</sub> is 125.8°C.

**RECOMMENDED OPERATING CONDITIONS**

|          |                          | MIN | NOM | MAX | UNIT |
|----------|--------------------------|-----|-----|-----|------|
| $V_{SS}$ | Supply voltage, $V_{S+}$ | 2.7 |     | 5   | V    |
| $T_A$    | Ambient temperature      | -40 |     | 85  | °C   |

**ELECTRICAL CHARACTERISTICS,  $V_{S+} = 3.3$  V**

$R_L = 150 \Omega$  to GND, Input Bias = dc, SAG pin shorted to the output pin (unless otherwise noted)

| PARAMETER                                        | TEST CONDITIONS                          | TYP             | OVERTEMPERATURE |             |               |       |         |
|--------------------------------------------------|------------------------------------------|-----------------|-----------------|-------------|---------------|-------|---------|
|                                                  |                                          | 25°C            | 25°C            | 0°C to 70°C | -40°C to 85°C | UNITS | MIN/MAX |
| <b>AC PERFORMANCE</b>                            |                                          |                 |                 |             |               |       |         |
| Small-signal bandwidth<br>(-3 dB)                | $V_O = 0.2 V_{PP}^{(1)}$                 | 8               | 6.7/9.3         | 6.55/9.45   | 6.5/9.5       | MHz   | Min/Max |
| Large-signal bandwidth<br>(-3 dB)                | $V_O = 2 V_{PP}^{(1)}$                   | 8               |                 |             |               | MHz   |         |
| Group delay                                      | $f = 100$ kHz                            | 63              |                 |             |               | ns    |         |
| Group delay variation with<br>respect to 100 kHz | $f = 5.1$ MHz                            | 13              |                 |             |               | ns    |         |
| Group delay matching                             | Channel-to-Channel                       | 0.5             |                 |             |               | ns    |         |
| Attenuation with respect to<br>100 kHz           | $f = 5.75$ MHz                           | 0.5             | -0.2 / 2        | -0.4 / 2.2  | -0.5 / 2.3    | dB    | Min/Max |
|                                                  | $f = 27$ MHz                             | 48              | 36              | 35          | 34            | dB    | Min     |
| Mute feed-thru                                   | $f = 1$ MHz                              | -80             |                 |             |               | dB    |         |
| Differential gain                                | NTSC/PAL                                 | 0.07%/0.15<br>% |                 |             |               |       |         |
| Differential phase                               | NTSC/PAL                                 | 0.12°/0.1°      |                 |             |               |       |         |
| Total harmonic distortion                        | $f = 1$ MHz, $V_O = 2 V_{PP}$            | -62             |                 |             |               | dB    |         |
| Signal to noise ratio                            | Unified weighting 100 kHz to 6 MHz       | 82              |                 |             |               | dB    |         |
| Channel-to-Channel<br>crosstalk                  | $f = 1$ MHz                              | -63             |                 |             |               | dB    |         |
| MUX Isolation                                    | $f = 5.1$ MHz                            | 73              |                 |             |               | dB    |         |
| AC gain – All channels                           | $f = 100$ kHz                            | 6               | 5.7/6.3         | 5.65/6.35   | 5.65/6.35     | dB    | Min/Max |
| Output impedance                                 | $f = 10$ MHz                             | 0.75            |                 |             |               | Ω     |         |
| <b>DC PERFORMANCE</b>                            |                                          |                 |                 |             |               |       |         |
| Output offset voltage                            | Bias = dc                                | 35              | 90              | 95          | 95            | mV    | Max     |
| Average offset voltage drift                     | Bias = dc                                |                 |                 |             | 20            | µV/°C |         |
| Bias output voltage                              | $Bias = dc + 135$ mV, $V_I = 0$ V        | 290             | 235/345         | 215/360     | 200/375       | mV    | Min/Max |
|                                                  | $Bias = ac$                              | 1.65            | 1.5/1.8         | 1.45/1.85   | 1.45/1.85     | V     | Min/Max |
| Sync tip clamp output<br>voltage                 | $Bias = ac$ STC                          | 290             | 210/370         | 200/380     | 195/385       | mV    | Min/Max |
| Input bias current                               | Bias = dc - implies $I_b$ out of the pin | -0.6            | -4              | -5          | -5            | µA    | Max     |
| Average bias current drift                       | Bias = dc                                |                 |                 |             | 10            | nA/°C |         |
| Sync tip clamp bias current                      | $Bias = ac$ STC, Low bias                | 1.8             | 0.6/3.3         | 0.5/3.5     | 0.4/3.6       | µA    | Min/Max |
|                                                  | $Bias = ac$ STC, Mid bias                | 5.8             | 4.3/8.2         | 4.1/8.4     | 4/8.5         | µA    | Min/Max |
|                                                  | $Bias = ac$ STC, High bias               | 7.8             | 6.2/10.8        | 6/11        | 5.9/11.1      | µA    | Min/Max |
| <b>INPUT CHARACTERISTICS</b>                     |                                          |                 |                 |             |               |       |         |
| Input voltage range                              | Bias = dc - limited by output            | 0/1.57          | 0/1.52          | 0/1.47      | 0/1.47        | V     | Min/Max |
| Input resistance                                 | $Bias = ac$ bias mode                    | 19              |                 |             |               | kΩ    |         |
|                                                  | $Bias = dc$ , dc + 135 mV, ac STC        | 3               |                 |             |               | MΩ    |         |
| Input capacitance                                |                                          | 2               |                 |             |               | pF    |         |
| <b>OUTPUT CHARACTERISTICS</b>                    |                                          |                 |                 |             |               |       |         |
| High output voltage swing                        | $R_L = 150 \Omega$ to Midrail            | 3.15            | 2.9             | 2.8         | 2.8           | V     | Min     |
|                                                  | $R_L = 150 \Omega$ to GND                | 3.05            | 2.85            | 2.75        | 2.75          | V     | Min     |
|                                                  | $R_L = 75 \Omega$ to Midrail             | 3.05            | 2.8             | 2.7         | 2.7           | V     | Min     |
|                                                  | $R_L = 75 \Omega$ to GND                 | 2.9             | 2.65            | 2.55        | 2.55          | V     | Min     |

(1) The Min/Max values listed are specified by design only.

**ELECTRICAL CHARACTERISTICS,  $V_{S+} = 3.3$  V (continued)**

$R_L = 150 \Omega$  to GND, Input Bias = dc, SAG pin shorted to the output pin (unless otherwise noted)

| PARAMETER                        | TEST CONDITIONS                                                             | TYP  |      | OVERTEMPERATURE |               |         |         |
|----------------------------------|-----------------------------------------------------------------------------|------|------|-----------------|---------------|---------|---------|
|                                  |                                                                             | 25°C | 25°C | 0°C to 70°C     | -40°C to 85°C | UNITS   | MIN/MAX |
| Low output voltage swing         | $R_L = 150 \Omega$ to Midrail                                               | 0.14 | 0.24 | 0.27            | 0.28          | V       | Max     |
|                                  | $R_L = 150 \Omega$ to GND                                                   | 0.09 | 0.17 | 0.2             | 0.21          | V       | Max     |
|                                  | $R_L = 75 \Omega$ to Midrail                                                | 0.24 | 0.33 | 0.36            | 0.37          | V       | Max     |
|                                  | $R_L = 75 \Omega$ to GND                                                    | 0.09 | 0.17 | 0.2             | 0.21          | V       | Max     |
| Output current                   | $R_L = 10 \Omega$ to Midrail, sourcing                                      | 70   | 45   | 42              | 40            | mA      | Min     |
|                                  | $R_L = 10 \Omega$ to Midrail, sinking                                       | 70   | 45   | 42              | 40            | mA      | Min     |
| <b>POWER SUPPLY</b>              |                                                                             |      |      |                 |               |         |         |
| Maximum operating voltage        |                                                                             | 3.3  | 5.5  | 5.5             | 5.5           | V       | Max     |
| Minimum operating voltage        |                                                                             | 3.3  | 2.6  | 2.6             | 2.6           | V       | Min     |
| Maximum quiescent current        | Per channel $V_I = 200$ mV                                                  | 6    | 7.2  | 7.4             | 7.5           | mA      | Max     |
| Minimum quiescent current        | Per channel $V_I = 200$ mV                                                  | 6    | 4.8  | 4.6             | 4.5           | mA      | Min     |
| Total quiescent current          | All channels ON, $V_I = 200$ mV <sup>(2)</sup>                              | 16.6 |      |                 |               | mA      |         |
| Power supply rejection (+PSRR)   | $V_{S+} = 3.5$ V to 3.1 V                                                   | 59   | 37   | 35              | 35            | dB      | Min     |
| <b>DISABLE CHARACTERISTICS</b>   |                                                                             |      |      |                 |               |         |         |
| Quiescent current                | All 3 channels disabled <sup>(3)</sup>                                      | 0.1  |      |                 |               | $\mu$ A |         |
| Turn-on time delay ( $t_{ON}$ )  | Time reaches 50% of final value after I <sup>2</sup> C control is completed | 5    |      |                 |               | $\mu$ s |         |
| Turn-on time delay ( $t_{OFF}$ ) |                                                                             | 2    |      |                 |               | $\mu$ s |         |

(2) Due to sharing of internal bias circuitry, the quiescent current, with all channels operating, is less than the single individual channel quiescent current channels added together.

(3) Note that the I<sup>2</sup>C circuitry is still active while in disable mode. The current shown has no activity with the THS7313 I<sup>2</sup>C circuitry.

**ELECTRICAL CHARACTERISTICS,  $V_{S+} = 5$  V**
 $R_L = 150 \Omega$  to GND, Input Bias = dc, SAG pin shorted to the output pin (unless otherwise noted)

| PARAMETER                                     | TEST CONDITIONS                          | TYP          | OVERTEMPERATURE |             |               |       |         |
|-----------------------------------------------|------------------------------------------|--------------|-----------------|-------------|---------------|-------|---------|
|                                               |                                          | 25°C         | 25°C            | 0°C to 70°C | -40°C to 85°C | UNITS | MIN/MAX |
| <b>AC PERFORMANCE</b>                         |                                          |              |                 |             |               |       |         |
| Small-signal bandwidth (-3 dB)                | $V_O = 0.2 V_{PP}^{(1)}$                 | 8            | 6.7/9.3         | 6.55/9.45   | 6.5/9.5       | MHz   | Min/Max |
| Large-signal bandwidth (-3 dB)                | $V_O = 2 V_{PP}^{(1)}$                   | 8            |                 |             |               | MHz   |         |
| Group delay                                   | $f = 100$ kHz                            | 67           |                 |             |               | ns    |         |
| Group delay variation with respect to 100 kHz | $f = 5.1$ MHz                            | 13.5         |                 |             |               | ns    |         |
| Channel-to-Channel group delay variation      | $f = 5.1$ MHz                            | 0.5          |                 |             |               | ns    |         |
| Attenuation with respect to 100 kHz           | $f = 5.75$ MHz                           | 0.5          | -0.2 / 2        | -0.4 / 2.2  | -0.5 / 2.3    | dB    | Min/Max |
|                                               | $f = 27$ MHz                             | 48           | 36              | 35          | 34            | dB    | Min     |
| Mute feed-thru                                | $f = 1$ MHz                              | -80          |                 |             |               | dB    |         |
| Differential gain                             | NTSC/PAL                                 | 0.08%/0.16 % |                 |             |               |       |         |
| Differential phase                            | NTSC/PAL                                 | 0.18°/0.18°  |                 |             |               |       |         |
| Total harmonic distortion                     | $f = 1$ MHz, $V_O = 2 V_{PP}$            | -67          |                 |             |               | dB    |         |
| Signal to noise ratio                         | Unified weighting 100 kHz to 6 MHz       | 82           |                 |             |               | dB    |         |
| Channel-to-Channel Crosstalk                  | $f = 1$ MHz                              | -64          |                 |             |               | dB    |         |
| MUX Isolation                                 | $f = 5.1$ MHz                            | 73           |                 |             |               | dB    |         |
| AC gain – All channels                        | $f = 100$ kHz                            | 6            | 5.7/6.3         | 5.65/6.35   | 5.65/6.35     | dB    | Min/Max |
| Output impedance                              | $f = 10$ MHz                             | 0.7          |                 |             |               | Ω     |         |
| <b>DC PERFORMANCE</b>                         |                                          |              |                 |             |               |       |         |
| Output offset voltage                         | Bias = dc                                | 30           | 90              | 95          | 95            | mV    | Max     |
| Average offset voltage drift                  | Bias = dc                                |              |                 |             | 20            | µV/°C |         |
| Bias output voltage                           | Bias = dc + 135 mV, $V_I = 0$ V          | 290          | 235/345         | 215/360     | 200/375       | mV    | Min/Max |
|                                               | Bias = ac                                | 2.5          | 2.3/2.7         | 2.25/2.75   | 2.25/2.75     | V     | Min/Max |
| Sync tip clamp output voltage                 | Bias = ac STC                            | 300          | 230/375         | 215/385     | 210/390       | mV    | Min/Max |
| Input bias current                            | Bias = dc - implies $I_B$ out of the pin | -0.6         | -4              | -5          | -5            | µA    | Max     |
| Average bias current drift                    | Bias = dc                                |              |                 |             | 10            | nA/°C |         |
| Sync tip clamp bias current                   | Bias = ac STC, low bias                  | 1.9          | 0.6/3.3         | 0.5/3.5     | 0.4/3.6       | µA    | Min/Max |
|                                               | Bias = ac STC, mid bias                  | 6            | 4.3/8.2         | 4.1/8.4     | 4/8.5         | µA    | Min/Max |
|                                               | Bias = ac STC, high bias                 | 8.2          | 6.2/10.8        | 6/11        | 5.9/11.1      | µA    | Min/Max |
| <b>INPUT CHARACTERISTICS</b>                  |                                          |              |                 |             |               |       |         |
| Input voltage range                           | Bias = dc - limited by output            | 0/2.4        | 0/2.35          | 0/2.3       | 0/2.3         | V     | Min/Max |
| Input resistance                              | Bias = ac bias mode                      | 19           |                 |             |               | kΩ    |         |
|                                               | Bias = dc, dc + 135 mV, ac STC           | 3            |                 |             |               | MΩ    |         |
| Input capacitance                             |                                          | 2            |                 |             |               | pF    |         |
| <b>OUTPUT CHARACTERISTICS</b>                 |                                          |              |                 |             |               |       |         |
| High output voltage swing                     | $R_L = 150 \Omega$ to midrail            | 4.8          | 4.4             | 4.3         | 4.3           | V     | Min     |
|                                               | $R_L = 150 \Omega$ to GND                | 4.65         | 4.2             | 4.1         | 4.1           | V     | Min     |
|                                               | $R_L = 75 \Omega$ to midrail             | 4.7          | 4.3             | 4.2         | 4.2           | V     | Min     |
|                                               | $R_L = 75 \Omega$ to GND                 | 4.4          | 4.1             | 4           | 4             | V     | Min     |
| Low output voltage swing                      | $R_L = 150 \Omega$ to midrail            | 0.2          | 0.34            | 0.37        | 0.37          | V     | Max     |
|                                               | $R_L = 150 \Omega$ to GND                | 0.1          | 0.23            | 0.26        | 0.27          | V     | Max     |
|                                               | $R_L = 75 \Omega$ to Midrail             | 0.35         | 0.46            | 0.5         | 0.5           | V     | Max     |
|                                               | $R_L = 75 \Omega$ to GND                 | 0.1          | 0.23            | 0.26        | 0.27          | V     | Max     |

(1) The Min/Max values listed are specified by design only.

**ELECTRICAL CHARACTERISTICS,  $V_{S+}$  = 5 V (continued)**
 $R_L$  = 150  $\Omega$  to GND, Input Bias = dc, SAG pin shorted to the output pin (unless otherwise noted)

| PARAMETER                        | TEST CONDITIONS                                                             | TYP  | OVERTEMPERATURE |             |               |         |         |
|----------------------------------|-----------------------------------------------------------------------------|------|-----------------|-------------|---------------|---------|---------|
|                                  |                                                                             | 25°C | 25°C            | 0°C to 70°C | -40°C to 85°C | UNITS   | MIN/MAX |
| Output current                   | $R_L$ = 10 $\Omega$ to Midrail, sourcing                                    | 85   | 60              | 57          | 55            | mA      | Min     |
|                                  | $R_L$ = 10 $\Omega$ to Midrail, sinking                                     | 85   | 60              | 57          | 55            | mA      | Min     |
| <b>POWER SUPPLY</b>              |                                                                             |      |                 |             |               |         |         |
| Maximum operating voltage        |                                                                             | 5    | 5.5             | 5.5         | 5.5           | V       | Max     |
| Minimum operating voltage        |                                                                             | 5    | 2.6             | 2.6         | 2.6           | V       | Min     |
| Maximum quiescent current        | Per channel $V_I$ = 200 mV                                                  | 6.6  | 7.9             | 8.1         | 8.2           | mA      | Max     |
| Minimum quiescent current        | Per channel $V_I$ = 200 mV                                                  | 6.6  | 5.3             | 5.1         | 5             | mA      | Min     |
| Total quiescent current          | All channels ON, $V_I$ = 200 mV <sup>(2)</sup>                              | 18.9 |                 |             |               | mA      |         |
| Power supply rejection (+PSRR)   | $V_{S+}$ = 3.5 V to 3.1 V                                                   | 59   | 38              | 36          | 36            | dB      | Min     |
| <b>DISABLE CHARACTERISTICS</b>   |                                                                             |      |                 |             |               |         |         |
| Quiescent current                | All 3 channels disabled <sup>(3)</sup>                                      | 0.1  |                 |             |               | $\mu$ A | Max     |
| Turn-on time delay ( $t_{on}$ )  | Time reaches 50% of final value after I <sup>2</sup> C control is completed | 5    |                 |             |               | $\mu$ s |         |
| Turn-on time delay ( $t_{off}$ ) |                                                                             | 2    |                 |             |               | $\mu$ s |         |

(2) Due to sharing of internal bias circuitry, the quiescent current, with all channels operating, is less than the single individual channel quiescent current channels added together.

(3) Note that the I<sup>2</sup>C circuitry is still active while in disable mode. The current shown has no activity with the THS7313 I<sup>2</sup>C circuitry.

**TIMING REQUIREMENTS<sup>(1)</sup>**
 $V_{S+}$  = 2.7 V to 5 V

| PARAMETER   | STANDARD MODE                                   |     | FAST MODE |     | UNIT |         |
|-------------|-------------------------------------------------|-----|-----------|-----|------|---------|
|             | MIN                                             | MAX | MIN       | MAX |      |         |
| $f_{SCL}$   | Clock frequency, SCL                            | 0   | 100       | 0   | 400  | kHz     |
| $t_{w(H)}$  | Pulse duration, SCL high                        | 4   |           | 0.6 |      | $\mu$ s |
| $t_{w(L)}$  | Pulse duration, SCL low                         | 4.7 |           | 1.3 |      | $\mu$ s |
| $t_r$       | Rise time, SCL and SDA                          |     | 1000      |     | 300  | ns      |
| $t_f$       | Fall time, SCL and SDA                          |     | 300       |     | 300  | ns      |
| $t_{su(1)}$ | Setup time, SDA to SCL                          | 250 |           | 100 |      | ns      |
| $t_{h(1)}$  | Hold time, SCL to SDA                           | 0   |           | 0   |      | ns      |
| $t_{(buf)}$ | Bus free time between stop and start conditions | 4.7 |           | 1.3 |      | $\mu$ s |
| $t_{su(2)}$ | Setup time, SCL to start condition              | 4.7 |           | 0.6 |      | $\mu$ s |
| $t_{h(2)}$  | Hold time, start condition to SCL               | 4   |           | 0.6 |      | $\mu$ s |
| $t_{su(3)}$ | Setup time, SCL to stop condition               | 4   |           | 0.6 |      | $\mu$ s |
| $C_b$       | Capacitive load for each bus line               |     | 400       |     | 400  | pF      |

(1) The THS7313 I<sup>2</sup>C address = 01011(A1)(A0)(R/W). See the application information section for more information.


**Figure 2. SCL and SDA Timing**

**Figure 3. Start and Stop Conditions**

## FUNCTIONAL DIAGRAM



NOTE: The I<sup>2</sup>C Address of the THS7313 is 01011(A1)(A0)(R/W)

## PIN CONFIGURATION



A. NC indicates there is no internal connection to these pins. It is recommended, but not required, to connect these pins to GND.

## TERMINAL FUNCTIONS

| TERMINAL        | NAME            | NO.   | DESCRIPTION                                                                                                                                       |
|-----------------|-----------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| N/C             |                 | 1, 20 | No Internal Connection. It is recommended, but not required, to connect these pins to GND                                                         |
| CH. 1 – INPUT A | CH. 1 – INPUT A | 2     | Video Input Channel 1. Input A                                                                                                                    |
| CH. 2 – INPUT A | CH. 2 – INPUT A | 3     | Video Input Channel 2. Input A                                                                                                                    |
| CH. 3 – INPUT A | CH. 3 – INPUT A | 4     | Video Input Channel 3. Input A                                                                                                                    |
| CH. 1 – INPUT B | CH. 1 – INPUT B | 5     | Video Input Channel 1. Input B                                                                                                                    |
| CH. 2 – INPUT B | CH. 2 – INPUT B | 6     | Video Input Channel 2. Input B                                                                                                                    |
| CH. 3 – INPUT B | CH. 3 – INPUT B | 7     | Video Input Channel 3. Input B                                                                                                                    |
| I2C-A1          | I2C-A1          | 8     | I <sup>2</sup> C Slave Address Control Bit A.1 Connect to Vs+ for a logic 1 preset value or GND for a logic 0 preset value.                       |
| I2C-A0          | I2C-A0          | 9     | I <sup>2</sup> C Slave Address Control Bit A0. Connect to Vs+ for a logic 1 preset value or GND for a logic 0 preset value.                       |
| GND             | GND             | 10    | Ground reference pin for all internal circuitry                                                                                                   |
| Vs+             | Vs+             | 11    | Positive Power Supply Input Pin. Connect to 2.7 V to 5 V                                                                                          |
| SDA             | SDA             | 12    | Serial data line of the I <sup>2</sup> C bus. The pull-up resistor should have a minimum value = 2-kΩ and a maximum value = 19-kΩ. Pull up to Vs+ |
| SCL             | SCL             | 13    | I <sup>2</sup> C bus Clock Line. The pull-up resistor should have a minimum value = 2-kΩ and a maximum value = 19 kΩ. Pull up to Vs+              |
| CH. 3 – SAG     | CH. 3 – SAG     | 14    | Video output channel 3 SAG Correction Pin. If SAG is not used, connect directly to CH. 3 – OUTPUT pin.                                            |
| CH. 3 – OUTPUT  | CH. 3 – OUTPUT  | 15    | Video output channel 3 from either CH. 3 – INPUT A or CH. 3 – INPUT B                                                                             |
| CH. 2 – SAG     | CH. 2 – SAG     | 16    | Video output channel 2 SAG correction pin. If SAG is not used, connect directly to CH. 2 – OUTPUT pin.                                            |
| CH. 2 – OUTPUT  | CH. 2 – OUTPUT  | 17    | Video output channel 2 from either CH. 2 – INPUT A or CH. 2 – INPUT B                                                                             |
| CH. 1 – SAG     | CH. 1 – SAG     | 18    | Video output channel 1 SAG correction pin. If SAG is not used, connect directly to CH. 1 – OUTPUT pin.                                            |
| CH. 1 – OUTPUT  | CH. 1 – OUTPUT  | 19    | Video output channel 1 from either CH. 1 – INPUT A or CH. 1 – INPUT B                                                                             |

## TYPICAL CHARACTERISTICS

### SMALL AND LARGE SIGNAL FREQUENCY RESPONSE



Figure 4.

### SMALL AND LARGE SIGNAL FREQUENCY RESPONSE



Figure 5.

### GROUP DELAY vs FREQUENCY



Figure 6.

### PHASE RESPONSE vs FREQUENCY



Figure 7.

### 3.3 V DIFFERENTIAL GAIN



Figure 8.

### 3.3 V DIFFERENTIAL PHASE



Figure 9.

## TYPICAL CHARACTERISTICS (continued)

HD2 vs OUTPUT VOLTAGE



Figure 10.

HD3 vs OUTPUT VOLTAGE



Figure 11.

SMALL SIGNAL FREQUENCY RESPONSE vs CAPACITIVE LOAD



Figure 12.

LARGE SIGNAL PULSE RESPONSE



Figure 13.

NTSC NTC7 COMPOSITE RESPONSE



Figure 14.

480i G'B'R' PULSE RESPONSE



Figure 15.

### TYPICAL CHARACTERISTICS (continued)

480i G'B'R' INPUT SOURCE



Figure 16.

576i PULSE RESPONSE



Figure 17.

OUTPUT IMPEDANCE vs FREQUENCY



Figure 18.

SLEW RATE vs OUTPUT VOLTAGE



Figure 19.

POWER SUPPLY REJECTION RATIO vs FREQUENCY



Figure 20.

MUX FEED THROUGH vs FREQUENCY



Figure 21.

## TYPICAL CHARACTERISTICS (continued)



Figure 22.



Figure 23.



Figure 24.



Figure 25.



Figure 26.



Figure 27.

### TYPICAL CHARACTERISTICS (continued)

**GROUP DELAY vs FREQUENCY**


Figure 28.

**PHASE vs FREQUENCY**


Figure 29.

**5 V DIFFERENTIAL GAIN**


Figure 30.

**5 V DIFFERENTIAL PHASE**


Figure 31.

**HD2 vs FREQUENCY**


Figure 32.

**HD3 vs FREQUENCY**


Figure 33.

TYPICAL CHARACTERISTICS (continued)

HD2 vs OUTPUT VOLTAGE



Figure 34.

HD3 vs OUTPUT VOLTAGE



Figure 35.

SMALL SIGNAL FREQUENCY RESPONSE vs CAPACITIVE LOAD



Figure 36.

SMALL SIGNAL PULSE RESPONSE



Figure 37.

LARGE SIGNAL PULSE RESPONSE



Figure 38.

SLEW RATE vs OUTPUT VOLTAGE



Figure 39.

### TYPICAL CHARACTERISTICS (continued)



Figure 40.



Figure 41.



Figure 42.



Figure 43.



Figure 44.



Figure 45.

## APPLICATION INFORMATION

The THS7313 is targeted for video output buffer applications. Although it can be used for numerous other applications, the needs and requirements of the video signal are the most important design parameters of the THS7313. Built on the complimentary silicon germanium (SiGe) BiCom-3 process, the THS7313 incorporates many features not typically found in integrated video parts while consuming low power. Each channel configuration is completely independent of the other channels. This allows for configurations for each channel to be dictated by the end user and not device. The resulting highly flexible system contains the following features:

- I<sup>2</sup>C Interface for easy interfacing to the system.
- Single-supply 2.7-V to 5-V operation with low total quiescent current of 16.6 mA with 3.3-V supply and 18.9 mA with 5-V supply.
- 2:1 input MUX.
- Input configuration accepting dc, dc + 135 mV shift, ac bias, or ac sync-tip clamp selection.
- 5<sup>th</sup> order low-pass filter for DAC reconstruction or ADC image rejection :
  - 8-MHz for SDTV NTSC/PAL/SECAM, S-Video, component 480i/576i Y'P'<sub>B</sub>P'<sub>R</sub>, and G'B'R' (R'G'B') signals.
- Internal fixed gain of 2 V/V (6 dB) buffer that can drive 2 video lines with dc coupling, traditional ac coupling, or SAG corrected ac coupling.
- Shutdown mode which reduces quiescent current to as low as 0.1- $\mu$ A or a mute function that keeps the THS7313 powered on, but does not allow a signal to pass through.
- Signal flow-through configuration using a 20-pin TSSOP package that complies with the latest lead-free (RoHS compatible) and green manufacturing requirements.

## OPERATING VOLTAGE

The THS7313 is designed to operate from 2.7 V to 5 V over a -40°C to 85°C temperature range. The impact on performance over the entire temperature range is negligible due to the implementation of thin film resistors and low-temperature coefficient capacitors.

The power supply pins should have a 0.1- $\mu$ F to 0.01- $\mu$ F capacitor placed as close as possible to these pins. Failure to do so may result in the THS7313 outputs ringing or oscillating. Additionally, a large capacitor, such as 22  $\mu$ F to 100  $\mu$ F, should be placed on the power supply line to minimize issues with 50/60 Hz line frequencies.

## INPUT VOLTAGE

The THS7313 input range allows for an input signal range from Ground to ( $V_{S+}$  – 1.4 V). But, due to the internal fixed gain of 2 V/V (6 dB), the output is the limiting factor for the allowable linear input range. For example, with a 5-V supply, the linear input range is from GND to 3.6 V. But due to the gain, the linear output range limits the allowable linear input range to be from GND to a maximum of 2.5 V.

## INPUT OVERVOLTAGE PROTECTION

The THS7313 is built using a high-speed complementary bipolar and CMOS process. The internal junction breakdown voltages are low for these very small geometry devices. These breakdowns are reflected in the Absolute Maximum Ratings table. All input and output device pins are protected with internal ESD protection diodes to the power supplies, as shown in [Figure 46](#).

## APPLICATION INFORMATION (continued)



Figure 46. Internal ESD Protection

These diodes provide moderate protection to input overdrive voltages above and below the supplies. The protection diodes can typically support 30-mA of continuous current when overdriven.

### TYPICAL CONFIGURATION and VIDEO TERMINOLOGY

A typical application circuit using the THS7313 as a video buffer is shown in [Figure 47](#). It shows a DAC (or encoder such as the THS8200) driving the three input channels of the THS7313. Although the S-Video Y' and C' channels and the composite video baseband signal (CVBS) channel of a standard definition video (SD) system are shown, these channels can also be the Y'P'\_B P'\_R (sometimes labeled Y'U'V' or incorrectly labeled Y'C'\_B C'\_R) signals of a 480i or 576i system. These signals could be G'B'R' (R'G'B') signals or other variations. Note that for computer signals the sync should be embedded within the signal for a system with only 3-outputs. This is sometimes labeled as R'G'sB' (sync on green) or R'sG'sB's (sync on all signals).

The second set of inputs (B-Channels) shown are being driven from an external input typically used as a pass-through function. These are traditional SD or professional G'B'R' video signals. The THS7313's flexibility allows for almost any input signal to be driven into the THS7313 regardless of the other set of inputs. Control of the I<sup>2</sup>C configures the THS7313. For example, the THS7313 can be configured to have Channel 1 Input connected to input A while Channels 2 and 3 are connected to input B. The various sections explaining the I<sup>2</sup>C interface later in this data sheet.

Note that the Y' term is used for the luma channels throughout this document rather than the more common luminance (Y) term. The reason is to account for the definition of luminance as stipulated by the CIE - International Commission on Illumination. Video departs from true luminance since a nonlinear term, gamma, is added to the true GBR signals to form G'B'R' signals. These G'B'R' signals are then used to mathematically create luma (Y'). Thus luminance (Y) is not maintained providing a difference in terminology.

This rationale is also used for the chroma (C') term. Chroma is derived from the nonlinear G'B'R' terms and thus it is nonlinear. Chominance (C) is derived from linear GBR giving the difference between chroma (C') and chrominance (C). The color difference signals (P'\_B / P'\_R / U' / V') are also referenced this way to denote the nonlinear (gamma corrected) signals.

R'G'B' (commonly mislabeled RGB) is also called G'B'R' (again commonly mislabeled as GBR) in professional video systems. The SMPTE component standard stipulates that the luma information is placed on the first channel, the blue color difference is placed on the second channel, and the red color difference signal is placed on the third channel. This is consistent with the Y'P'\_B P'\_R nomenclature. Because the luma channel (Y') carries the sync information and the green channel (G') also carries the sync information, it makes logical sense that G' be placed first in the system. Since the blue color difference channel (P'\_B) is next and the red color difference channel (P'\_R) is last, then it also makes logical sense to place the B' signal on the second channel and the R' signal on the third channel respectfully. Thus, hardware compatibility is better achieved when using G'B'R' rather than R'G'B'. Note that for many G'B'R' systems, sync is embedded on all three channels; however, this may not be true in all systems.

**APPLICATION INFORMATION (continued)**


A. Due to the high frequency content of the video signal, it is recommended, but not required, to add a  $0.01\text{-}\mu\text{F}$  capacitor in parallel with these large capacitors.

**Figure 47. Typical SDTV CVBS/Y'/C' Inputs From DC-Coupled Encoder/DAC and AC-Coupled External Inputs With AC-Coupled Line Driving**

**INPUT MODES OF OPERATION – DC**

The inputs to the THS7313 allows for both ac coupled and dc coupled inputs. Many DAC's or video encoders can be dc connected to the THS7313. But, one of the drawbacks to dc coupling is when 0 V is applied to the input of the THS7313. Although the input of the THS7313 allows for a 0-V input signal, the output swing of the THS7313 cannot yield a 0-V signal. This applies to any traditional single-supply amplifier due to the limitations of the output transistors. Both CMOS and bipolar transistors cannot go to 0 V while sinking a significant amount of current. This trait of a transistor is also the same reason why the highest output voltage is always less than the power supply voltage when sourcing a significant amount of current.

The internal gain is fixed at 6 dB (2 V/V) regardless of the configuration of the THS7313, and dictates what the allowable linear input voltage range is without clipping concerns. For example, if the power supply is set to 3 V, the maximum output is about 2.9 V. Thus, to avoid clipping, the allowable input is  $2.9\text{ V} / 2 = 1.45\text{ V}$ . This is true for up to the maximum recommended 5-V power supply that allows about  $4.9\text{ V} / 2 = 2.45\text{ V}$  input range while avoiding clipping on the output.

The input impedance of the THS7313 in this mode of operation is  $>1\text{ M}\Omega$ . This is due to the input buffer being configured as a unity gain amplifier as shown in [Figure 48](#).

## APPLICATION INFORMATION (continued)



**Figure 48. Equivalent DC Input Mode Circuit**

The input stage of the THS7313 is designed with PNP bipolar transistors. There is a finite amount of bias current flowing out of the THS7313 input pin. This bias current, typically about  $0.6 \mu\text{A}$ , must have a path to flow or else the input stage voltage increases. For example, if there is a  $1\text{-M}\Omega$  resistance to ground on the input node, the resulting voltage appearing at the input node is  $0.6 \mu\text{A} \times 1 \text{ M}\Omega = 0.6 \text{ V}$ . Therefore, it should be noted that if a channel is powered on and has no input termination, the input bias current causes the input stage to float high until saturation of the input stage exists - about  $1.4 \text{ V}$  from the power supply. Typically, this is not a concern as most terminations result in an equivalent source impedance of  $75\text{-}\Omega$  to  $300\text{-}\Omega$ .

### INPUT MODES OF OPERATION – DC + 135 mV SHIFT

Clipping occurs with a 0-V applied input signal when the input mode is set to dc. The clipping can reduce the sync amplitudes (both horizontal and vertical sync amplitudes) on the video signal. A problem occurs if the receiver of this video signal uses an AGC loop to account for losses in the transmission line. Some video AGC circuits derive gain from the horizontal sync amplitude. If clipping occurs on the sync amplitude, then the AGC circuit can increase the gain too much – resulting in too much luma and/or chroma amplitude gain correction. This may result in a picture with an overly bright display with too much color saturation.

Other AGC circuits use the chroma burst amplitude for amplitude control, and a reduction in the sync signals does not alter the proper gain setting. But, it is good engineering design practice to ensure saturation/clipping does not take place. Transistors always take a finite amount of time to come out of saturation. This saturation could possibly result in timing delays or other aberrations on the signals.

To eliminate saturation / clipping problems, the THS7313 has a dc + 135 mV shift input mode. This mode takes the input voltage and adds an internal +135 mV shift to the signal. Since the THS7313 also has a gain of 6 dB (2 V/V), the resulting output with a 0-V applied input signal is be 270 mV. The THS7313 rail-to-rail output stage can create this level while connected to a typical video load. This ensures that no saturation / clipping of the sync signals occurs. This is a constant shift regardless of the input signal. For example, if a 1-V input is applied, the output is at 2.27 V.

As with the dc-input mode, the input impedance of the THS7313 is  $> 1 \text{ M}\Omega$ . Additionally, the same input bias current of about  $0.6 \mu\text{A}$  appears at the input. Following the same precautions as stipulated with the dc-input mode of operation minimizes any potential issues. [Figure 49](#) shows the equivalent input circuit while in the dc + 135 mV shift mode of operation. Note that the internal voltage shift does not appear at the input pin, only the output pin.

**APPLICATION INFORMATION (continued)**

**Figure 49. Equivalent DC + 135 mV Input Mode Circuit**
**INPUT MODES OF OPERATION – AC BIAS**

Other applications require an ac-coupled input. The ac coupling ensures that a source dc-input level does not alter, or clip, the resulting output video signal. The first ac coupling mode is the AC Bias mode where a simple internal dc bias voltage is applied to the input signal on the THS7313 side of the external 1- $\mu$ F coupling capacitor.

The applied dc bias voltage is set internally by a resistor divider circuit as shown in [Figure 50](#). The dc bias voltage is set to  $V_{S+} \div 4$ . With a 3.3-V power supply, the input bias voltage is nominally 0.825 V, and with 5-V supply, the input bias voltage is nominally 1.25 V. The input impedance with this mode is approximately 19-k $\Omega$ . With a 1- $\mu$ F input capacitor, it sets a high-pass corner frequency of about 9-Hz. If a lower frequency is desired, increasing the capacitor decreases the corner frequency proportionally. For example, using a 4.7- $\mu$ F capacitor results in a 1.8-Hz high pass corner frequency, and results in lower droop (tilt). Using any capacitor value is acceptable for this mode of operation.

It is sometimes desirable to adjust the bias voltage to another level other than the one dictated by the internal resistors. There are two ways this is accomplished:

1. The first is to add an external resistor between the input pin and either the +Vs or GND. This creates a new bias voltage equal to  $+Vs \times [25 k / \{25 k + (75 k \parallel R_{pd})\}]$  for raising the bias voltage, or  $+Vs \times [(25 k \parallel R_{pd}) / \{(25 k \parallel R_{pd}) + 75 k\}]$  for reducing the bias voltage.
2. The second method to set the AC-Bias voltage is to use the  $R_{pu}$  and  $R_{pd}$  external resistors, but place the THS7313 in dc input bias mode. Since the dc mode is very high impedance, the resulting bias voltage is equal to  $+Vs \times (R_{pd} / \{R_{pd} + R_{pu}\})$ .

This mode of operation is recommended for use with chroma (C'), P'\_B, P'\_R, U', V', and nonsync B' and R' signals.



NOTE: Use external pull-up and/or pull-down resistors if changing the ac-bias input voltage is desired.

**Figure 50. Equivalent AC Bias Input Mode Circuit**

## APPLICATION INFORMATION (continued)

### INPUT MODES OF OPERATION – AC SYNC TIP CLAMP

The last input mode of operation is the ac with sync-tip-clamp (STC) which also requires a capacitor in series with the input. Note that while the term sync-tip-clamp is used throughout this document, the THS7313 is better termed as a dc restoration circuit based on the way this function is performed. This circuit is an active clamp circuit and not a passive diode clamp function. This function should be used when ac coupling is desired with signals that have sync signals embedded such as CVBS, Y', and G' signals.

The input to the THS7313 has an internal control loop which sets the lowest input applied voltage to clamp at approximately 135 mV. Like the dc + 135 mV input shift, the resulting output voltage low level is about 270 mV. If the input signal tries to go below the 135-mV level, the internal control loop of the THS7313 sources up to 2 mA of current to increase the input voltage level on the THS7313 input side of the coupling capacitor. As soon as the voltage goes above the 135-mV level, the loop stops sourcing current.

One of the concerns about the sync-tip-clamp level is how the clamp reacts to a sync edge that has overshoot – common in VCR signals or reflections found in poor PCB layouts. Ideally the STC should not react to the overshoot voltage of the input signal. Otherwise, this could result in clipping on the rest of the video signal because there may be too much increase in the bias voltage.

To help minimize this input signal overshoot problem, the patent-pending internal STC control loop in the THS7313 has an I<sup>2</sup>C selectable low-pass filter as shown in Figure 51. This filter can be selected to be about 500 kHz, 2.5 MHz, or 5 MHz. The effect of this filter is to slow down the response of the control loop so as not to clamp on the input overshoot voltage, but rather the flat portion of the sync signal. If the input signal is known to be well controlled – such as coming from a video encoder – then selecting the 5-MHz filter should yield excellent results. But, if the input signal is coming from an unknown source, then selecting the 2.5-MHz or 500-kHz filter may yield the best results. There is a noticeable delay of the STC loop when the 500-kHz filter is selected.

As a result of this selectable delay, the sync has an apparent voltage shift occurring between 15 ns and 2  $\mu$ s – depending on the STC LPF. The amount of shift is dependant upon the amount of droop in the signal as dictated by the input capacitor and the STC input bias current selection. Because the sync is primarily for timing purposes with syncing occurring on the edge of the sync signal, this shift is transparent in most systems. Note that if the source signal is known to be good, selecting the 5-MHz STC LPF is recommended for all sources

While this feature may not fully eliminate overshoot issues on the input signal in case of bad overshoot and/or ringing, the STC system helps minimize improper clamping levels. As an additional method to help minimize this issue, an external capacitor (example: 10 pF to 47 pF) to ground in parallel with the external termination resistors can help filter overshoot problems.

It should be noted that this STC system is dynamic and does not rely upon timing in any way. It only depends on the voltage appearing at the input pin at any given point in time. The STC filtering helps minimize level shift problems associated with switching noises or short spikes on the signal line. This helps ensure a robust STC system.



Figure 51. Equivalent AC Sync Tip Clamp Input Mode Circuit

## APPLICATION INFORMATION (continued)

When the ac sync-tip-clamp (STC) operation is used, there must also be some finite amount of discharge bias current. As previously described, if the input signal goes below the 135-mV clamp level, the internal loop of the THS7313 sources current to increase the voltage appearing at the input pin. As the difference between the signal level and the 135-mV reference level increases, the amount of source current increases proportionally – supplying up to 2-mA of current. Thus the time to re-establish the proper STC voltage can be fast. If the difference is small, then the source current is also small to account for minor voltage droop.

But, what happens if the input signal goes above the 135-mV input level? The problem is the video signal is always above this level and must not be altered in any way. But, if the Sync level of the input signal is above the 135-mV level, then the internal discharge (sink) current reduces the ac-coupled bias signal to the proper 135-mV level.

This discharge current must not be large enough to alter the video signal appreciably or picture quality issues may arise. This is often seen by looking at the tilt (droop) of a constant luma signal being applied, and looking at the resulting output level. The associated change in luma level from the beginning of the video line to the end of the video line is the amount of line tilt (droop). The amount of tilt can be seen by the general formula:

$$I = C \frac{dV}{dt}$$

where  $I$  is the discharge current and  $C$  is the external coupling capacitor which is typically  $0.1 \mu\text{F}$ . If the current ( $I$ ) and the capacitor ( $C$ ) are constant, then the tilt is governed by:

$$\frac{I}{C} = \frac{dV}{dt}$$

If the discharge current is small the amount of tilt is low which is good. But, the amount of time for the system to capture the sync signal could be too long. This is also termed *hum* rejection. Hum arises from the ac line voltage frequency of 50 Hz or 60 Hz. The value of the discharge current and the ac-coupling capacitor combine to dictate the hum rejection and the amount of line tilt.

Because many users have different thoughts as to the proper amount of hum rejection and line tilt, the THS7313 has incorporated a variable sink bias current selectable through the I<sup>2</sup>C interface. The Low Bias mode selects about  $1.8\text{-}\mu\text{A}$  of dc sink bias current for low line tilt. But, if more hum rejection is desired, then selecting the Mid Bias mode increases the dc sink bias current to about  $5.8\text{-}\mu\text{A}$ . For severe environments, the high bias mode has about  $7.8\text{-}\mu\text{A}$  of dc sink bias current. This drawback to these higher bias modes is an increase in line tilt, but with an increase in hum rejection. The other method to change the hum rejection and line tilt is to change the input capacitor used. An increase in the capacitor from  $0.1\text{ }\mu\text{F}$  to  $0.22\text{ }\mu\text{F}$  decreases the hum rejection and line tilt by a factor of 2.2. A decrease of this input capacitor accomplishes the opposite effect. Note that the amplifier input bias current of nominally  $0.6\text{ }\mu\text{A}$  has already been taken into account when stipulating the  $1.8\text{-}\mu\text{A}/5.8\text{-}\mu\text{A}/7.8\text{-}\mu\text{A}$  current sink values.

The input impedance of the THS7313 in ac STC mode is typically  $>1\text{ M}\Omega$ . When the STC control loop needs to source current to increase the bias voltage up to 135 mV, the impedance is altered. But, this typically happens quickly and only on the sync signals such that it does not alter the video signal impedance.

To ensure proper stability of the ac STC control loop, the source impedance must be less than  $600\text{-}\Omega$  with the input capacitor in place. Otherwise, there is a possibility of the control loop ringing. The ringing appears on the output of the THS7313. Similar to the dc modes of operation, many DACs and Encoders use a resistor to establish the output voltage. These resistors are typically less than  $300\text{ }\Omega$ . Thus, stability of the ac STC loop is ensured. But, if the source impedance looking from the THS7313 input perspective is high or open, then adding a  $300\text{-}\Omega$  resistor to GND ensures proper operation of the THS7313.

If a MUX channel is not required in the system, then it is recommended to place a  $75\text{-}\Omega$  resistor to GND. This is not required, but helps minimize any potential issues.

## APPLICATION INFORMATION (continued)

## OUTPUT MODES OF OPERATION – DC COUPLED

The THS7313 incorporates a rail-to-rail output stage that can be used to drive the line directly without the need for large ac-coupling capacitors. This is accomplished by connecting the output pin of each channel directly to the SAG output pin of the corresponding channel as shown in [Figure 52](#). This offers the best line tilt and field tilt (or droop) performance since there is no ac coupling occurring. Keep in mind that if the input is ac coupled, then the resulting tilt due to the input ac coupling is still seen on the output regardless of the output coupling. The 70-mA output current drive capability of the THS7313 is designed to drive two video lines simultaneously – essentially a  $75\text{-}\Omega$  load – while keeping the output dynamic range as wide as possible.

One concern of dc coupling is if the line is terminated to ground. When the ac-bias input mode is selected, the output of the THS7313 is at mid-rail. With 2 lines terminated to ground, this creates a dc current path to exist which results in a slightly decreased high output voltage swing resulting in an increase in power dissipation of the THS7313. While the THS7313 is designed to operate with a junction temperature of up to  $125^{\circ}\text{C}$ , care must be taken to ensure that the junction temperature does not exceed this level or else long term reliability could suffer. Although this configuration adds less than 10 mW of power dissipation per channel, the overall low power dissipation of the THS7313 design minimizes potential thermal issues even when using the TSSOP package at high ambient temperatures.



Figure 52. Typical SDTV CVBS/Y'/C' System With DC-Coupled Line Driving

Note that the THS7313 can drive the line with dc coupling regardless of the input mode of operation. The only requirement is to make sure the video line has proper termination in series with the output pin – typically  $75\text{-}\Omega$ . This helps isolate capacitive loading effects from the THS7313 output. Failure to isolate capacitive loads may result in instabilities with the output buffer potentially causing ringing or oscillations to appear. The stray capacitance appearing directly at the THS7313 output pins should be kept below 25-pF for best performance. When driving 2 video lines, each line should have its own  $75\text{-}\Omega$  source termination resistors to isolate the lines from each other.

## APPLICATION INFORMATION (continued)

### OUTPUT MODES OF OPERATION – AC COUPLED

The most common method of coupling the video signal to the line is by using a large capacitor. This capacitor is typically between  $220\text{ }\mu\text{F}$  and  $1000\text{ }\mu\text{F}$ , although  $470\text{ }\mu\text{F}$  is most common. This value of this capacitor must be this large to minimize the line tilt (droop) and/or field tilt associated with ac coupling as described previously in this document. Just like the dc output configuration, connection of the output pin of each channel directly to the SAG output pin of the corresponding channel should be as close as possible to the output pins of the THS7313.

The most common reason ac coupling is to ensure full interoperability with the receiving video system. This eliminates possible ground loops. It also ensures that regardless of the reference dc voltage used on the transmit side, the receive side re-establishes the dc reference voltage to its own requirements.

As with the dc output mode of operation, each line should have a  $75\text{-}\Omega$  source termination resistor in series with the ac-coupling capacitor. If 2 lines are to be driven, it is best to have each line use its own capacitor and resistor rather than sharing these components as shown in [Figure 53](#). This helps ensure line-to-line dc isolation and potential problems. Using a single  $1000\text{-}\mu\text{F}$  capacitor for 2-lines can be done, but there is a chance for ground loops and interference creation between the two receivers.



A. Due to the high frequency content of the video signal, it is recommended, but not required, to add a  $0.01\text{-}\mu\text{F}$  capacitor in parallel with these large capacitors.

**Figure 53. Typical SDTV CVBS/Y'/C' System Driving 2 AC-Coupled Video Lines**

Due to the edge rates and frequencies of operation, it is recommended – but not required – to place a  $0.1\text{-}\mu\text{F}$  to  $0.01\text{-}\mu\text{F}$  capacitor in parallel with the large  $220\text{-}\mu\text{F}$  to  $1000\text{-}\mu\text{F}$  capacitors. These large value capacitors are most commonly aluminum electrolytic. It is known that these capacitors have significantly large equivalent series resistance (ESR), and their impedance at high frequencies is large due to the associated inductances involved with their construction. The small  $0.1\text{-}\mu\text{F}$  to  $0.01\text{-}\mu\text{F}$  capacitors help pass these high frequency ( $>1\text{ MHz}$ ) signals with lower impedance than the large capacitors.

## APPLICATION INFORMATION (continued)

Although it is common to use the same capacitor values for all the video lines, the frequency bandwidth of the chroma signal in a S-Video system are not required to go as low or as high as the frequency of the luma channels. Thus, the capacitor values of the chroma line(s) can be smaller – such as 0.1  $\mu$ F.

### OUTPUT MODES OF OPERATION – AC COUPLED WITH SAG CORRECTION

Other than the line droop issue, ac coupling has another potential issue – size and cost. A 330- $\mu$ F to 1000- $\mu$ F capacitor is large and can be quite costly in a system. Multiply these items by the number of channels, and the size and costs can be significant. But, it is still desirable to use ac coupling to eliminate ground loop issues and insure interoperability among video devices.

The SAG nomenclature represents signal amplitude gain correction in this document. SAG correction is a method which is used to ac couple the video signal while using much smaller value capacitors. SAG correction is accomplished by manipulating the feedback network of the output buffer. The THS7313 was designed to take advantage of this compensation scheme while minimizing the number of external components required. [Figure 54](#) shows the basic configuration of the output buffer stage along with the SAG configuration driving a single video line.



**Figure 54. THS7313 Output Buffer Using SAG Corrected AC-Coupling**

SAG compensation can be analyzed by looking at low frequency operation and high frequency operation. At low frequencies, the impedance of the capacitors are high and the corresponding gain of the amplifier is:

$$1 + \left( \frac{(675 + 878)}{1k} \right) = 2.55 \text{ V/V (+ 8.1 dB)} \quad (1)$$

But, at high frequencies, the impedance of the capacitors are low and the resulting gain of the amplifier is:

$$1 + \left( \frac{[(675 \parallel 150) + 878]}{1k} \right) = 1 + \left( \frac{1k}{1k} \right) = 2 \text{ V/V (+ 6.0 dB)} \quad (2)$$

which is needed to counter-act the doubly terminated 75- $\Omega$  output divider (-6 dB) circuit. Resulting in the video out signal equaling the Input signal amplitude.

When the SAG output pin is connected directly to the amplifier output, as found in the dc-coupled and the ac-coupled configurations, the gain is configured properly at 2 V/V (6 dB). The SAG pin is part of the negative feedback network. Thus, the capacitors and traces should be constructed as close as possible to the THS7313 to minimize parasitic issues. Failure to do so may result in ringing of the video signal.

If these large capacitors must be placed further than 15 mm away from the THS7313, it is recommended that a 0.01- $\mu$ F capacitor be placed between the output of the channel and the SAG pin. This capacitor should be placed as close as possible to the THS7313 to minimize stray capacitance and inductance issues. Since SAG correction targets the low frequency operation area, there is no drawback of adding this high frequency capacitor to the circuit.

## APPLICATION INFORMATION (continued)

When SAG correction is used, low frequency gain is higher than the high frequency gain (8.1 dB vs. 6 dB). This gain counter acts the attenuation of the signal due to the increase in the 47- $\mu$ F capacitor impedance. This amplifier gain increase is determined by the 33- $\mu$ F capacitor (and associated internal resistor values) and causes a Q enhancement to occur at low frequencies – typically at about 15-Hz. The ratio of these capacitors determines the frequency and amplitude of this enhancement.

The internal resistor values were chosen to optimize the system while using the 47- $\mu$ F and 33- $\mu$ F capacitors and to approximate the performance of a single 330- $\mu$ F capacitor. These capacitors can be a different value if desired, but the characteristics of the system are altered accordingly. For example, if 22- $\mu$ F capacitors are used for both sections, then there are increases in line tilt and field tilt. But, for some systems this may be considered acceptable depending on the application. Using larger values, such as 68  $\mu$ F and 47  $\mu$ F respectively, decreases field time distortion even further approaching performance of a single 470- $\mu$ F capacitor.

It is important to note that the dc gain is about 2.55 V/V. Thus, if the input has a dc bias, the output dc bias is 2.55 times the input. For example, this results in an output bias point of 345 mV for the dc + 135 mV shift. Additionally, if the ac bias input mode is selected, the dc operating point is  $V_s/4 \times 2.55$ , or 2.1 V with 3.3-V supply and 3.2 V with 5-V supply. This additional offset should not hinder the performance of the THS7313 as there is still plenty of voltage headroom between the dc operating point and the rail-to-rail output capability.

One possible concern about this configuration is the low frequency gain enhancement may cause saturation of the signal when low power supply voltages - such as 3 V - are used. Thus, the internal resistors were chosen to minimize the low frequency gain such that saturation is minimized. Other SAG correction parts have much higher low frequency gain (10 dB or higher), which when coupled with low power supply voltages, can easily create clipping on the output of the amplifier both dynamically and dc. Other SAG correction parts do not use a resistor in series with the SAG pin. Neglecting this resistor can result in a large Q enhancement causing possible saturation issues. These systems typically require much larger feedback capacitor values to minimize this problem which ultimately minimizes the benefits of SAG correction.

Figure 55 shows a SAG corrected configuration for the THS7313. If a s-video chroma channel is being configured, there is no reason for SAG correction as the coupling capacitor is typically small at 0.1  $\mu$ F. Thus, tying the output pin directly to the SAG output pin is recommended along with a 0.1- $\mu$ F capacitor.



A. If the SAG correction capacitors are more than 15 mm from the THS7313, add a 0.01  $\mu$ F capacitor as shown.

**Figure 55. Typical SDTV CVBS/Y'/C' System Driving SAG Corrected AC-Coupled Video Lines**

## APPLICATION INFORMATION (continued)

### LOW PASS FILTER MODE

Each channel of the THS7313 incorporates a 5<sup>th</sup>-Order Low Pass Filter. These video reconstruction filters minimize DAC images from being passed onto the video receiver. Depending on the receiver design, failure to eliminate these DAC images can cause picture quality problems due to aliasing of the ADC. Another benefit of the filter is to smooth out aberrations in the signal which some DACs can have if their own internal filtering is not good. This helps with picture quality and helps insure the signal meets video bandwidth requirements.

Each filter has a Butterworth characteristic associated with it. They have been modified with a slightly lower Q than the traditional Q associated with the Butterworth response. The benefit of the Butterworth response is the frequency response is flat with a relatively steep initial attenuation at the corner frequency. The problem is that the group delay rises near the corner frequency. Group delay is defined as the change in phase (radians/second) divided by a change in frequency. An increase in group delay corresponds to a time domain pulse response that has overshoot and some possible ringing associated with the overshoot.

The use of other types of filters such as elliptic or chebyshev is not recommended for video applications due to their large group delay variations near the corner frequency which results in overshoot and ringing. While these elliptic or chebyshev filters may help meet the video standard specifications with respect to amplitude attenuation, their group delay is beyond the standards specifications. Couple this with the fact that video can go from a white pixel to a black pixel over and over again, ringing occurs. Ringing typically causes a display to have *ghosting* or *fuzziness* appear on the edges of a sharp transition. However, a Bessel filter has an ideal group delay response, but the rate of attenuation is typically too low for acceptable image rejection. Thus, the Butterworth filter is a respectable compromise for both attenuation and group delay.

The THS7313 filter has a slightly lower group delay variation near the corner frequency compared to an ideal Butterworth filter. This results in a time domain pulse response which still has some overshoot, but not as much as a true Butterworth filter. Additionally, the initial rate of attenuation in the frequency response is not as fast as an ideal Butterworth response, but it is an acceptable initial rate of attenuation considering the pulse and group delay characteristic benefits.

One concern about an active filter in an integrated circuit is the variation of the filter characteristics when the ambient temperature and the subsequent die temperature changes. To minimize temperature effects, the THS7313 uses thin-film metal resistors and high quality - low temperature coefficient capacitors found in the BiCom-3 process. The filters have been specified by design to account for process variations and temperature variations to maintain proper filter characteristics. This maintains a low channel-to-channel time delay which is required for proper video signal performance.

The THS7313 filters have a nominal corner (-3 dB) frequency selectable at 8 MHz. The 8-MHz filter is ideal for standard definition (SD) NTSC, PAL, and SECAM composite video (CVBS) signals. It is also useful for S-Video signals (Y'/C'), 480i / 576i Y'P'\_BP'\_R, and Y'U'V' video signals. The -3-dB corner frequency was designed to be 8 MHz to allow a maximally flat video signal while achieving 48-dB of attenuation at 27 MHz – a common frequency between the ADC 2<sup>nd</sup> and 3<sup>rd</sup> Nyquist zones found in many video receivers. This is important because any signal appearing around this frequency can appear in the baseband due to aliasing effects of an analog to digital converter found in a receiver.

The 8-MHz filter frequency was chosen to account for process variations in the THS7313. To ensure the required video frequencies are the least affected, the filter corner frequency must be high enough to allow for component variations. The other consideration is the attenuation must be large enough to ensure the anti-aliasing / reconstruction filtering meets the system demands. Thus, the selection of the filter frequencies was not chosen arbitrarily.

The I<sup>2</sup>C interface of the THS7313 allows each channel to be configured totally independent of the other channels. One of the benefits is that a multiple output encoder (or DAC) can be routed through one THS7313 with the proper input configuration regardless of the signal. This is useful for a portable system or in a low cost system where only one set (or 2 sets in parallel) is desired on the output of the system. An update of the I<sup>2</sup>C commands changes the THS7313 channels. An example is shown in [Figure 56](#) where the input MUX allows for one set of component video signals to be put into the THS7313, and then through an I<sup>2</sup>C update, a CVBS/S-Video set of signals is sent through the THS7313 with the proper input mode.

**APPLICATION INFORMATION (continued)**


A. Due to the high frequency content of the video signal, it is recommended, but not required, to add a  $0.01\text{-}\mu\text{F}$  capacitor in parallel with these large capacitors.

**Figure 56. Typical SDTV and 480i/576i Encoder DAC Driving a Single THS7313**

Although the circuit of [Figure 56](#) conserves space and cost, the re-use of the output connections may not be the best solution. For a complete 6-channel system, it is better to use the THS7313 and the THS7303 (see [SLOS479](#)) together as shown in [Figure 57](#). The THS7303 is targeted for HDTV signals, and has a 9-MHz, 16-MHz, 35-MHz, and a 190-MHz bypass mode amplifier targeting the faster HDTV signals and the high end computer R'G'B' signals. As the I<sup>2</sup>C section discusses, it is easy to have both parts in one system as the I<sup>2</sup>C address of each part can be one of 4 discrete addresses by the logic appearing on the I<sup>2</sup>C-A1 and I<sup>2</sup>C-A0 lines.

## APPLICATION INFORMATION (continued)



Figure 57. Typical 6-Channel HDTV and SDTV Encoder Interfacing to a THS7303 and a THS7313

## APPLICATION INFORMATION (continued)

### I<sup>2</sup>C INTERFACE NOTES

The I<sup>2</sup>C interface is used to access the internal registers of the THS7313. I<sup>2</sup>C is a two-wire serial interface developed by Philips Semiconductor (see the I<sup>2</sup>C-Bus Specification, Version 2.1, January 2000). The bus consists of a data line (SDA) and a clock line (SCL) with pull-up structures. When the bus is idle, both SDA and SCL lines are pulled high. All the I<sup>2</sup>C compatible devices connect to the I<sup>2</sup>C bus through open drain I/O pins, SDA and SCL. A master device, usually a microcontroller or a digital signal processor, controls the bus. The master is responsible for generating the SCL signal and device addresses. The master also generates specific conditions that indicate the START and STOP of data transfer. A slave device receives and/or transmits data on the bus under control of the master device. The THS7313 works as a slave and supports the standard mode transfer (100 kbps) and fast mode transfer (400 kbps) as defined in the I<sup>2</sup>C-Bus specification. The THS7313 has been tested to be fully functional but not ensured with the high-speed mode (3.4 Mbps).

The basic I<sup>2</sup>C start and stop access cycles are shown in [Figure 58](#).

The basic access cycle consists of the following:

- A start condition
- A slave address cycle
- Any number of data cycles
- A stop condition



**Figure 58. I<sup>2</sup>C Start and Stop Conditions**

### GENERAL I<sup>2</sup>C PROTOCOL

- The master initiates data transfer by generating a start condition. The start condition exist when a high-to-low transition occurs on the SDA line while SCL is high, as shown in [Figure 58](#). All I<sup>2</sup>C-compatible devices should recognize a start condition.
- The master then generates the SCL pulses and transmits the 7-bit address and the read/write direction bit R/W on the SDA line. During all transmissions, the master ensures that data is valid. A valid data condition requires the SDA line to be stable during the entire high period of the clock pulse (see [Figure 59](#)). All devices recognize the address sent by the master and compare it to their internal fixed addresses. Only the slave device with a matching address generates an acknowledge (see [Figure 60](#)) by pulling the SDA line low during the entire high period of the ninth SCL cycle. On detecting this acknowledge, the master knows that a communication link with a slave has been established.
- The master generates further SCL cycles to either transmit data to the slave (R/W bit 1) or receive data from the slave (R/W bit 0). In either case, the receiver needs to acknowledge the data sent by the transmitter. So, an acknowledge signal can either be generated by the master or by the slave, depending on which one is the receiver. The 9-bit valid data sequences consisting of 8-bit data and 1-bit acknowledge can continue as long as necessary (See [Figure 61](#)).
- To signal the end of the data transfer, the master generates a stop condition by pulling the SDA line from low to high while the SCL line is high (see [Figure 58](#)). This releases the bus and stops the communication link with the addressed slave. All I<sup>2</sup>C compatible devices must recognize the stop condition. Upon the receipt of a stop condition, all devices know that the bus is released, and they wait for a start condition followed by a matching address.

## APPLICATION INFORMATION (continued)

Figure 59. I<sup>2</sup>C Bit TransferFigure 60. I<sup>2</sup>C AcknowledgeFigure 61. I<sup>2</sup>C Address and Data Cycles

During a write cycle, the transmitting device must not drive the SDA signal line during the acknowledge cycle, so that the receiving device may drive the SDA signal low. After each byte transfer following the address byte, the receiving device pulls the SDA line low for one SCL clock cycle. A stop condition is initiated by the transmitting device after the last byte is transferred. An example of a write cycle can be found in [Figure 62](#) and [Figure 63](#). Note that the THS7313 does not allow multiple write transfers to occur. See example section – Writing to the THS7313 for more information.

During a read cycle, the slave receiver acknowledges the initial address byte if it decodes the address as its address. Following this initial acknowledge by the slave, the master device becomes a receiver and

## APPLICATION INFORMATION (continued)

acknowledges data bytes sent by the slave. When the master has received all of the requested data bytes from the slave, the not acknowledge (A) condition is initiated by the master by keeping the SDA signal high just before it asserts the stop (P) condition. This sequence terminates a read cycle as shown in [Figure 64](#) and [Figure 65](#). Note that the THS7313 does not allow multiple read transfers to occur. See example section – Reading from the THS7313 for more information.



**Figure 62. I<sup>2</sup>C Write Cycle**



**Figure 63. Multiple Byte Write Transfer**



**Figure 64. I<sup>2</sup>C Read Cycle**



**Figure 65. Multiple Byte Read Transfer**

## APPLICATION INFORMATION (continued)

### Slave Address

Both the SDA and the SCL must be connected to a positive supply voltage via a pullup resistor. These resistors should comply with the I<sup>2</sup>C specification that ranges from 2 kΩ to 19 kΩ. When the bus is free, both lines are high. The address byte is the first byte received following the START condition from the master device. The first 5 Bits (MSBs) of the address are factory preset to 01011. The next two bits of the THS7313 address are controlled by the Logic levels appearing on the I<sup>2</sup>C-A1 and I<sup>2</sup>C-A0 pins. The I<sup>2</sup>C-A1 and I<sup>2</sup>C-A0 address inputs can be connected to V<sub>S+</sub> for Logic 1, GND for Logic 0, or it can be actively driven by TTL/CMOS logic levels. The device address is set by the state of these pins and is not latched. Thus, a dynamic address control system can be used to incorporate several devices on the same system. Up to four THS7313 devices can be connected to the same I<sup>2</sup>C-Bus without requiring additional glue logic. [Table 1](#) lists the possible addresses for the THS7313

**Table 1. THS7313 Slave Addresses**

| FIXED ADDRESS |       |       |       |       | SELECTABLE WITH ADDRESS PINS |            | READ/WRITE BIT |
|---------------|-------|-------|-------|-------|------------------------------|------------|----------------|
| Bit 7 (MSB)   | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 (A1)                   | Bit 1 (A0) | Bit 0          |
| 0             | 1     | 0     | 1     | 1     | 0                            | 0          | 0              |
| 0             | 1     | 0     | 1     | 1     | 0                            | 0          | 1              |
| 0             | 1     | 0     | 1     | 1     | 0                            | 1          | 0              |
| 0             | 1     | 0     | 1     | 1     | 0                            | 1          | 1              |
| 0             | 1     | 0     | 1     | 1     | 1                            | 0          | 0              |
| 0             | 1     | 0     | 1     | 1     | 1                            | 0          | 1              |
| 0             | 1     | 0     | 1     | 1     | 1                            | 1          | 0              |
| 0             | 1     | 0     | 1     | 1     | 1                            | 1          | 1              |

### Channel Selection Register Description (Subaddress)

The THS7313 operates using only a single byte transfer protocol similar to [Figure 62](#) and [Figure 64](#). The internal subaddress registers and the functionality of each are found in [Table 2](#). When writing to the device, it is required to send one byte of data to the corresponding internal subaddress. If control of all three channels is desired, then the master has to cycle through all the subaddresses (channels) one at a time, see the example section –*Writing to the THS7313* for the proper procedure of writing to the THS7313.

During a read cycle, the THS7313 sends the data in its selected subaddress (or channel) in a single transfer to the master device requesting the information. See the example section –*Reading from the THS7313* for the proper procedure on reading from the THS7313.

On power up, the THS7313 registers are in a random state from part-to-part. It remains in this random state until a valid write sequence is made to the THS7313. A total of 9 bytes of data completely configures all channels of the THS7313. As such, configuring the THS7313 should be done on power-up of the system. Note that one such random state (acknowledge state) can be engaged. To circumvent this state, have one SCL cycle run, and the acknowledge state disengages.

**Table 2. THS7313 Channel Selection Register Bit Assignments**

| REGISTER NAME | BIT ADDRESS<br>(b7b6b5....b0) |
|---------------|-------------------------------|
| Channel 1     | 0000 0001                     |
| Channel 2     | 0000 0010                     |
| Channel 3     | 0000 0011                     |

## Channel Register Bit Descriptions

Each bit of the sub-address (channel selection) control register as described above allows the user to individually control the functionality of the THS7313. The benefit of this process allows the user to control the functionality of each channel independent of the other channels. The bit description is decoded in [Table 3](#).

**Table 3. THS7313 Channel Register Bit Decoder Table**

| BIT              | FUNCTION                                         | BIT VALUE(S) | RESULT                                              |
|------------------|--------------------------------------------------|--------------|-----------------------------------------------------|
| (MSB)<br>7, 6    | STC Low Pass Filter Selection                    | 0 0          | 500-kHz Filter – Useful for poor video sync signals |
|                  |                                                  | 0 1          | 2.5-MHz Filter – Useful for reasonable sync signals |
|                  |                                                  | 1 0          | 5-MHz Filter – Useful for good sync signals         |
|                  |                                                  | 1 1          | 5-MHz Filter – Useful for good sync signals         |
| 5                | Input MUX Selection                              | 0            | Input A Select                                      |
|                  |                                                  | 1            | Input B Select                                      |
| 4, 3             | Reserved                                         | X X          | Do Not Care                                         |
| 2, 1, 0<br>(LSB) | Input Bias Mode Selection and<br>Disable Control | 0 0 0        | Disable Channel – Conserves Power                   |
|                  |                                                  | 0 0 1        | Channel On – Mute Function – No Output              |
|                  |                                                  | 0 1 0        | Channel On – DC Bias Select                         |
|                  |                                                  | 0 1 1        | Channel On – DC Bias + 135 mV Offset Select         |
|                  |                                                  | 1 0 0        | Channel On – AC Bias Select                         |
|                  |                                                  | 1 0 1        | Channel On – Sync Tip Clamp with Low Bias           |
|                  |                                                  | 1 1 0        | Channel On – Sync Tip Clamp with Mid Bias           |
|                  |                                                  | 1 1 1        | Channel On – Sync Tip Clamp with High Bias          |

Bits 7 (MSB) and 6 – Controls the AC-Sync Tip Clamp Low Pass Filter function. If AC-STC mode is not used, this function is ignored.

Bit 5 – Controls the input MUX of the THS7313.

Bits 4 and 3 – Reserved for future functionality. The values of these bits do not affect the THS7313.

Bits 2, 1, and 0 (LSB) – Selects the input biasing of the THS7313 and the power-savings function. When Sync-Tip Clamp is selected, the DC input sink bias current is also selectable.

## EXAMPLE – WRITING TO THE THS7313

The proper way to write to the THS7313 is illustrated as follows:

An I<sup>2</sup>C master initiates a write operation to the THS7313 by generating a start condition (S) followed by the THS7313 I<sup>2</sup>C address (as shown below), in MSB first bit order, followed by a 0 to indicate a write cycle. After receiving an acknowledge from the THS7313, the master presents the subaddress (channel) it wants to write consisting of one byte of data, MSB first. The THS7313 acknowledges the byte after completion of the transfer. Finally the master presents the data it wants to write to the register (channel) and the THS7313 acknowledges the byte. The I<sup>2</sup>C master then terminates the write operation by generating a stop condition (P). Note that the THS7313 does not support multi-byte transfers. To write to all three channels – or registers – this procedure must be repeated for each register one series at a time (i.e., repeat steps 1 through 8 for each channel).

|                                           |   |   |   |   |   |   |   |   |
|-------------------------------------------|---|---|---|---|---|---|---|---|
| <b>Step 1</b>                             | 0 |   |   |   |   |   |   |   |
| I <sup>2</sup> C Start (Master)           | S |   |   |   |   |   |   |   |
| <b>Step 2</b>                             | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| I <sup>2</sup> C General Address (Master) | 0 | 1 | 0 | 1 | 1 | X | X | 0 |

Where each X Logic state is defined by I<sup>2</sup>C-A1 and I<sup>2</sup>C-A0 pins being tied to either Vs+ or GND.

|                                      |   |  |  |  |  |  |  |  |
|--------------------------------------|---|--|--|--|--|--|--|--|
| <b>Step 3</b>                        | 9 |  |  |  |  |  |  |  |
| I <sup>2</sup> C Acknowledge (Slave) | A |  |  |  |  |  |  |  |

|                                                 |   |   |   |   |   |   |      |      |
|-------------------------------------------------|---|---|---|---|---|---|------|------|
| <b>Step 4</b>                                   | 7 | 6 | 5 | 4 | 3 | 2 | 1    | 0    |
| I <sup>2</sup> C Write Channel Address (Master) | 0 | 0 | 0 | 0 | 0 | 0 | Addr | Addr |

Where Addr is determined by the values shown in [Table 2](#).

|                                      |      |      |      |      |      |      |      |      |
|--------------------------------------|------|------|------|------|------|------|------|------|
| <b>Step 5</b>                        | 9    |      |      |      |      |      |      |      |
| I <sup>2</sup> C Acknowledge (Slave) | A    |      |      |      |      |      |      |      |
| <b>Step 6</b>                        | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
| I <sup>2</sup> C Write Data (Master) | Data |

Where Data is determined by the values shown in [Table 3](#).

|                                      |   |  |  |  |  |  |  |  |
|--------------------------------------|---|--|--|--|--|--|--|--|
| <b>Step 7</b>                        | 9 |  |  |  |  |  |  |  |
| I <sup>2</sup> C Acknowledge (Slave) | A |  |  |  |  |  |  |  |
| <b>Step 8</b>                        | 0 |  |  |  |  |  |  |  |
| I <sup>2</sup> C Stop (Master)       | P |  |  |  |  |  |  |  |

For Step 6, an example of the proper bit control for selecting Input B of the MUX, a SDTV Y' channel signal with the lowest line tilt and a known good STC is 1111 0101.

### EXAMPLE – READING FROM THE THS7313

The read operation consists of two phases. The first phase is the address phase. In this phase, an I<sup>2</sup>C master initiates a write operation to the THS7313 by generating a start condition (S) followed by the THS7313 I<sup>2</sup>C address, in MSB first bit order, followed by a 0 to indicate a write cycle. After receiving acknowledges from the THS7313, the master presents the sub-address (channel) of the register it wants to read. After the cycle is acknowledged (A), the master terminates the cycle immediately by generating a stop condition (P).

The second phase is the data phase. In this phase, an I<sup>2</sup>C master initiates a read operation to the THS7313 by generating a start condition followed by the THS7313 I<sup>2</sup>C address (as shown below for a read operation), in MSB first bit order, followed by a 1 to indicate a read cycle. After an acknowledge from the THS7313, the I<sup>2</sup>C master receives one byte of data from the THS7313. After the data byte has been transferred from the THS7313 to the master, the master generates a not acknowledge followed by a stop. Similar to the Write function, to read all channels Steps 1 through 11 must be repeated for each and every channel desired.

#### THS7313 Read Phase 1:

|                                           |   |   |   |   |   |   |   |   |
|-------------------------------------------|---|---|---|---|---|---|---|---|
| <b>Step 1</b>                             | 0 |   |   |   |   |   |   |   |
| I <sup>2</sup> C Start (Master)           | S |   |   |   |   |   |   |   |
| <b>Step 2</b>                             | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| I <sup>2</sup> C General Address (Master) | 0 | 1 | 0 | 1 | 1 | X | X | 0 |

Where each X Logic state is defined by I<sup>2</sup>C-A1 and I<sup>2</sup>C-A0 pins being tied to either Vs+ or GND.

|                                                |   |   |   |   |   |   |      |      |
|------------------------------------------------|---|---|---|---|---|---|------|------|
| <b>Step 3</b>                                  | 9 |   |   |   |   |   |      |      |
| I <sup>2</sup> C Acknowledge (Slave)           | A |   |   |   |   |   |      |      |
| <b>Step 4</b>                                  | 7 | 6 | 5 | 4 | 3 | 2 | 1    | 0    |
| I <sup>2</sup> C Read Channel Address (Master) | 0 | 0 | 0 | 0 | 0 | 0 | Addr | Addr |

Where Addr is determined by the values shown in [Table 2](#).

|                                      |   |  |  |  |  |  |  |  |
|--------------------------------------|---|--|--|--|--|--|--|--|
| <b>Step 5</b>                        | 9 |  |  |  |  |  |  |  |
| I <sup>2</sup> C Acknowledge (Slave) | A |  |  |  |  |  |  |  |
| <b>Step 6</b>                        | 0 |  |  |  |  |  |  |  |
| I <sup>2</sup> C Start (Master)      | P |  |  |  |  |  |  |  |

**THS7313 Read Phase 2:**

|                                           |                 |   |   |   |   |   |   |   |
|-------------------------------------------|-----------------|---|---|---|---|---|---|---|
| <b>Step 7</b>                             | 0               |   |   |   |   |   |   |   |
| I <sup>2</sup> C Start (Master)           | S               |   |   |   |   |   |   |   |
| <b>Step 8</b>                             | 7 6 5 4 3 2 1 0 |   |   |   |   |   |   |   |
| I <sup>2</sup> C General Address (Master) | 0               | 1 | 0 | 1 | 1 | X | X | 1 |

Where each X Logic state is defined by I<sup>2</sup>C-A1 and I<sup>2</sup>C-A0 pins being tied to either V<sub>S+</sub> or GND.

|                                      |                 |      |      |      |      |      |      |      |
|--------------------------------------|-----------------|------|------|------|------|------|------|------|
| <b>Step 9</b>                        | 9               |      |      |      |      |      |      |      |
| I <sup>2</sup> C Acknowledge (Slave) | A               |      |      |      |      |      |      |      |
| <b>Step 10</b>                       | 7 6 5 4 3 2 1 0 |      |      |      |      |      |      |      |
| I <sup>2</sup> C Read Data (Slave)   | Data            | Data | Data | Data | Data | Data | Data | Data |

Where Data is determined by the Logic values contained in the Channel Register.

|                                           |    |  |  |  |  |  |  |  |
|-------------------------------------------|----|--|--|--|--|--|--|--|
| <b>Step 11</b>                            | 9  |  |  |  |  |  |  |  |
| I <sup>2</sup> C Not-Acknowledge (Master) | Ā |  |  |  |  |  |  |  |
| <b>Step 12</b>                            | 0  |  |  |  |  |  |  |  |
| I <sup>2</sup> C Stop (Master)            | P  |  |  |  |  |  |  |  |

## Evaluation Module

An evaluation module (EVM) is available for the TPS7313. Because the THS7313 is controlled by the I<sup>2</sup>C lines, additional control is required—rather than simple switches. To ease control, an USB-to-I<sup>2</sup>C interface was designed onto the EVM. A computer running either Windows 2000 or XP is then connected to the EVM through the USB cable. A computer program interface allows graphical control of the THS7313 that allows both read and write functions to be performed. The EVM comes with a CD-ROM loaded with all the required software to install the command software on to the computer.

To program the THS7313, the user selects the channel, the filter, and the mode of operation, and selects the *Execute* button. The *Req Done* light on the computer screen is lit to confirm that the command was executed by the THS7313. The same procedure is done for each and every channel. To read the THS7313 registers, change the switch to *Read*, select the channel, and then select the *Execute* button. The resulting register content appears in hexadecimal code.

Note that the USB-to-I<sup>2</sup>C interface circuitry must be powered by a 3.3-V supply only. Additionally, the I<sup>2</sup>C circuitry section must be powered on either at the same time as the THS7313 or before power is applied to the THS7313. This is due to the reading of the EEPROM, the TAS1020 device must complete to program its core. The yellow LED in the I<sup>2</sup>C section is lit if the TAS1020 was programmed properly. If this LED is not lit, then cycling the power should be done to reset the USB-to-I<sup>2</sup>C TAS1020 chip.

**Table 4** is a bill of materials, the board layout is found in [Figure 66](#) through [Figure 69](#).

**Table 4. Bill Of Materials**

| ITEM | DESCRIPTION                       | SMD SIZE | REFERENCE DESIGNATOR                                | PCB QUANTITY | MANUFACTURER'S PART NUMBER <sup>(1)</sup> | DISTRIBUTER'S PART NUMBER |
|------|-----------------------------------|----------|-----------------------------------------------------|--------------|-------------------------------------------|---------------------------|
| 1    | BEAD, FERRITE, 2.5A, 80 OHM       | 0805     | FB1, FB2, FB3                                       | 3            | (TDK) MPZ2012S331A                        | (DIGI-KEY) 445-1569-1-ND  |
| 2    | CAP, 22uF, TAN, 6.3V, 10%, LO ESR | A        | C30                                                 | 1            | (AVX) TPSA226K006R0900                    | (DIGI-KEY) 478-1754-1-ND  |
| 3    | CAP, 100uF, TAN, 10V, 10%, LO ESR | C        | C5                                                  | 1            | (AVX) TPSC107K010R0100                    | (DIGI-KEY) 478-1765-1-ND  |
| 4    | OPEN                              | 0805     | C2, C3, C8, C11, C12, C14, C17, C21, C23            | 9            |                                           |                           |
| 5    | CAP, 33pF, CERAMIC, 50V, NPO      | 0805     | C31, C32                                            | 2            | (AVX) 08055A330JAT2A                      | (DIGI-KEY) 478-1310-1-ND  |
| 6    | CAP, 47pF, CERAMIC, 50V, NPO      | 0805     | C27, C29                                            | 2            | (AVX) 08055A470JAT2A                      | (DIGI-KEY) 478-1312-1-ND  |
| 7    | CAP, 100pF, CERAMIC, 50V, NPO     | 0805     | C34                                                 | 1            | (AVX) 08055A101JAT2A                      | (DIGI-KEY) 478-1316-1-ND  |
| 8    | CAP, 1000pF, CERAMIC, 100V, NPO   | 0805     | C33                                                 | 1            | (AVX) 08051A102JAT2A                      | (DIGI-KEY) 478-1290-1-ND  |
| 9    | CAP, 0.01uF, CERAMIC, 100V, X7R   | 0805     | C19, C28                                            | 2            | (AVX) 08051C103KAT2A                      | (DIGI-KEY) 478-1358-1-ND  |
| 10   | CAP, 0.1uF, CERAMIC, 50V, X7R     | 0805     | C4, C6, C9, C13, C16, C22, C25, C26, C43, C44, Z4   | 11           | (AVX) 08055C104KAT2A                      | (DIGI-KEY) 478-1395-1-ND  |
| 11   | CAP, 1uF, CERAMIC, 16V, X7R       | 0805     | C18, C35, C36, C37, C38, C39, C40, C41, C42, Z5, Z6 | 11           | (TDK) C2012X7R1C105K                      | (DIGI-KEY) 445-1358-1-ND  |
| 12   | CAP, ALUM, 470uF, 10V, 20%        | F        | C1, C10, C20                                        | 3            | (CORNELL) AFK477M10F24B                   | (NEWARK) 97C7597          |
| 13   | CAP, ALUM, 33uF, 25V, 20%         | C        | C7, C15, C24                                        | 3            | (CORNELL) AFK336M25C12B                   | (NEWARK) 97C7564          |
| 14   | OPEN                              | 0603     | R47, R48, R49, R51                                  | 4            |                                           |                           |
| 15   | RESISTOR, 0 OHM                   | 0603     | R1, R2, R3, R4, R6, R7, R19, R20, R23               | 9            | (ROHM) MCR03EZPJ000                       | (DIGI-KEY) RHM0.0GCT-ND   |
| 16   | RESISTOR, 2.74K OHM, 1/8W, 1%     | 0603     | R41, R61                                            | 2            | (ROHM) MCR03EZPFX2741                     | (DIGI-KEY) RHM2.7KHCT-ND  |
| 17   | OPEN                              | 0805     | R15, R16, R28                                       | 3            |                                           |                           |
| 18   | RESISTOR, 0 OHM                   | 0805     | R9, R13, R21, Z1, Z2, Z3                            | 6            | (ROHM) MCR10EZHJ000                       | (DIGI-KEY) RHM0.0ACT-ND   |

(1) Manufacturer's part numbers are used for test purposes only.

**Table 4. Bill Of Materials (continued)**

| ITEM | DESCRIPTION                              | SMD SIZE | REFERENCE DESIGNATOR                      | PCB QUANTITY | MANUFACTURER'S PART NUMBER <sup>(1)</sup> | DISTRIBUTER'S PART NUMBER  |
|------|------------------------------------------|----------|-------------------------------------------|--------------|-------------------------------------------|----------------------------|
| 19   | RESISTOR, 10 OHM, 1/8W, 1%               | 0805     | R39, R44, R45, R52                        | 4            | (ROHM) MCR10EZH10R0                       | (DIGI-KEY) RHM10.0CCT-ND   |
| 20   | RESISTOR, 27.4 OHM, 1/8W, 1%             | 0805     | R30, R31                                  | 2            | (ROHM) MCR10EZH27.4                       | (DIGI-KEY) RHM27.4CCT-ND   |
| 21   | RESISTOR, 75 OHM, 1/8W, 1%               | 0805     | R5, R8, R10, R11, R12, R14, R17, R18, R22 | 9            | (ROHM) MCR10EZH75.0                       | (DIGI-KEY) RHM75.0CCT-ND   |
| 22   | RESISTOR, 100 OHM, 1/8W, 1%              | 0805     | R50                                       | 1            | (ROHM) MCR10EZH1000                       | (DIGI-KEY) RHM100CCT-ND    |
| 23   | RESISTOR, 200 OHM, 1/8W, 1%              | 0805     | R26, R27                                  | 2            | (ROHM) MCR10EZH2000                       | (DIGI-KEY) RHM200CCT-ND    |
| 24   | RESISTOR, 649 OHM, 1/8W, 1%              | 0805     | R33, R60                                  | 2            | (ROHM) MCR10EZH0649                       | (DIGI-KEY) RHM649CCT-ND    |
| 25   | RESISTOR, 1.0K OHM, 1/8W, 1%             | 0805     | R29                                       | 1            | (ROHM) MCR10EZH1001                       | (DIGI-KEY) RHM1.00KCCT-ND  |
| 26   | RESISTOR, 1.5K OHM, 1/8W, 1%             | 0805     | R32                                       | 1            | (ROHM) MCR10EZH1501                       | (DIGI-KEY) RHM1.50KCCT-ND  |
| 27   | RESISTOR, 2.21K OHM, 1/8W, 1%            | 0805     | R34, R35                                  | 2            | (ROHM) MCR10EZH2211                       | (DIGI-KEY) RHM2.21KCCT-ND  |
| 28   | RESISTOR, 3.09K OHM, 1/8W, 1%            | 0805     | R43                                       | 1            | (ROHM) MCR10EZH3091                       | (DIGI-KEY) RHM3.09KCCT-ND  |
| 29   | RESISTOR, 10K OHM, 1/8W, 1%              | 0805     | R24, R25, R40, R42                        | 4            | (ROHM) MCR10EZH1002                       | (DIGI-KEY) RHM10.0KCCT-ND  |
| 30   | RESISTOR, 20K OHM, 1/8W, 1%              | 0805     | R46                                       | 1            | (ROHM) MCR10EZH2002                       | (DIGI-KEY) RHM20.0KCCT-ND  |
| 31   | LED, GREEN                               | 0805     | D1                                        | 1            | (LITE-ON) LTST-C171GKT                    | (DIGI-KEY) 160-1423-1-ND   |
| 32   | LED, YELLOW                              | 0805     | D2                                        | 1            | (LITE-ON) LTST-C171YKT                    | (DIGI-KEY) 160-1431-1-ND   |
| 33   | IC, CONV, SERIAL TO USB                  |          | U3                                        | 1            | (TI) TAS1020BPFB                          | (DIGI-KEY) TAS1020BPFB     |
| 34   | IC, SERIAL, EEPROM, 64K                  | 8-SOIC   | U2                                        | 1            | (MICROCHIP) 24LC64-I/SN                   | (DIGI-KEY) 24LC64-I/SN-ND  |
| 35   | CRYSTAL, 6.00MHz., SMT                   | HCM49    | X1                                        | 1            | (CITIZEN) HCM49-6.000MABJT                | (DIGI-KEY) 300-6112-1-ND   |
| 36   | OPEN                                     | SOT-23   | U4, U5                                    | 2            |                                           |                            |
| 37   | JACK, BANANA RECEPTANCE, 0.25" DIA. HOLE |          | J4, J5, J16, J17                          | 4            | (SPC) 813                                 | (NEWARK) 39N867            |
| 38   | SWITCH, SMD GULL WING                    | 4MM      | S1                                        | 1            | (BOURNS) 7914G-1-000E                     | (DIGI-KEY) 7914G-000ETR-ND |
| 39   | CONNECTOR, RCA, JACK, R/A                |          | J1, J2, J12                               | 3            | (CUI) RCJ-32265                           | (DIGI-KEY) CP-1446-ND      |
| 40   | CONNECTOR, USB, RTANG, FEMALE            | B        | J15                                       | 1            | (ASSMANN) AU-Y1007                        | (DIGI-KEY) AE1085-ND       |
| 41   | CONNECTOR, BNC, JACK, 75 OHM             |          | J3, J6, J7, J8, J9, J10, J11, J13, J14    | 9            | (AMPHENOL) 31-5329-72RFX                  | (NEWARK) 93F7554           |
| 42   | HEADER, 0.1" CTRS, 0.025" SQ. PINS       | 2 POS.   | JP1, JP2, JP3                             | 3            | (SULLINS) PZC36SAAN                       | (DIGI-KEY) S1011-36-ND     |
| 43   | SHUNTS                                   |          | JP1, JP2, JP3                             | 3            | (SULLINS) SSC02SYAN                       | (DIGI-KEY) S9002-ND        |
| 44   | TEST POINT, RED                          |          | TP1, TP2, TP5, TP6, TP7                   | 5            | (KEYSTONE) 5000                           | (DIGI-KEY) 5000K-ND        |
| 45   | TEST POINT, BLACK                        |          | TP3, TP4                                  | 2            | (KEYSTONE) 5001                           | (DIGI-KEY) 5001K-ND        |
| 46   | IC, THS7313                              |          | U1                                        | 1            | (TI) THS7313PW                            |                            |
| 47   | STANDOFF, 4-40 HEX, 0.625" LENGTH        |          |                                           | 4            | (KEYSTONE) 1808                           | (NEWARK) 89F1934           |
| 48   | SCREW, PHILLIPS, 4-40, .250"             |          |                                           | 4            | (BF) PMS 440 0031 PH                      | (DIGI-KEY) H343-ND         |
| 49   | BOARD, PRINTED CIRCUIT                   |          |                                           | 1            | EDGE # 6469006 REV.B                      |                            |

## EVM Board Layers



**Figure 66. Top Layer - Signal Layer**



Figure 67. Layer Two - Ground Layer



Figure 68. Layer Three - Power and Ground Layer



Figure 69. Bottom Layer - Signal Layer

**Table 5. EVM WARNINGS AND RESTRICTIONS**

It is important to operate this EVM within the input voltage and the output voltage ranges as specified in the table below.

|                     |                                               |
|---------------------|-----------------------------------------------|
| Input Range, $V_S$  | 2.7 V to 5 V                                  |
| Input Range, $V_I$  | 0 V to 3 V NOT TO EXCEED $V_{S+}$ or $V_{S-}$ |
| Output Range, $V_O$ | 0 V to 5 V NOT TO EXCEED $V_{S+}$ or $V_{S-}$ |

Exceeding the specified input range may cause unexpected operation and/or irreversible damage to the EVM. If there are questions concerning the input range, please contact a TI field representative prior to connecting the input power.

Applying loads outside of the specified output range may result in unintended operation and/or possible permanent damage to the EVM. Please consult the EVM User's Guide prior to connecting any load to the EVM output. If there is uncertainty as to the load specification, please contact a TI field representative.

During normal operation, some circuit components may have case temperatures greater than 100°C. The EVM is designed to operate properly with certain components above 100°C as long as the input and output ranges are maintained. These components include but are not limited to linear regulators, switching transistors, pass transistors, and current sense resistors. These types of devices can be identified using the EVM schematic located in the EVM User's Guide. When placing measurement probes near these devices during operation, please be aware that these devices may be very warm to the touch.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265

Copyright © 2005, Texas Instruments Incorporated





**TAPE AND REEL INFORMATION**
**REEL DIMENSIONS**

**TAPE DIMENSIONS**


|    |                                                           |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

**QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**


\*All dimensions are nominal

| Device     | Package Type | Package Drawing | Pins | SPQ  | Reel Diameter (mm) | Reel Width W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1 (mm) | W (mm) | Pin1 Quadrant |
|------------|--------------|-----------------|------|------|--------------------|--------------------|---------|---------|---------|---------|--------|---------------|
| THS7313PWR | TSSOP        | PW              | 20   | 2000 | 330.0              | 16.4               | 6.95    | 7.1     | 1.6     | 8.0     | 16.0   | Q1            |

**TAPE AND REEL BOX DIMENSIONS**

\*All dimensions are nominal

| Device     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------|--------------|-----------------|------|------|-------------|------------|-------------|
| THS7313PWR | TSSOP        | PW              | 20   | 2000 | 350.0       | 350.0      | 43.0        |

PW (R-PDSO-G20)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

B. This drawing is subject to change without notice.

 C. Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.

 D. Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.

E. Falls within JEDEC MO-153

4040064-5/G 02/11

PW (R-PDSO-G20)

PLASTIC SMALL OUTLINE

## Example Board Layout

Based on a stencil thickness  
of .127mm (.005inch).

4211284-5/G 08/15

NOTES:

- All linear dimensions are in millimeters.
- This drawing is subject to change without notice.
- Publication IPC-7351 is recommended for alternate design.
- Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale ([www.ti.com/legal/termsofsale.html](http://www.ti.com/legal/termsofsale.html)) or other applicable terms available either on [ti.com](http://ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265  
Copyright © 2019, Texas Instruments Incorporated