











#### SN54LVC08A, SN74LVC08A

SCAS283T - JANUARY 1993 - REVISED AUGUST 2019

## SNx4LVC08A Quadruple 2-Input Positive-AND Gates

#### **Features**

- Latch-Up Performance Exceeds 250 mA Per JESD 17
- ESD Protection Exceeds JESD 22
  - 2000-V Human-Body Model (A114-A)
  - 200-V Machine Model (A115-A)
  - 1000-V Charged-Device Model (C101)
  - On Products Compliant to MIL-PRF-38535, All Parameters Are Tested Unless Otherwise Noted, On All Other Products, Production Processing Does Not Necessarily Include Testing of All Parameters.
- SN74LVC04A Operates From 1.65 V to 3.6 V
- SN54LVC04A Operates From 2.0 V to 3.6 V
- SNx4LVC08A Specified From -40°C to +85°C and -40°C to +125°C
- SN54LVC08A Specified From -55°C to +125°C
- Inputs Accept Voltages to 5.5 V
- Max  $t_{pd}$  of 4.1 ns at 3.3 V
- Typical V<sub>OLP</sub> (Output Ground Bounce)  $<0.8 \text{ V at V}_{CC} = 3.3 \text{ V}, T_A = 25^{\circ}\text{C}$
- Typical V<sub>OHV</sub> (Output V<sub>OH</sub> Undershoot) >2 V at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C

## 2 Applications

- Servers
- LED Displays
- **Network Switches**
- I/O Expanders
- Base Station Processor Board

## Description

The SN54LVC08A quadruple 2-input positive-AND gate is designed for 2.7-V to 3.6-V V<sub>CC</sub> operation, and the SN74LVC08A quadruple 2-input positive-AND gate is designed for 1.65-V to 3.6-V V<sub>CC</sub> operation.

The SNx4LVC08A devices perform the Boolean function  $Y = A \bullet B$  or  $Y = \overline{A} + \overline{B}$  in positive logic.

Inputs can be driven from either 3.3-V or 5-V devices. This feature allows the use of these devices as translators in a mixed 3.3-V/5-V system environment.

#### Device Information<sup>(1)</sup>

|               | Dovido información |                    |  |  |  |  |  |  |
|---------------|--------------------|--------------------|--|--|--|--|--|--|
| PART NUMBER   | PACKAGE            | BODY SIZE (NOM)    |  |  |  |  |  |  |
| SNJ54LVC08AW  | CFP (14)           | 9.21 mm × 5.97 mm  |  |  |  |  |  |  |
| SNJ54LVC08AJ  | CDIP (14)          | 19.56 mm × 6.92 mm |  |  |  |  |  |  |
| SNJ54LVC08AFK | LCCC (20)          | 8.89 mm × 8.89 mm  |  |  |  |  |  |  |
| SN74LVC08ARGY | VQFN (14)          | 3.50 mm × 3.50 mm  |  |  |  |  |  |  |
| SN74LVC08APW  | TSSOP (14)         | 5.00 mm × 4.40 mm  |  |  |  |  |  |  |
| SN74LVC08ANS  | SO (14)            | 10.30 mm × 5.30 mm |  |  |  |  |  |  |
| SN74LVC08AD   | SOIC (14)          | 8.65 mm × 3.91 mm  |  |  |  |  |  |  |
| SN74LVC08ADB  | SSOP (14)          | 6.20 mm × 5.30 mm  |  |  |  |  |  |  |

<sup>(1)</sup> For all available packages, see the orderable addendum at the end of the data sheet.

### Logic Diagram, Each Gate (Positive Logic)





## **Table of Contents**

| 1 | Features 1                                            |    | 8.1 Overview                                         |      |
|---|-------------------------------------------------------|----|------------------------------------------------------|------|
|   | 1 Catal Co                                            |    | o. i Overview                                        | . 10 |
| 2 | Applications 1                                        |    | 8.2 Functional Block Diagram                         | . 10 |
| 3 | Description 1                                         |    | 8.3 Feature Description                              | . 10 |
| 4 | Revision History2                                     |    | 8.4 Device Functional Modes                          | . 11 |
| 5 | Pin Configuration and Functions 4                     | 9  | Application and Implementation                       | 12   |
| 6 | _                                                     |    | 9.1 Application Information                          | . 12 |
| 0 | Specifications                                        |    | 9.2 Typical Application                              |      |
|   | 6.1 Absolute Maximum Ratings                          | 10 | Power Supply Recommendations                         |      |
|   | 6.2 ESD Ratings                                       | 11 | Layout                                               |      |
|   | 6.3 Recommended Operating Conditions for SN54LVC08A 5 |    | 11.1 Layout Guidelines                               |      |
|   | 6.4 Recommended Operating Conditions for              |    | 11.2 Layout Examples                                 |      |
|   | SN74LVC08A6                                           | 12 | Device and Documentation Support                     |      |
|   | 6.5 Thermal Information                               | 12 | 12.1 Related Documentation                           |      |
|   | 6.6 Electrical Characteristics for SN54LVC08A         |    | 12.2 Related Links                                   |      |
|   | 6.7 Electrical Characteristics for SN74LVC08A         |    | 12.3 Receiving Notification of Documentation Updates |      |
|   | 6.8 Switching Characteristics for SN54LVC08A 7        |    | 12.4 Community Resources                             |      |
|   | 6.9 Switching Characteristics for SN74LVC08A 8        |    | 12.5 Trademarks                                      |      |
|   | 6.10 Operating Characteristics                        |    | 12.6 Electrostatic Discharge Caution                 |      |
|   | 6.11 Typical Characteristics 8                        |    | 12.7 Glossary                                        |      |
| 7 | Parameter Measurement Information9                    | 42 |                                                      | . 16 |
| Ω | Detailed Description                                  | 13 | Mechanical, Packaging, and Orderable Information     | 15   |
| U | Detailed Description 10                               |    | IIIOIIIauoii                                         | 10   |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Cł       | nanges from Revision S (August 2015) to Revision T                                                                                                                                                                                                                                                                      | Page |
|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| •        | Changed the order and content of the Features list                                                                                                                                                                                                                                                                      | 1    |
| •        | Deleted I <sub>off</sub> throughout data sheet                                                                                                                                                                                                                                                                          | 1    |
| •        | Deleted Device Options table, see Mechanical, Packaging, and Orderable Information at the end of the data sheet.                                                                                                                                                                                                        | 1    |
| •        | Added V <sub>O</sub> > V <sub>CC</sub> to Output clamp current                                                                                                                                                                                                                                                          | 5    |
| •        | Changed MAX value for Output clamp current, I <sub>OK</sub> and Continuous output current, I <sub>O</sub> from: -50 to: ±50                                                                                                                                                                                             | 5    |
| •        | Changed values in the Thermal Information table to align with JEDEC standards.                                                                                                                                                                                                                                          | 6    |
| •        | Added Balanced High-Drive CMOS Push-Pull Outputs, Standard CMOS Inputs, Clamp Diodes, and Over-voltage Tolerant Inputs                                                                                                                                                                                                  | 10   |
| •        | Deleted sentence referencing "I <sub>off</sub> support" in the Feature Description section                                                                                                                                                                                                                              | 10   |
| •        | Changed Inputs and Output in Truth Table                                                                                                                                                                                                                                                                                | 11   |
| •        | Added figure: Trace Example in Layout Examples                                                                                                                                                                                                                                                                          | 14   |
| <u>•</u> | Added Related Documentation and Receiving Notification of Documentation Updates                                                                                                                                                                                                                                         | 15   |
| Cł       | nanges from Revision R (June 2015) to Revision S                                                                                                                                                                                                                                                                        | Page |
| •        | Added T <sub>J</sub> junction temperature spec to Abs Max Ratings                                                                                                                                                                                                                                                       | 5    |
| Cł       | nanges from Revision Q (November 2010) to Revision R                                                                                                                                                                                                                                                                    | Page |
| •        | Updated document to new TI data sheet format - no specification changes.                                                                                                                                                                                                                                                | 1    |
| •        | Added Applications, Device Information table, Pin Configuration and Functions section, ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, |      |





| <b>J</b> i3 | Texas       |
|-------------|-------------|
| Y           | Instruments |

| www.ti.com | SCAS283T – JANUARY 1993 – REVISED AUGUST 2019 |
|------------|-----------------------------------------------|
|            |                                               |

| • | Added Military Disclaimer to Features | 1 |
|---|---------------------------------------|---|
| • | Added Thermal Information table       | 6 |



## 5 Pin Configuration and Functions

D, DB, NS, J, W, or PW Package 14-Pin SOIC, SSOP, SOP, CDIP, or TSSOP Top View











## **Pin Functions**

|                   | PIN                                |      |        |                   |
|-------------------|------------------------------------|------|--------|-------------------|
| NAME              | SOIC, SSOP,<br>SOP, CDIP,<br>TSSOP | LCCC | TYPE   | DESCRIPTION       |
| 1A                | 1                                  | 2    | I      | Channel 1 input A |
| 1B                | 2                                  | 3    | I      | Channel 1 input B |
| 1Y                | 3                                  | 4    | 0      | Channel 1 output  |
| 2A                | 4                                  | 6    | I      | Channel 2 input A |
| 2B                | 5                                  | 8    | I      | Channel 2 input B |
| 2Y                | 6                                  | 9    | 0      | Channel 2 output  |
| 3Y                | 8                                  | 12   | 0      | Channel 3 output  |
| 3A                | 9                                  | 13   | I      | Channel 3 input A |
| 3B                | 10                                 | 14   | I      | Channel 3 input B |
| 4Y                | 11                                 | 16   | 0      | Channel 4 output  |
| 4A                | 12                                 | 18   | I      | Channel 4 input A |
| 4B                | 13                                 | 19   | 1      | Channel 4 input B |
| GND               | 7                                  | 10   | Ground | Ground            |
|                   |                                    | 1    |        |                   |
|                   |                                    | 5    |        |                   |
| NC <sup>(1)</sup> |                                    | 7    |        | No connect        |
| NC ·              | _                                  | 11   |        | No connect        |
|                   |                                    | 15   |        |                   |
|                   |                                    | 17   |        |                   |
| V <sub>CC</sub>   | 14                                 | 20   | Power  | Positive supply   |

(1) NC - No internal connection



## **Specifications**

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                  |                                                   |                                                      | MIN  | MAX                   | UNIT |
|------------------|---------------------------------------------------|------------------------------------------------------|------|-----------------------|------|
| $V_{CC}$         | Supply voltage                                    |                                                      | -0.5 | 6.5                   | V    |
| VI               | Input voltage <sup>(2)</sup>                      |                                                      | -0.5 | 6.5                   | V    |
| Vo               | Output voltage (2)(3)                             |                                                      | -0.5 | V <sub>CC</sub> + 0.5 | V    |
| I <sub>IK</sub>  | Input clamp current                               | V <sub>I</sub> < 0                                   |      | <b>-</b> 50           | mA   |
| I <sub>OK</sub>  | Output clamp current                              | $V_O < 0$ or $V_O > V_{CC}$                          |      | ±50                   | mA   |
| Io               | Continuous output current                         |                                                      |      | ±50                   | mA   |
|                  | Continuous current through V <sub>CC</sub> or GND |                                                      |      | ±100                  | mA   |
| P <sub>tot</sub> | Power dissipation <sup>(4)(5)</sup>               | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ |      | 500                   | mW   |
| TJ               | Junction temperature                              |                                                      | -65  | 150                   | °C   |
| T <sub>stg</sub> | Storage temperature                               |                                                      | -65  | 150                   | °C   |

Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 6.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
|                    |                         | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)                         | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | V    |
|                    |                         | Machine Model (MM) A115-A                                                      | 200   |      |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions for SN54LVC08A

See(1)

|                 |                                           |                                            | SN54L           | VC08A           |      |
|-----------------|-------------------------------------------|--------------------------------------------|-----------------|-----------------|------|
|                 |                                           |                                            | -55°C to +125°C |                 | UNIT |
|                 |                                           |                                            | MIN             | MAX             |      |
| \/              | Cupply yeltogo                            | Operating                                  | 2               | 3.6             | V    |
| V <sub>CC</sub> | Supply voltage                            | Data retention only                        | 1.5             |                 | V    |
| $V_{IH}$        | High-level input voltage                  | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | 2               |                 | V    |
| $V_{IL}$        | Low-level input voltage                   | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ |                 | 8.0             | V    |
| VI              | Input voltage                             |                                            | 0               | 5.5             | V    |
| Vo              | Output voltage                            |                                            | 0               | V <sub>CC</sub> | V    |
|                 | High level entropy and the                | V <sub>CC</sub> = 2.7 V                    |                 | -12             | A    |
| I <sub>OH</sub> | High-level output current                 | V <sub>CC</sub> = 3 V                      |                 | -24             | mA   |
|                 | Law l | V <sub>CC</sub> = 2.7 V                    |                 | 12              | ^    |
| I <sub>OL</sub> | Low-level output current                  | V <sub>CC</sub> = 3 V                      |                 | 24              | mA   |
| Δt/Δν           | Input transition rise or fall rate        |                                            |                 | 8               | ns/V |

All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. See *Implications of Slow or Floating* CMOS Inputs, SCBA004.

Product Folder Links: SN54LVC08A SN74LVC08A

Submit Documentation Feedback Copyright © 1993-2019, Texas Instruments Incorporated

The input and output negative-voltage ratings may be exceeded if the input and output current ratings are observed.

The value of V<sub>CC</sub> is provided in the *Recommended Operating Conditions* table.

For the D package: above 70°C, the value of P<sub>tot</sub> derates linearly with 8 mW/K. For the DB, NS, and PW packages: above 60°C, the value of P<sub>tot</sub> derates linearly with 5.5 mW/K.

JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



## 6.4 Recommended Operating Conditions for SN74LVC08A

See<sup>(1)</sup>

|                 |                          |                                              | SN74LVC08A             |                        |                        |                        |                      |                        |      |
|-----------------|--------------------------|----------------------------------------------|------------------------|------------------------|------------------------|------------------------|----------------------|------------------------|------|
|                 |                          |                                              | T <sub>A</sub> =       | 25°C                   | -40°C to +85°C         |                        | -40°C to +125°C      |                        | UNIT |
|                 |                          |                                              | MIN                    | MAX                    | MIN                    | MAX                    | MIN                  | MAX                    |      |
| V               | Cupply voltogo           | Operating                                    | 1.65                   | 3.6                    | 1.65                   | 3.6                    | 1.65                 | 3.6                    | V    |
| $V_{CC}$        | Supply voltage           | Data retention only                          | 1.5                    |                        | 1.5                    |                        | 1.5                  |                        | V    |
|                 |                          | $V_{CC} = 1.65 \text{ V to } 1.95 \text{ V}$ | 0.65 × V <sub>CC</sub> |                        | 0.65 × V <sub>CC</sub> |                        | $0.65 \times V_{CC}$ |                        |      |
| $V_{IH}$        | High-level input voltage | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$   | 1.7                    |                        | 1.7                    |                        | 1.7                  |                        | V    |
|                 | input voltage            | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$   | 2                      |                        | 2                      |                        | 2                    |                        |      |
|                 | Low-level input voltage  | V <sub>CC</sub> = 1.65 V to 1.95 V           |                        | 0.35 × V <sub>CC</sub> |                        | 0.35 × V <sub>CC</sub> |                      | 0.35 × V <sub>CC</sub> | V    |
| V <sub>IL</sub> |                          | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$   |                        | 0.7                    |                        | 0.7                    |                      | 0.7                    |      |
|                 |                          | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$   |                        | 8.0                    |                        | 0.8                    |                      | 0.8                    |      |
| VI              | Input voltage            |                                              | 0                      | 5.5                    | 0                      | 5.5                    | 0                    | 5.5                    | V    |
| Vo              | Output voltage           |                                              | 0                      | $V_{CC}$               | 0                      | V <sub>CC</sub>        | 0                    | $V_{CC}$               | V    |
|                 |                          | V <sub>CC</sub> = 1.65 V                     |                        | -4                     |                        | -4                     |                      | -4                     |      |
|                 | High-level               | V <sub>CC</sub> = 2.3 V                      |                        | -8                     |                        | -8                     |                      | -8                     | mA   |
| I <sub>OH</sub> | output current           | V <sub>CC</sub> = 2.7 V                      |                        | -12                    |                        | -12                    |                      | -12                    |      |
|                 |                          | V <sub>CC</sub> = 3 V                        |                        | -24                    |                        | -24                    |                      | -24                    |      |
|                 |                          | V <sub>CC</sub> = 1.65 V                     |                        | 4                      |                        | 4                      |                      | 4                      |      |
|                 | Low-level                | V <sub>CC</sub> = 2.3 V                      |                        | 8                      |                        | 8                      |                      | 8                      | A    |
| I <sub>OL</sub> | output current           | V <sub>CC</sub> = 2.7 V                      |                        | 12                     |                        | 12                     |                      | 12                     | mA   |
|                 |                          | V <sub>CC</sub> = 3 V                        |                        | 24                     |                        | 24                     |                      | 24                     |      |
| Δt/Δν           | Input transition r       | ise or fall rate                             |                        | 8                      |                        | 8                      |                      | 8                      | ns/V |

All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. See *Implications of Slow or Floating CMOS Inputs*, SCBA004.

#### 6.5 Thermal Information

|                               |                                              | SN74LVC08A  |              |            |               |               |      |
|-------------------------------|----------------------------------------------|-------------|--------------|------------|---------------|---------------|------|
| THERMAL METRIC <sup>(1)</sup> |                                              | D<br>(SOIC) | DB<br>(SSOP) | NS<br>(SO) | PW<br>(TSSOP) | RGY<br>(LCCC) | UNIT |
|                               |                                              | 14 PINS     | 14 PINS      | 14 PINS    | 14 PINS       | 14 PINS       |      |
| $R_{\theta JA}$               | Junction-to-ambient thermal resistance       | 98.6        | 112.8        | 95.1       | 127.7         | 51.1          | °C/W |
| $R_{\theta JC(top)}$          | Junction-to-case (top) thermal resistance    | 56.0        | 65.3         | 52.7       | 56.0          | 56.6          | °C/W |
| $R_{\theta JB}$               | Junction-to-board thermal resistance         | 53.3        | 60.2         | 53.9       | 69.5          | 27.5          | °C/W |
| ΨЈТ                           | Junction-to-top characterization parameter   | 16.4        | 25.3         | 17.9       | 8.9           | 4.5           | °C/W |
| ΨЈВ                           | Junction-to-board characterization parameter | 53.0        | 59.6         | 53.6       | 68.9          | 27.7          | °C/W |
| $R_{\theta JC(bot)}$          | Junction-to-case (bottom) thermal resistance | _           | _            | _          | _             | 19.1          | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.



#### 6.6 Electrical Characteristics for SN54LVC08A

over recommended operating free-air temperature range (unless otherwise noted)

|                  |                                                                         |                 | SN5                   | 4LVC08A            |      |    |  |
|------------------|-------------------------------------------------------------------------|-----------------|-----------------------|--------------------|------|----|--|
| PARAMETER        | TEST CONDITIONS                                                         | V <sub>cc</sub> | −55°C                 | UNIT               |      |    |  |
|                  |                                                                         |                 | MIN                   | TYP <sup>(1)</sup> | MAX  |    |  |
|                  | $I_{OH} = -100 \mu A$                                                   | 2.7 V to 3.6 V  | V <sub>CC</sub> – 0.2 |                    |      |    |  |
| V                | l – 12 mΛ                                                               | 2.7 V           | 2.2                   |                    |      | V  |  |
| V <sub>OH</sub>  | $I_{OH} = -12 \text{ mA}$                                               | 3 V             | 2.4                   |                    |      | V  |  |
|                  | $I_{OH} = -24 \text{ mA}$                                               | 3 V             | 2.2                   |                    |      |    |  |
|                  | I <sub>OL</sub> = 100 μA                                                | 2.7 V to 3.6 V  |                       |                    | 0.2  |    |  |
| V <sub>OL</sub>  | I <sub>OL</sub> = 12 mA                                                 | 2.7 V           |                       |                    | 0.4  | V  |  |
|                  | I <sub>OL</sub> = 24 mA                                                 | 3 V             |                       |                    | 0.55 |    |  |
| I <sub>I</sub>   | V <sub>I</sub> = 5.5 V or GND                                           | 3.6 V           |                       |                    | ±5   | μА |  |
| I <sub>CC</sub>  | $V_I = V_{CC}$ or GND, $I_O = 0$                                        | 3.6 V           |                       |                    | 10   | μА |  |
| Δl <sub>CC</sub> | One input at $V_{CC} - 0.6 \text{ V}$ , Other inputs at $V_{CC}$ or GND | 2.7 V to 3.6 V  |                       |                    | 500  | μА |  |
| C <sub>i</sub>   | $V_I = V_{CC}$ or GND                                                   | 3.3 V           |                       | 5                  |      | pF |  |

<sup>(1)</sup>  $T_A = 25^{\circ}C$ 

#### 6.7 Electrical Characteristics for SN74LVC08A

over recommended operating free-air temperature range (unless otherwise noted)

|                  |                                                                         |                 |                  |      | 5    | N74LVC08A      |      |                 |      |      |
|------------------|-------------------------------------------------------------------------|-----------------|------------------|------|------|----------------|------|-----------------|------|------|
| PARAMETER        | TEST CONDITIONS                                                         | V <sub>cc</sub> | T <sub>A</sub> = | 25°C |      | -40°C to +8    | 5°C  | -40°C to +125°C |      | UNIT |
|                  |                                                                         |                 | MIN              | TYP  | MAX  | MIN            | MAX  | MIN             | MAX  |      |
|                  | $I_{OH} = -100 \mu A$                                                   | 1.65 V to 3.6 V | $V_{CC} - 0.2$   |      |      | $V_{CC} - 0.2$ |      | $V_{CC} - 0.3$  |      |      |
|                  | $I_{OH} = -4 \text{ mA}$                                                | 1.65 V          | 1.29             |      |      | 1.2            |      | 1.05            |      |      |
| V                | $I_{OH} = -8 \text{ mA}$                                                | 2.3 V           | 1.9              |      |      | 1.7            |      | 1.55            |      | V    |
| V <sub>OH</sub>  | l – 12 mΛ                                                               | 2.7 V           | 2.2              |      |      | 2.2            |      | 2.05            |      | V    |
|                  | $I_{OH} = -12 \text{ mA}$                                               | 3 V             | 2.4              |      |      | 2.4            |      | 2.25            |      |      |
|                  | $I_{OH} = -24 \text{ mA}$                                               | 3 V             | 2.3              |      |      | 2.2            |      | 2               |      |      |
|                  | I <sub>OL</sub> = 100 μA                                                | 1.65 V to 3.6 V |                  |      | 0.1  |                | 0.2  |                 | 0.3  |      |
|                  | I <sub>OL</sub> = 4 mA                                                  | 1.65 V          |                  |      | 0.24 |                | 0.45 |                 | 0.6  |      |
| $V_{OL}$         | $I_{OL} = 8 \text{ mA}$                                                 | 2.3 V           |                  |      | 0.3  |                | 0.7  |                 | 0.75 | V    |
|                  | I <sub>OL</sub> = 12 mA                                                 | 2.7 V           |                  |      | 0.4  |                | 0.4  |                 | 0.6  |      |
|                  | I <sub>OL</sub> = 24 mA                                                 | 3 V             |                  |      | 0.55 |                | 0.55 |                 | 8.0  |      |
| I <sub>I</sub>   | $V_I = 5.5 \text{ V or GND}$                                            | 3.6 V           |                  |      | ±1   |                | ±5   |                 | ±20  | μΑ   |
| I <sub>CC</sub>  | $V_I = V_{CC}$ or GND, $I_O = 0$                                        | 3.6 V           |                  |      | 1    |                | 10   |                 | 40   | μΑ   |
| Δl <sub>CC</sub> | One input at $V_{CC} - 0.6 \text{ V}$ , Other inputs at $V_{CC}$ or GND | 2.7 V to 3.6 V  |                  |      | 500  |                | 500  |                 | 5000 | μΑ   |
| C <sub>i</sub>   | $V_I = V_{CC}$ or GND                                                   | 3.3 V           |                  | 5    |      |                |      |                 |      | pF   |

### 6.8 Switching Characteristics for SN54LVC08A

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3)

|             |                 |                |                 | SN54LV         | C08A |    |
|-------------|-----------------|----------------|-----------------|----------------|------|----|
| PARAMETER   | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> | –55°C<br>+125° | UNIT |    |
|             |                 |                |                 | MIN            | MAX  |    |
|             | A or D          | V              | 2.7 V           |                | 4.8  |    |
| <b>l</b> pd | A or B          | Ť              | 3.3 V ± 0.3 V   | 1              | 4.1  | ns |

Copyright © 1993–2019, Texas Instruments Incorporated



#### 6.9 Switching Characteristics for SN74LVC08A

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3)

|                        |                |                 |                                   | SN74LVC08A |     |                   |     |                    |     |      |    |
|------------------------|----------------|-----------------|-----------------------------------|------------|-----|-------------------|-----|--------------------|-----|------|----|
| PARAMETER FROM (INPUT) | TO<br>(OUTPUT) | V <sub>cc</sub> | T <sub>A</sub> = 25°C             |            | С   | -40°C to<br>+85°C |     | -40°C to<br>+125°C |     | UNIT |    |
|                        |                |                 |                                   | MIN        | TYP | MAX               | MIN | MAX                | MIN | MAX  |    |
|                        |                |                 | 1.8 V ± 0.15 V                    | 1          | 5   | 9.3               | 1   | 9.8                | 1   | 11.3 |    |
|                        | A or D         | _               | 2.5 V ± 0.2 V                     | 1          | 2.9 | 6.4               | 1   | 6.9                | 1   | 9    | 20 |
| t <sub>pd</sub>        | A or B         | Ť               | 2.7 V                             | 1          | 3   | 4.6               | 1   | 4.8                | 1   | 6    | ns |
|                        |                |                 | $3.3 \text{ V} \pm 0.3 \text{ V}$ | 1          | 2.6 | 3.9               | 1   | 4.1                | 1   | 5.5  |    |
| t <sub>sk(o)</sub>     |                |                 | 3.3 V ± 0.3 V                     |            |     |                   |     | 1                  |     | 1.5  | ns |

## 6.10 Operating Characteristics

 $T_A = 25$ °C

|                 | PARAMETER                              | TEST<br>CONDITIONS | V <sub>cc</sub> | TYP | UNIT |
|-----------------|----------------------------------------|--------------------|-----------------|-----|------|
|                 |                                        |                    | 1.8 V           | 7   |      |
| C <sub>pd</sub> | Power dissipation capacitance per gate | f = 10 MHz         | 2.5 V           | 9.8 | pF   |
|                 |                                        |                    | 3.3 V           | 10  |      |

## 6.11 Typical Characteristics





Figure 2. Propagation Delay (High to Low Transition) vs Load Capacitance



#### 7 Parameter Measurement Information



| TEST                               | S1                |
|------------------------------------|-------------------|
| t <sub>PLH</sub> /t <sub>PHL</sub> | Open              |
| t <sub>PLZ</sub> /t <sub>PZL</sub> | V <sub>LOAD</sub> |
| t <sub>PHZ</sub> /t <sub>PZH</sub> | GND               |

|   | $\sim$ | Α |   |    |   |   |   | т |
|---|--------|---|---|----|---|---|---|---|
| ш | .U     | А | v | CI | к | U | u |   |

| .,              | INF             | PUTS                           | .,                 | .,                  |       | _              | .,                    |
|-----------------|-----------------|--------------------------------|--------------------|---------------------|-------|----------------|-----------------------|
| V <sub>CC</sub> | VI              | t <sub>r</sub> /t <sub>f</sub> | V <sub>M</sub>     | V <sub>LOAD</sub>   | CL    | R <sub>L</sub> | <b>V</b> <sub>D</sub> |
| 1.8 V ± 0.15 V  | V <sub>CC</sub> | ≤2 ns                          | V <sub>CC</sub> /2 | 2 × V <sub>CC</sub> | 30 pF | <b>1 k</b> Ω   | 0.15 V                |
| 2.5 V ± 0.2 V   | V <sub>CC</sub> | ≤2 ns                          | V <sub>CC</sub> /2 | 2 × V <sub>CC</sub> | 30 pF | <b>500</b> Ω   | 0.15 V                |
| 2.7 V           | 2.7 V           | ≤2.5 ns                        | 1.5 V              | 6 V                 | 50 pF | <b>500</b> Ω   | 0.3 V                 |
| 3.3 V ± 0.3 V   | 2.7 V           | ≤2.5 ns                        | 1.5 V              | 6 V                 | 50 pF | <b>500</b> Ω   | 0.3 V                 |



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR≤ 10 MHz, Z<sub>O</sub> = 50 W.
- D. The outputs are measured one at a time, with one transition per measurement.
- E.  $t_{PLZ}$  and  $t_{PHZ}$  are the same as  $t_{dis}$ .
- F.  $t_{PZL}$  and  $t_{PZH}$  are the same as  $t_{en}$ .
- G.  $t_{PLH}$  and  $t_{PHL}$  are the same as  $t_{pd}$ .
- H. All parameters and waveforms are not applicable to all devices.

Figure 3. Load Circuit and Voltage Waveforms



## 8 Detailed Description

#### 8.1 Overview

The SN74LVC08 device contains four 2-input positive AND gate device and performs the Boolean function  $Y = A \times B$ . This device is useful when multiple AND function is used in the system.

#### 8.2 Functional Block Diagram



Figure 4. Logic Diagram, Each Gate (Positive Logic)

#### 8.3 Feature Description

#### 8.3.1 Balanced High-Drive CMOS Push-Pull Outputs

A balanced output allows the device to sink and source similar currents. The high drive capability of this device creates fast edges into light loads so routing and load conditions should be considered to prevent ringing. Additionally, the outputs of this device are capable of driving larger currents than the device can sustain without being damaged. It is important for the power output of the device to be limited to avoid thermal runaway and damage due to over-current. The electrical and thermal limits defined the in the *Absolute Maximum Ratings* must be followed at all times.

#### 8.3.2 Standard CMOS Inputs

Standard CMOS inputs are high impedance and are typically modelled as a resistor in parallel with the input capacitance given in the *Electrical Characteristics for SN54LVC08A* and *Electrical Characteristics for SN74LVC08A*. The worst case resistance is calculated with the maximum input voltage, given in the *Absolute Maximum Ratings*, and the maximum input leakage current, given in the *Electrical Characteristics for SN54LVC08A* and *Electrical Characteristics for SN74LVC08A*, using ohm's law (R = V ÷ I).

Signals applied to the inputs need to have fast edge rates, as defined by  $\Delta t/\Delta v$  in *Recommended Operating Conditions for SN54LVC08A* and *Recommended Operating Conditions for SN74LVC08A* to avoid excessive currents and oscillations. If a slow or noisy input signal is required, a device with a Schmitt-trigger input should be utilized to condition the input signal prior to the standard CMOS input.

### 8.3.3 Clamp Diodes

The inputs to this device have negative clamping diodes. The outputs to this device have both positive and negative clamping diodes as shown in Figure 5.

#### **CAUTION**

Voltages beyond the values specified in the *Absolute Maximum Ratings* table can cause damage to the device. The input negative-voltage and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed.



### **Feature Description (continued)**



Figure 5. Electrical Placement of Clamping Diodes for Each Input and Output

### 8.3.4 Over-voltage Tolerant Inputs

Input signals to this device can be driven above the supply voltage so long as they remain below the maximum input voltage value specified in the *Absolute Maximum Ratings*.

#### 8.4 Device Functional Modes

Table 1 lists the functional modes for the SN54LVC08A and SN74LVC08A devices.

**Table 1. Truth Table** 

| INP | UTS | OUTPUT |
|-----|-----|--------|
| Α   | В   | Y      |
| L   | L   | L      |
| L   | Н   | L      |
| Н   | L   | L      |
| Н   | Н   | Н      |



## 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 9.1 Application Information

The SN74LVC08A is used to drive CMOS device and used for implementing AND logic. The LVC family can support current drive of about 24 mA at 3-V  $V_{CC}$ . The inputs for SN74LVC08A are 5.5-V tolerant allowing it to translate down to  $V_{CC}$ .

### 9.2 Typical Application



Figure 6. Three Input AND Gate Implementation and Driving LED

#### 9.2.1 Design Requirements

This device uses CMOS technology and has balanced output drive. Take care to avoid bus contention because it can drive currents that would exceed maximum limits. The high drive will also create fast edges into light loads so routing and load conditions should be considered to prevent ringing.

#### 9.2.2 Detailed Design Procedure

SN74LVC08A contains four AND gates in one package which can be used for individual AND function or to implement complex Boolean logic. Figure 6 shows an example of implementing 3input AND function. AB are inputs for AND gate which are connected to another AND gate.  $Z=A\times B\times C$ . SN74LVC08A support high drive current of 24 mA which can be used to drive LEDs of even Drive low current signal FETs, an example is shown in Figure 6 TI recommends to use a series resistance to limit the current. If  $V_{CC}$  is 3 V, and LED current should be 10 mA, and the forward-voltage of LED is 2.5 V, then R as shown in Figure 6 is calculated using Equation 1:

$$R = (V_{CC} - V_{LED}) / I$$

$$R = (3 - 2.5) / 0.01 = 50 \Omega$$
(1)



## **Typical Application (continued)**

#### 9.2.3 Application Curves



## 10 Power Supply Recommendations

The power supply can be any voltage between the minimum and maximum supply voltage rating located in the *Recommended Operating Conditions* table.

The  $V_{CC}$  pin must have a good bypass capacitor to prevent power disturbance. TI recommends to use a 0.1- $\mu$ F capacitor. It is ok to parallel multiple bypass capacitors to reject different frequencies of noise. 0.1- $\mu$ F and 1- $\mu$ F capacitors are commonly used in parallel. The bypass capacitor should be installed as close to the power pin as possible for best results.



## 11 Layout

### 11.1 Layout Guidelines

When using multiple bit logic devices, inputs should not float. In many cases, functions or parts of functions of digital logic devices are unused. Some examples are when only two inputs of a triple-input AND gate are used, or when only 3 of the 4-buffer gates are used. Such input pins should not be left unconnected because the undefined voltages at the outside connections result in undefined operational states.

Specified in Figure 9 are rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that should be applied to any particular unused input depends on the function of the device. Generally they will be tied to GND or VCC, whichever makes more sense or is more convenient.

Even low data rate digital signals can have high frequency signal components due to fast edge rates. When a PCB trace turns a corner at a 90° angle, a reflection can occur. A reflection occurs primarily because of the change of width of the trace. At the apex of the turn, the trace width increases to 1.414 times the width. This increase upsets the transmission-line characteristics, especially the distributed capacitance and self–inductance of the trace which results in the reflection. Not all PCB traces can be straight and therefore some traces must turn corners. Figure 10 shows progressively better techniques of rounding corners. Only the last example (BEST) maintains constant trace width and minimizes reflections.

#### 11.2 Layout Examples



Figure 9. Proper Multi-Gate Input Termination Diagram



Figure 10. Trace Example



## 12 Device and Documentation Support

#### 12.1 Related Documentation

For related documentation see the following:

Implications of Slow or Floating CMOS Inputs, SCBA004

#### 12.2 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to order now.

Table 2. Related Links

| PARTS      | PRODUCT FOLDER | ORDER NOW  | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |
|------------|----------------|------------|---------------------|---------------------|---------------------|
| SN54LVC08A | Click here     | Click here | Click here          | Click here          | Click here          |
| SN74LVC08A | Click here     | Click here | Click here          | Click here          | Click here          |

#### 12.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 12.4 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.5 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

## 12.6 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 12.7 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser based versions of this data sheet, refer to the left hand navigation.

Copyright © 1993–2019, Texas Instruments Incorporated





6-Feb-2020

### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5)                     | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|------------------------------------------|---------|
| 5962-9753401Q2A  | ACTIVE | LCCC         | FK                 | 20   | 1              | TBD                        | POST-PLATE       | N / A for Pkg Type | -55 to 125   | 5962-<br>9753401Q2A<br>SNJ54LVC<br>08AFK | Samples |
| 5962-9753401QCA  | ACTIVE | CDIP         | J                  | 14   | 1              | TBD                        | Call TI          | N / A for Pkg Type | -55 to 125   | 5962-9753401QC<br>A<br>SNJ54LVC08AJ      | Samples |
| 5962-9753401QDA  | ACTIVE | CFP          | W                  | 14   | 1              | TBD                        | Call TI          | N / A for Pkg Type | -55 to 125   | 5962-9753401QD<br>A<br>SNJ54LVC08AW      | Samples |
| SN74LVC08AD      | ACTIVE | SOIC         | D                  | 14   | 50             | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 125   | LVC08A                                   | Samples |
| SN74LVC08ADBR    | ACTIVE | SSOP         | DB                 | 14   | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 125   | LC08A                                    | Samples |
| SN74LVC08ADBRE4  | ACTIVE | SSOP         | DB                 | 14   | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 125   | LC08A                                    | Samples |
| SN74LVC08ADBRG4  | ACTIVE | SSOP         | DB                 | 14   | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 125   | LC08A                                    | Samples |
| SN74LVC08ADE4    | ACTIVE | SOIC         | D                  | 14   | 50             | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 125   | LVC08A                                   | Samples |
| SN74LVC08ADG4    | ACTIVE | SOIC         | D                  | 14   | 50             | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 125   | LVC08A                                   | Samples |
| SN74LVC08ADR     | ACTIVE | SOIC         | D                  | 14   | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAU   SN      | Level-1-260C-UNLIM | -40 to 125   | LVC08A                                   | Samples |
| SN74LVC08ADRE4   | ACTIVE | SOIC         | D                  | 14   | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 125   | LVC08A                                   | Samples |
| SN74LVC08ADRG3   | ACTIVE | SOIC         | D                  | 14   | 2500           | Green (RoHS<br>& no Sb/Br) | SN               | Level-1-260C-UNLIM | -40 to 125   | LVC08A                                   | Samples |
| SN74LVC08ADRG4   | ACTIVE | SOIC         | D                  | 14   | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 125   | LVC08A                                   | Samples |
| SN74LVC08ADT     | ACTIVE | SOIC         | D                  | 14   | 250            | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 125   | LVC08A                                   | Samples |
| SN74LVC08ANSR    | ACTIVE | SO           | NS                 | 14   | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 125   | LVC08A                                   | Samples |





www.ti.com

6-Feb-2020

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5)                     | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|------------------------------------------|---------|
| SN74LVC08ANSRE4  | ACTIVE | SO           | NS                 | 14   | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM  | -40 to 125   | LVC08A                                   | Samples |
| SN74LVC08APW     | ACTIVE | TSSOP        | PW                 | 14   | 90             | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM  | -40 to 125   | LC08A                                    | Samples |
| SN74LVC08APWG4   | ACTIVE | TSSOP        | PW                 | 14   | 90             | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM  | -40 to 125   | LC08A                                    | Samples |
| SN74LVC08APWR    | ACTIVE | TSSOP        | PW                 | 14   | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU   SN      | Level-1-260C-UNLIM  | -40 to 125   | LC08A                                    | Samples |
| SN74LVC08APWRE4  | ACTIVE | TSSOP        | PW                 | 14   | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM  | -40 to 125   | LC08A                                    | Samples |
| SN74LVC08APWRG3  | ACTIVE | TSSOP        | PW                 | 14   | 2000           | Green (RoHS<br>& no Sb/Br) | SN               | Level-1-260C-UNLIM  | -40 to 125   | LC08A                                    | Samples |
| SN74LVC08APWRG4  | ACTIVE | TSSOP        | PW                 | 14   | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM  | -40 to 125   | LC08A                                    | Samples |
| SN74LVC08APWT    | ACTIVE | TSSOP        | PW                 | 14   | 250            | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM  | -40 to 125   | LC08A                                    | Samples |
| SN74LVC08APWTG4  | ACTIVE | TSSOP        | PW                 | 14   | 250            | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM  | -40 to 125   | LC08A                                    | Samples |
| SN74LVC08ARGYR   | ACTIVE | VQFN         | RGY                | 14   | 3000           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-2-260C-1 YEAR | -40 to 125   | LC08A                                    | Samples |
| SN74LVC08ARGYRG4 | ACTIVE | VQFN         | RGY                | 14   | 3000           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-2-260C-1 YEAR | -40 to 125   | LC08A                                    | Samples |
| SNJ54LVC08AFK    | ACTIVE | LCCC         | FK                 | 20   | 1              | TBD                        | POST-PLATE       | N / A for Pkg Type  | -55 to 125   | 5962-<br>9753401Q2A<br>SNJ54LVC<br>08AFK | Samples |
| SNJ54LVC08AJ     | ACTIVE | CDIP         | J                  | 14   | 1              | TBD                        | Call TI          | N / A for Pkg Type  | -55 to 125   | 5962-9753401QC<br>A<br>SNJ54LVC08AJ      | Samples |
| SNJ54LVC08AW     | ACTIVE | CFP          | W                  | 14   | 1              | TBD                        | Call TI          | N / A for Pkg Type  | -55 to 125   | 5962-9753401QD<br>A<br>SNJ54LVC08AW      | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

## PACKAGE OPTION ADDENDUM



6-Feb-2020

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN54LVC08A, SN74LVC08A:

Catalog: SN74LVC08A

Automotive: SN74LVC08A-Q1, SN74LVC08A-Q1

Enhanced Product: SN74LVC08A-EP, SN74LVC08A-EP

Military: SN54LVC08A

NOTE: Qualified Version Definitions:





6-Feb-2020

- Catalog TI's standard catalog product
- Automotive Q100 devices qualified for high-reliability automotive applications targeting zero defects
- Enhanced Product Supports Defense, Aerospace and Medical Applications
- Military QML certified for Military and Defense Applications

## PACKAGE MATERIALS INFORMATION

www.ti.com 9-Jun-2019

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN74LVC08ADR    | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| SN74LVC08ADR    | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.8                     | 6.5        | 9.5        | 2.1        | 8.0        | 16.0      | Q1               |
| SN74LVC08ADR    | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| SN74LVC08ADRG3  | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.8                     | 6.5        | 9.5        | 2.1        | 8.0        | 16.0      | Q1               |
| SN74LVC08ADRG4  | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| SN74LVC08ADRG4  | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| SN74LVC08ADT    | SOIC            | D                  | 14 | 250  | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| SN74LVC08ANSR   | SO              | NS                 | 14 | 2000 | 330.0                    | 16.4                     | 8.2        | 10.5       | 2.5        | 12.0       | 16.0      | Q1               |
| SN74LVC08APWR   | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74LVC08APWRG3 | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74LVC08APWRG4 | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74LVC08APWT   | TSSOP           | PW                 | 14 | 250  | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74LVC08ARGYR  | VQFN            | RGY                | 14 | 3000 | 330.0                    | 12.4                     | 3.75       | 3.75       | 1.15       | 8.0        | 12.0      | Q1               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 9-Jun-2019



\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74LVC08ADR    | SOIC         | D               | 14   | 2500 | 367.0       | 367.0      | 38.0        |
| SN74LVC08ADR    | SOIC         | D               | 14   | 2500 | 364.0       | 364.0      | 27.0        |
| SN74LVC08ADR    | SOIC         | D               | 14   | 2500 | 333.2       | 345.9      | 28.6        |
| SN74LVC08ADRG3  | SOIC         | D               | 14   | 2500 | 364.0       | 364.0      | 27.0        |
| SN74LVC08ADRG4  | SOIC         | D               | 14   | 2500 | 333.2       | 345.9      | 28.6        |
| SN74LVC08ADRG4  | SOIC         | D               | 14   | 2500 | 367.0       | 367.0      | 38.0        |
| SN74LVC08ADT    | SOIC         | D               | 14   | 250  | 210.0       | 185.0      | 35.0        |
| SN74LVC08ANSR   | SO           | NS              | 14   | 2000 | 367.0       | 367.0      | 38.0        |
| SN74LVC08APWR   | TSSOP        | PW              | 14   | 2000 | 367.0       | 367.0      | 35.0        |
| SN74LVC08APWRG3 | TSSOP        | PW              | 14   | 2000 | 364.0       | 364.0      | 27.0        |
| SN74LVC08APWRG4 | TSSOP        | PW              | 14   | 2000 | 367.0       | 367.0      | 35.0        |
| SN74LVC08APWT   | TSSOP        | PW              | 14   | 250  | 367.0       | 367.0      | 35.0        |
| SN74LVC08ARGYR  | VQFN         | RGY             | 14   | 3000 | 367.0       | 367.0      | 35.0        |

## FK (S-CQCC-N\*\*)

## LEADLESS CERAMIC CHIP CARRIER

28 TERMINAL SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a metal lid.
- D. Falls within JEDEC MS-004





NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. QFN (Quad Flatpack No-Lead) package configuration.
- D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- Pin 1 identifiers are located on both top and bottom of the package and within the zone indicated. The Pin 1 identifiers are either a molded, marked, or metal feature.
- G. Package complies to JEDEC MO-241 variation BA.



## RGY (S-PVQFN-N14)

## PLASTIC QUAD FLATPACK NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Bottom View

Exposed Thermal Pad Dimensions

4206353-2/P 03/14

NOTE: All linear dimensions are in millimeters



# RGY (S-PVQFN-N14)

## PLASTIC QUAD FLATPACK NO-LEAD



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.



## **MECHANICAL DATA**

## NS (R-PDSO-G\*\*)

# 14-PINS SHOWN

### PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



# W (R-GDFP-F14)

## CERAMIC DUAL FLATPACK



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only.
- E. Falls within MIL STD 1835 GDFP1-F14



CERAMIC DUAL IN LINE PACKAGE



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4040083-5/G





CERAMIC DUAL IN LINE PACKAGE



- 1. All controlling linear dimensions are in inches. Dimensions in brackets are in millimeters. Any dimension in brackets or parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This package is hermitically sealed with a ceramic lid using glass frit.
- His package is remitted by sealed with a ceramic its using glass mit.
   Index point is provided on cap for terminal identification only and on press ceramic glass frit seal only.
   Falls within MIL-STD-1835 and GDIP1-T14.



CERAMIC DUAL IN LINE PACKAGE



## D (R-PDSO-G14)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AB.



# D (R-PDSO-G14)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



PW (R-PDSO-G14)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
  - Sody length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153



# PW (R-PDSO-G14)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



## DB (R-PDSO-G\*\*)

## PLASTIC SMALL-OUTLINE

#### **28 PINS SHOWN**



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.

D. Falls within JEDEC MO-150

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated