# AUTOSWITCHING POWER MUX 

Check for Samples: TPS2112A, TPS2113A

## FEATURES

- Two-Input, One-Output Power Multiplexer with Low $\mathrm{r}_{\mathrm{DS}(\mathrm{on})}$ Switches:
- $84 \mathrm{~m} \Omega$ Typ (TPS2113A)
- $120 \mathrm{~m} \Omega$ Typ (TPS2112A)
- Reverse and Cross-Conduction Blocking
- Wide Operating Voltage: 2.8 V to 5.5 V
- Low Standby Current: $0.5 \mu \mathrm{~A}$ Typ
- Low Operating Current: $55 \mu \mathrm{~A}$ Typ
- Adjustable Current Limit
- Controlled Output Voltage Transition Time:
- Limits Inrush Current
- Minimizes Output Voltage Hold-Up Capacitance
- CMOS- and TTL-Compatible Control Inputs
- Auto-Switching Operating Mode
- Thermal Shutdown
- Available in TSSOP-8 and $3-\mathrm{mm} \times 3-\mathrm{mm}$ SON-8 Packages


## APPLICATIONS

- PCs
- PDAs
- Digital Cameras
- Modems
- Cell Phones
- Digital Radios
- MP3 Players


## DESCRIPTION

The TPS211xA family of power multiplexers enables seamless transition between two power supplies (such as a battery and a wall adapter), each operating at 2.8 V to 5.5 V and delivering up to 2 A , depending on package. The TPS211xA family includes extensive protection circuitry, including userprogrammable current limiting, thermal protection, inrush current control, seamless supply transition, cross-conduction blocking, and reverse-conduction blocking. These features greatly simplify designing power multiplexer applications.

TYPICAL APPLICATION


Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.
ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

AVAILABLE OPTIONS

| FEATURE |  | TPS2110A | TPS2111A | TPS2112A | TPS2113A | TPS2114A | TPS2115A |  |  |  |  |  |  |  |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Current Limit Adjustment Range | 0.31 A to <br> 0.75 A | 0.63 A to <br> 1.25 A | 0.31 A to <br> 0.75 A | 0.63 A to 2 A | 0.31 A to <br> 0.75 A | 0.63 A to 2 A |  |  |  |  |  |  |  |  |
|  | Manual | Yes | Yes |  | No | Yes | Yes |  |  |  |  |  |  |  |
|  | Automatic | Yes | Yes | Yes | Yes | Yes | Yes |  |  |  |  |  |  |  |
| Switch Status Output |  |  |  |  |  |  |  |  | No | No | Yes | Yes | Yes | Yes |

DEVICE INFORMATION ${ }^{(1)}$

| $\mathbf{T}_{\mathbf{A}}$ | PACKAGE | $\mathbf{I O U T}(\mathbf{A})$ | ORDERING NUMBER | PACKAGE MARKING |
| :---: | :---: | :---: | :---: | :---: |
| $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | TSSOP-8 (PW) | 0.75 | TPS2112APW | 2112 A |
|  |  | 1.25 | TPS2113APW | 2113 A |
|  | SON-8 (DRB) | 2 | TPS2113ADRB | PTOI |

(1) For the most current package and ordering information see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.

## ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

Over recommended junction temperature range, unless otherwise noted.

|  |  |  | TPS2112A, TPS2113A | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| Input | age range at pins IN1 | $\overline{\mathrm{EN}}, \mathrm{VSNS}, \mathrm{ILIM}{ }^{(2)}$ | -0.3 to 6 | V |
| Outpu | oltage range, $\mathrm{V}_{\text {O(OUT) }}$, | $\mathrm{AT}^{(2)}$ | -0.3 to 6 | V |
| Outpu | nk current, lo(STAT) |  | 5 | mA |
|  |  | TPS2112APW | 0.9 | A |
| Contin | us output current, $\mathrm{I}_{0}$ | TPS2113APW | 1.5 | A |
|  |  | TPS2113ADRB, $\mathrm{T}_{J} \leq 105^{\circ} \mathrm{C}$ | 2.5 | A |
| Contin | us total power dissipa |  | See Dissipation R | able |
| Junctio | temperature |  | Internally Li |  |
| ESD | Human body model |  | 2 | kV |
| ESD | Charged device mod |  | 500 | V |

(1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
(2) All voltages are with respect to GND.

## DISSIPATION RATINGS

| PACKAGE | DERATING FACTOR <br> ABOVE $\mathbf{T}_{\mathbf{A}}=\mathbf{2 5}^{\circ} \mathbf{C}$ | $\mathbf{T}_{\mathbf{A}} \leq \mathbf{2 5}{ }^{\circ} \mathbf{C}$ POWER <br> RATING | $\mathbf{T}_{\mathbf{A}}=\mathbf{7 0}{ }^{\circ} \mathbf{C}$ POWER <br> RATING | $\mathbf{T}_{\mathbf{A}}=\mathbf{8 5}{ }^{\circ} \mathbf{C}$ POWER <br> RATING |
| :---: | :---: | :---: | :---: | :---: |
| TSSOP-8 (PW) | $3.9 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | 387 mW | 213 mW | 155 mW |
| $\mathrm{SON}-8(\mathrm{DRB})^{(1)}$ | $25.0 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | 2.50 mW | 1.38 mW | 1.0 W |

[^0]
## RECOMMENDED OPERATING CONDITIONS

|  |  | TPS2112A, TPS2113A |  | UNIT |
| :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | NOM MAX |  |
| Input voltage at IN1, $\mathrm{V}_{\mathrm{I}(\mathrm{IN} 1)}$ | $\mathrm{V}_{1(\mathrm{IN} 2)} \geq 2.8 \mathrm{~V}$ | 1.5 | 5.5 | V |
|  | $\mathrm{V}_{1(\mathrm{IN} 2)}<2.8 \mathrm{~V}$ | 2.8 | 5.5 |  |
| Input voltage at IN2, $\mathrm{V}_{\mathrm{l}(\mathrm{IN} 2)}$ | $\mathrm{V}_{1(\mathrm{IN} 1)} \geq 2.8 \mathrm{~V}$ | 1.5 | 5.5 | V |
|  | $\mathrm{V}_{1(\mathrm{IN} 1)}<2.8 \mathrm{~V}$ | 2.8 | 5.5 |  |
| Input voltage: $\mathrm{V}_{1(\overline{\mathrm{EN}})}, \mathrm{V}_{\mathrm{l}(\mathrm{VSNS})}$ |  | 0 | 5.5 | V |
| Nominal current limit adjustment range, $\mathrm{l}_{\text {(OUT) }}{ }^{(1)}$ | TPS2112APW | 0.31 | 0.75 | A |
|  | TPS2113APW | 0.63 | 1.25 | A |
|  | TPS2113ADRB, $\mathrm{T}_{\mathrm{J}} \leq 105^{\circ} \mathrm{C}$ | 0.63 | 2 | A |
| Operating virtual junction temperature, $\mathrm{T}_{J}$ |  | -40 | 125 | ${ }^{\circ} \mathrm{C}$ |

(1) Minimum recommended current limit is based on accuracy considerations.

## ELECTRICAL CHARACTERISTICS: Power Switch

Over recommended operating junction temperature, $\mathrm{R}_{\text {ILIM }}=400 \Omega$, unless otherwise noted.

(1) The TPS211xA can switch a voltage as low as 1.5 V as long as there is a minimum of 2.8 V at one of the input power pins. In this specific case, the lower supply voltage has no effect on the IN1 and IN2 switch on-resistances.

## ELECTRICAL CHARACTERISTICS

Over recommended operating junction temperature, $\mathrm{I}_{\mathrm{O}(\mathrm{OUT})}=0 \mathrm{~A}$, and $\mathrm{R}_{\mathrm{ILIM}}=400 \Omega$, unless otherwise noted.

| PARAMETER |  | TEST CONDITIONS | TPS2112A, TPS2113A |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX |  |
| LOGIC INPUTS ( $\overline{\text { EN }}$ ) |  |  |  |  |  |  |
| High-level input voltage | $\mathrm{V}_{\mathrm{IH}}$ |  |  | 2 |  |  | V |
| Low-level input voltage | $\mathrm{V}_{\mathrm{IL}}$ |  |  |  | 0.7 | V |
| Input current |  | $\overline{\mathrm{EN}}=$ High, sink current |  |  | 1 | $\mu \mathrm{A}$ |
|  |  | $\overline{\mathrm{EN}}=$ Low, source current | 0.5 | 1.4 | 5 |  |
| SUPPLY AND LEAKAGE CURRENTS |  |  |  |  |  |  |
| Supply current from IN1 (operating) |  | $\begin{aligned} & \mathrm{V}_{\mathrm{I}(\mathrm{VSNS})}=1.5 \mathrm{~V}, \overline{\mathrm{EN}}=\text { Low (IN1 active) }, \\ & \mathrm{V}_{(\mathrm{IN} 1)}=5.5 \mathrm{~V}, \mathrm{~V}_{(\mathrm{IN} 2)}=3.3 \mathrm{~V} \end{aligned}$ |  | 55 | 90 | $\mu \mathrm{A}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{1(\mathrm{VSNS})}=1.5 \mathrm{~V}, \overline{\mathrm{EN}}=\text { Low }(\text { IN1 active }), \\ & \mathrm{V}_{(I(\mathrm{~N} 1)}=3.3 \mathrm{~V}, \mathrm{~V}_{(\mathrm{IN} 2)}=5.5 \mathrm{~V}, \end{aligned}$ |  | 1 | 12 |  |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{I}(\mathrm{VNSS})}=0 \mathrm{~V}, \overline{\mathrm{EN}}=\text { Low (IN2 active), } \\ & \mathrm{V}_{\mathrm{l}(\mathrm{IN} 1) \mathrm{I}}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{l}(\mathrm{~N} 2)}=3.3 \mathrm{~V} \end{aligned}$ |  |  | 75 |  |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IVSNS})}=0 \mathrm{~V}, \overline{\mathrm{EN}}=\text { Low (IN2 active) }, \\ & \mathrm{V}_{\mathrm{l}(\mathrm{~N} 1) \mathrm{I}}=3.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{l}(\mathrm{~N} 2)}=5.5 \mathrm{~V} \end{aligned}$ |  |  | 1 |  |
| Supply current from IN2 (operating) |  | $\begin{aligned} & \mathrm{V}_{1(\mathrm{VSNS})}=1.5 \mathrm{~V}, \overline{\mathrm{EN}}=\text { Low }(\text { IN1 active }), \\ & \mathrm{V}_{(\mathrm{IN} 1)}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{l}(\mathrm{IN} 2)}=3.3 \mathrm{~V} \end{aligned}$ |  |  | 1 | $\mu \mathrm{A}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{1(\mathrm{VSNS})}=1.5 \mathrm{~V}, \overline{\mathrm{EN}}=\text { Low }(\text { IN1 active }), \\ & \mathrm{V}_{(I(\mathrm{~N} 1)}=3.3 \mathrm{~V}, \mathrm{~V}_{(\mathrm{IN} 2)}=5.5 \mathrm{~V} \end{aligned}$ |  |  | 75 |  |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{I}(\mathrm{VSNS})}=0 \mathrm{~V}, \overline{\mathrm{EN}}=\mathrm{Low}(\mathrm{IN} 2 \text { active }), \\ & \mathrm{V}_{\mathrm{l}(\mathrm{IN} 1))}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{l}(\mathrm{IN} 2)}=3.3 \mathrm{~V} \end{aligned}$ |  | 1 | 12 |  |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{I}(\mathrm{VNSS})}=0 \mathrm{~V}, \overline{\mathrm{EN}}=\text { Low (IN2 active), } \\ & \mathrm{V}_{\mathrm{l}(\mathrm{IN} 1)}=3.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{l}(\mathrm{IN} 2)}=5.5 \mathrm{~V} \end{aligned}$ |  | 55 | 90 |  |

## ELECTRICAL CHARACTERISTICS (continued)

Over recommended operating junction temperature, $\mathrm{I}_{\mathrm{O}(\mathrm{OUT})}=0 \mathrm{~A}$, and $\mathrm{R}_{\mathrm{ILIM}}=400 \Omega$, unless otherwise noted.

| PARAMETER |  | TEST CONDITIONS | TPS2112A, TPS2113A |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX |  |
| SUPPLY AND LEAKAGE CURRENTS, Continued |  |  |  |  |  |  |
| Quiescent current from IN1 (standby) |  |  | $\begin{aligned} & \overline{\mathrm{EN}}=\text { High (inactive), } \mathrm{V}_{\mathrm{l}(\mathrm{~N} 1)}=5.5 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{I}(\mathrm{IN} 2)}=3.3 \mathrm{~V} \end{aligned}$ |  | 0.5 | 2 | $\mu \mathrm{A}$ |
|  |  | $\begin{aligned} & \overline{\mathrm{EN}}=\text { High (inactive), } \mathrm{V}_{(\mathrm{IN} 1)}=3.3 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{I}(\mathrm{~N} 2)}=5.5 \mathrm{~V} \end{aligned}$ |  |  | 1 |  |  |
| Quiescent current from IN2 (standby) |  | $\begin{aligned} & \overline{\mathrm{EN}}=\text { High (inactive), } \mathrm{V}_{(\mathrm{IN} 1)}=5.5 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{l}(\mathrm{~N} 2)}=3.3 \mathrm{~V} \end{aligned}$ |  |  | 1 | $\mu \mathrm{A}$ |  |
|  |  | $\begin{aligned} & \overline{\mathrm{EN}}=\text { High (inactive), } \mathrm{V}_{\mathrm{l}(\mathrm{~N} 1)}=3.3 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{l}(\mathrm{IN} 2)}=5.5 \mathrm{~V} \end{aligned}$ |  | 0.5 | 2 |  |  |
| Forward leakage current from IN1 (measured from OUT to GND) |  | $\overline{\mathrm{EN}}=\operatorname{High}$ (inactive), $\mathrm{V}_{\text {I(IN1) }}=5.5 \mathrm{~V}$, IN2 open, $\mathrm{V}_{\mathrm{O}(\mathrm{OUT})}=0 \mathrm{~V}$ (shorted), $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ |  | 0.1 | 5 | $\mu \mathrm{A}$ |  |
| Forward leakage current from IN2 (measured from OUT to GND) |  | $\overline{\mathrm{EN}}=\text { High (inactive), } \mathrm{V}_{(I(\mathrm{~N} 2)}=5.5 \mathrm{~V}, \mathrm{IN} 1 \text { open, }$ $\mathrm{V}_{\mathrm{O}(\mathrm{OUT})}=0 \mathrm{~V} \text { (shorted), } \mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ |  | 0.1 | 5 | $\mu \mathrm{A}$ |  |
| Reverse leakage current to INx (measured from INx to GND) |  | $\begin{aligned} & \overline{\mathrm{EN}}=\text { High (inactive), } \mathrm{V}_{\mathrm{l}(\mathrm{INx})}=0 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{O}(\mathrm{OUT})}=5.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{J}}=25^{\circ} \mathrm{C} \end{aligned}$ |  | 0.3 | 5 | $\mu \mathrm{A}$ |  |
| STAT OUTPUT |  |  |  |  |  |  |  |
| Leakage current |  | $\mathrm{V}_{\mathrm{O}(\text { STAT })}=5.5 \mathrm{~V}$ |  | 0.01 | 1 | $\mu \mathrm{A}$ |  |
| Saturation voltage |  | $\mathrm{I}_{\text {(STAT })}=2 \mathrm{~mA}, \mathrm{IN} 1$ switch is on |  | 0.13 | 0.4 | V |  |
| Deglitch time (falling edge only) |  |  |  | 150 |  | $\mu \mathrm{s}$ |  |
| CURRENT LIMIT CIRCUIT |  |  |  |  |  |  |  |
| Current limit accuracy | TPS2112A | $\mathrm{R}_{\text {ILIM }}=400 \Omega$ | 0.51 | 0.63 | 0.80 | A |  |
|  |  | $\mathrm{R}_{\text {ILIM }}=700 \Omega$ | 0.30 | 0.36 | 0.50 |  |  |
|  | TPS2113A | $\mathrm{R}_{\text {ILIM }}=400 \Omega$ | 0.95 | 1.25 | 1.56 | A |  |
|  |  | $\mathrm{R}_{\text {ILIM }}=700 \Omega$ | 0.47 | 0.71 | 0.99 |  |  |
| Current limit settling time | $\mathrm{t}_{\mathrm{d}}$ | Time for short-circuit output current to settle within $10 \%$ of its steady state value. |  | 1 |  | ms |  |
| Input current at ILIM |  | $\mathrm{V}_{\text {I(ILM) }}=0 \mathrm{~V}$ | -15 |  | 0 | $\mu \mathrm{A}$ |  |
| VSNS COMPARATOR |  |  |  |  |  |  |  |
| VSNS threshold voltage |  | $\mathrm{V}_{\text {I(VSNS) }} \uparrow$ | 0.78 | 0.80 | 0.82 | V |  |
|  |  | $\mathrm{V}_{\text {I(VSNS) }} \downarrow$ | 0.735 | 0.755 | 0.775 |  |  |
| VSNS comparator hysteresis |  |  | 30 |  | 60 | mV |  |
| Deglitch of VSNS comparator (both $\uparrow \downarrow$ ) |  |  | 90 | 150 | 220 | $\mu \mathrm{s}$ |  |
| Input current |  | $0 \mathrm{~V} \leq \mathrm{V}_{\text {(1VSNS })} \leq 5.5 \mathrm{~V}$ | -1 |  | 1 | $\mu \mathrm{A}$ |  |
| UVLO |  |  |  |  |  |  |  |
| IN1 and IN2 UVLO |  | Falling edge | 1.15 | 1.25 |  | V |  |
|  |  | Rising edge |  | 1.30 | 1.35 |  |  |
| IN1 and IN2 UVLO hysteresis |  |  | 30 | 57 | 65 | mV |  |
| Internal $\mathrm{V}_{\mathrm{DD}}$ UVLO (the higher of IN1 and IN2) |  | Falling edge | 2.4 | 2.53 |  | V |  |
|  |  | Rising edge |  | 2.58 | 2.8 |  |  |
| Internal $\mathrm{V}_{\mathrm{DD}}$ UVLO hysteresis |  |  | 30 | 50 | 75 | mV |  |
| UVLO deglitch for IN1, IN2 |  | Falling edge |  | 110 |  | $\mu \mathrm{s}$ |  |

## ELECTRICAL CHARACTERISTICS (continued)

Over recommended operating junction temperature, $\mathrm{I}_{(\mathrm{OUT})}=0 \mathrm{~A}$, and $\mathrm{R}_{\mathrm{ILIM}}=400 \Omega$, unless otherwise noted.

| PARAMETER |  | TEST CONDITIONS | TPS2112A, TPS2113A |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX |  |
| REVERSE CONDUCTION BLOCKING |  |  |  |  |  |  |
| Minimum output-to-input voltage difference to block switching | $\Delta \mathrm{V}_{\text {(ı_block) }}$ |  | $\overline{\mathrm{EN}}=$ high, $\mathrm{V}_{\mathrm{l}(\mathrm{IN} 1)}=3.3 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{I}(\mathrm{N} 2)}=\mathrm{V}_{\mathrm{I}(\mathrm{VSNS})}$ $=0 \mathrm{~V}$. Connect OUT to a $5-\mathrm{V}$ supply through a series $1-\mathrm{k} \Omega$ resistor. Let $\overline{\mathrm{EN}}=$ low. Slowly decrease the supply voltage until OUT connects to IN1. | 80 | 100 | 120 | mV |
| THERMAL SHUTDOWN |  |  |  |  |  |  |
| Thermal shutdown threshold |  | TPS211xA is in current limit. | 135 |  |  | ${ }^{\circ} \mathrm{C}$ |
| Recovery from thermal shutdown |  | TPS211xA is in current limit. | 125 |  |  | ${ }^{\circ} \mathrm{C}$ |
| Hysteresis |  |  |  | 10 |  | ${ }^{\circ} \mathrm{C}$ |
| IN2-IN1 COMPARATORS |  |  |  |  |  |  |
| Hysteresis of IN2-IN1 comparator |  |  | 0.1 |  | 0.2 | V |
| Deglitch of IN2-IN1 comparator (both $\uparrow \downarrow$ ) |  |  | 10 | 20 | 50 | $\mu \mathrm{s}$ |

## SWITCHING CHARACTERISTICS

Over recommended operating junction temperature, $\mathrm{V}_{\mathrm{I}(\mathbb{N} 1)}=\mathrm{V}_{\mathrm{I}(\mathrm{IN} 2)}=5.5 \mathrm{~V}$, and $\mathrm{R}_{\mathrm{ILIM}}=400 \Omega$, unless otherwise noted.

| PARAMETER |  | TEST CONDITIONS |  | TPS2112A |  |  | TPS2113A |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| $t_{R}$ | Output rise time from an enable |  |  | $\begin{aligned} & \mathrm{V}_{1(\mathrm{~N} 1)}=\mathrm{V}_{1(\mathbb{N} 2)}=5 \mathrm{~V}, \\ & \mathrm{~V}_{1(\mathrm{SNS})}=1.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \hline \mathrm{T}_{J}=25^{\circ} \mathrm{C}, \\ & \mathrm{C}_{\mathrm{L}}=1 \mu \mathrm{~F}, \\ & \mathrm{I}_{\mathrm{L}}=500 \mathrm{~mA} \text {; see } \\ & \text { Figure 1(a). } \\ & \hline \end{aligned}$ | 0.5 | 1.0 | 1.5 | 1 | 1.8 | 3 | ms |
| $\mathrm{t}_{\mathrm{F}}$ | Output fall time from a disable | $\begin{aligned} & \mathrm{V}_{1(\mathrm{~N} 1)}=\mathrm{V}_{\mathrm{l(IN2)}}=5 \mathrm{~V}, \\ & \mathrm{~V}_{1(\mathrm{SNS})=}=1.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \mathrm{T}_{J}=25^{\circ} \mathrm{C}, \\ & \mathrm{C}_{\mathrm{L}}=1 \mu \mathrm{~F}, \\ & \mathrm{I}_{\mathrm{L}}=500 \mathrm{~mA} \text {; see } \\ & \text { Figure 1(a). } \end{aligned}$ | 0.35 | 0.5 | 0.7 | 0.5 | 1 | 2 | ms |
| $\mathrm{t}_{\mathrm{T}}$ | Transition time | IN1 to IN2 transition, $\begin{aligned} & \mathrm{V}_{1(\mathrm{~N} 1)}=3.3 \mathrm{~V}, \\ & \mathrm{~V}_{1(\mathrm{~N} 2)}=5 \mathrm{~V}, \\ & \mathrm{~V}_{1(\overline{\mathrm{EN}})}=0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \mathrm{T}_{J}=125^{\circ} \mathrm{C}, \\ & \mathrm{C}_{\mathrm{L}}=10 \mu \mathrm{~F}, \\ & \mathrm{I}_{\mathrm{L}}=500 \mathrm{~mA} \text {; measure } \end{aligned}$ $\text { transition time as } 10 \%$ <br> to $90 \%$ rise time or from 3.4 V to 4.8 V on $\mathrm{V}_{\mathrm{O} \text { (OUT). }}$. See Figure 1(b). |  | 40 | 60 |  | 40 | 60 | $\mu \mathrm{s}$ |
| tPLH1 | Turn-on propagation delay from an enable | $\mathrm{V}_{l(\mathbb{N} 1)}=\mathrm{Vl}_{(\mathrm{IN} 2)}=5 \mathrm{~V}$ <br> Measured from enable to $10 \%$ of $\mathrm{V}_{\text {O(OUT) }}, \mathrm{V}_{\text {I(SNS) }}=$ 1.5 V | $\begin{aligned} & \mathrm{T}_{J}=25^{\circ} \mathrm{C}, \\ & \mathrm{C}_{\mathrm{L}}=10 \mu \mathrm{~F}, \\ & \mathrm{I}_{\mathrm{L}}=500 \mathrm{~mA} \text {; see } \\ & \text { Figure 1(a). } \\ & \hline \end{aligned}$ |  | 0.5 |  |  | 1 |  | ms |
| $\mathrm{t}_{\text {PHL1 }}$ | Turn-off propagation delay from a disable | $\mathrm{V}_{((\mathbb{N} 1)}=\mathrm{Vl}_{(\mathbb{N} 2)}=5 \mathrm{~V}$ <br> Measured from disable to $90 \%$ of $\mathrm{V}_{\text {O(OUT) }}, \mathrm{V}_{\text {I(SNS) }}=$ 1.5 V | $\begin{aligned} & \mathrm{T}_{J}=25^{\circ} \mathrm{C}, \\ & \mathrm{C}_{\mathrm{L}}=10 \mu \mathrm{~F}, \\ & \mathrm{I}_{\mathrm{L}}=500 \mathrm{~mA} \text {; see } \\ & \text { Figure 1(a). } \end{aligned}$ |  | 3 |  |  | 5 |  | ms |
| tPLH2 | Switch-over rising propagation delay | Logic 1 to Logic 0 transition on VSNS, $\begin{aligned} & \mathrm{V}_{1(\mathrm{IN} 1)}=1.5 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{I}(\mathrm{IN} 2)}=5 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{l}(\mathrm{EN})}=0 \mathrm{~V}, \end{aligned}$ <br> Measured from VSNS to $10 \%$ of $\mathrm{V}_{\text {O(OUT) }}$ | $\begin{aligned} & \mathrm{T}_{J}=25^{\circ} \mathrm{C}, \\ & \mathrm{C}_{\mathrm{L}}=10 \mu \mathrm{~F}, \\ & \mathrm{I}_{\mathrm{L}}=500 \mathrm{~mA} \text {; see } \\ & \text { Figure } 1(\mathrm{c}) . \end{aligned}$ |  | 40 | 100 |  | 40 | 100 | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\text {PHL2 }}$ | Switch-over falling propagation delay | Logic 0 to Logic 1 transition on VSNS, <br> $\mathrm{V}_{\mathrm{V}(\mathrm{IN} 1)}=1.5 \mathrm{~V}$, <br> $\mathrm{V}_{1(\mathrm{I} 2)}=5 \mathrm{~V}$, <br> $\mathrm{V}_{\text {(EN) }}=0 \mathrm{~V}$, <br> Measured from VSNS to <br> $90 \%$ of $\mathrm{V}_{\text {O(OUT) }}$ | $\begin{aligned} & \mathrm{T}_{J}=25^{\circ} \mathrm{C}, \\ & \mathrm{C}_{\mathrm{L}}=10 \mu \mathrm{~F}, \\ & \mathrm{I}_{\mathrm{L}}=500 \mathrm{~mA} \text {; see } \\ & \text { Figure } 1(\mathrm{c}) . \end{aligned}$ | 2 | 3 | 10 | 2 | 5 | 10 | ms |

## PARAMETER MEASUREMENT INFORMATION

## TIMING WAVEFORMS


(a)

(b)

(c)

Figure 1. Propagation Delays and Transition Timing Waveforms

## DEVICE INFORMATION

## TRUTH TABLE

| $\overline{\mathbf{E N}}$ | $\mathbf{V}_{\mathbf{I ( V S N S})}>\mathbf{0 . 8} \mathbf{V}^{(\mathbf{1 )}}$ | $\mathbf{V}_{\mathbf{l ( I N 2 )}}>\mathbf{V}_{\mathbf{I ( I N 1 )}}$ | STAT | OUT $^{(\mathbf{2})}$ |
| :---: | :---: | :---: | :---: | :---: |
| 0 | Yes | X | 0 | IN1 |
| 0 | No | No | 0 | IN1 |
| 0 | No | Yes | Hi-Z | IN2 |
| 1 | X | X | 0 | Hi-Z |

(1) $X=$ Don't care.
(2) The undervoltage lockout circuit causes the output (OUT) to go Hi-Z if the selected power supply does not exceed the IN1/IN2 UVLO, or if neither of the supplies exceeds the internal $\mathrm{V}_{\mathrm{DD}}$ UVLO.

## PIN CONFIGURATIONS



Table 1. TERMINAL FUNCTIONS

| TERMINAL |  | 1/0 | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| NAME | NO. |  |  |
| EN | 2 | 1 | TTL- and CMOS-compatible input with a $1-\mu \mathrm{A}$ pull-up. The Truth Table illustrates the functionality of $\overline{\mathrm{EN}}$. |
| GND | 5 | Power | Ground |
| IN1 | 8 | 1 | Primary power switch input. The IN1 switch can be enabled only if the IN1 supply is above the UVLO threshold and at least one supply exceeds the internal $\mathrm{V}_{\mathrm{DD}}$ UVLO. |
| IN2 | 6 | 1 | Secondary power switch input. The IN2 switch can be enabled only if the IN2 supply is above the UVLO threshold and at least one supply exceeds the internal $V_{D D}$ UVLO. |
| ILIM | 4 | 1 | A resistor ( $\mathrm{R}_{\text {ILIM }}$ ) from ILIM to GND sets the current limit ( $\mathrm{L}_{\mathrm{L}}$ ) to $250 / \mathrm{R}_{\text {IIIM }}$ and $500 / \mathrm{R}_{\text {IIM }}$ for the TPS2112A and TPS2113A, respectively. |
| OUT | 7 | 0 | Power switch output |
| STAT | 1 | 0 | STAT is an open-drain output that is Hi -Z if the IN2 switch is ON. STAT pulls low if the IN1 switch is ON or if OUT is $\mathrm{Hi}-\mathrm{Z}$ (that is, $\overline{\mathrm{EN}}$ is equal to logic ' 0 ') |
| VSNS | 3 | 1 | An internal power FET connects OUT to IN1 if the VSNS voltage is greater than 0.8 V . Otherwise, the FET connects OUT to the higher of IN1 and IN2. The Truth Table illustrates the functionality of VSNS. |
| Pad | - | Power | DRB package only. Connect to GND. Must be connected to large copper area in order to meet stated package dissipation ratings. |

## FUNCTIONAL BLOCK DIAGRAM



## TYPICAL CHARACTERISTICS



Figure 2.


Figure 3.

## TYPICAL CHARACTERISTICS (continued)

OUTPUT SWITCHOVER VOLTAGE DROOP


Output Switchover Voltage Droop Test Circuit
Figure 4.

Note: To initialize the TPS2113A for this test, set input VSNS equal to 0 V , turn on the $5-\mathrm{V}$ supply, and then turn on switch SW1.

## TYPICAL CHARACTERISTICS (continued)

OUTPUT SWITCHOVER VOLTAGE DROOP VS
LOAD CAPACITANCE



Output Switchover Voltage Droop Test Circuit
Figure 5.

Note: To initialize the TPS2113A for this test, set input VSNS equal to 0 V , turn on the $\mathrm{V}_{\mathrm{I}}$ supply, and then turn on switch SW1.

## TYPICAL CHARACTERISTICS (continued)




Auto Switchover Voltage Droop Test Circuit
Figure 6.

## TYPICAL CHARACTERISTICS (continued)

INRUSH CURRENT



Output Capacitor Inrush Current Test Circuit
Figure 7.

TYPICAL CHARACTERISTICS (continued)


Figure 8.


Figure 10.

SWITCH ON-RESISTANCE SUPPLY VOLTAGE


Figure 9.

IN1 SUPPLY CURRENT
vs
SUPPLY VOLTAGE


Figure 11.

TYPICAL CHARACTERISTICS (continued)

SUPPLY CURRENT
vs
JUNCTION TEMPERATURE


Figure 12.

SUPPLY CURRENT
vs
JUNCTION TEMPERATURE


Figure 13.

## APPLICATION INFORMATION

Some applications have two energy sources, one of which should be used in preference to another. Figure 14 shows a circuit that will connect IN1 to OUT until the voltage at IN1 falls below a user-specified value. Once the voltage on IN1 falls below this value, the TPS2112A/3A will select the higher of the two supplies. This usually means that the TPS2112A/3A will swap to IN2.


Figure 14. Auto-Selecting for a Dual Power-Supply Application
In Figure 15, the multiplexer selects between two power supplies based upon the VSNS logic signal. OUT connects to $\operatorname{IN} 1$ if VSNS is logic '1'; otherwise, OUT connects to $\operatorname{IN} 2$ if $\mathrm{V}_{\mathbb{I N} 2}$ is greater than $\mathrm{V}_{\operatorname{IN} 1}$. The logic thresholds for the VSNS terminal are compatible with both TTL and CMOS logic.


Figure 15. Manually Switching Power Sources

## DETAILED DESCRIPTION

## AUTO-SWITCHING MODE

The TPS2112A/3A only supports the auto-switching mode. In this mode, OUT connects to $\operatorname{IN} 1$ if $\mathrm{V}_{\text {IVSNS }}$ is greater than 0.8 V , otherwise OUT connects to the higher of IN1 and IN2.
The VSNS terminal includes hysteresis equal to $3.75 \%$ to $7.5 \%$ of the threshold selected for transition from the primary supply to the higher of the two supplies. This hysteresis helps avoid repeated switching from one supply to the other due to resistive drops.

## N-CHANNEL MOSFETs

Two internal high-side power MOSFETs implement a single-pole double-throw (SPDT) switch. Digital logic selects the IN1 switch, IN2 switch, or no switch (Hi-Z state). The MOSFETs have no parallel diodes so output-toinput current cannot flow when the FET is off. An integrated comparator prevents turn-on of a FET switch if the output voltage is greater than the input voltage.

## CROSS-CONDUCTION BLOCKING

The switching circuitry ensures that both power switches will never conduct at the same time. A comparator monitors the gate-to-source voltage of each power FET and allows a FET to turn on only if the gate-to-source voltage of the other FET is below the turn-on threshold voltage.

## REVERSE-CONDUCTION BLOCKING

When the TPS211xA switches from a higher-voltage supply to a lower-voltage supply, current can potentially flow back from the load capacitor into the lower-voltage supply. To minimize such reverse conduction, the TPS211xA will not connect a supply to the output until the output voltage has fallen to within 100 mV of the supply voltage. Once a supply has been connected to the output, it will remain connected regardless of output voltage.

## CHARGE PUMP

The higher of supplies $\operatorname{IN} 1$ and $\operatorname{IN} 2$ powers the internal charge pump. The charge pump provides power to the current limit amplifier and allows the output FET gate voltage to be higher than the IN1 and IN2 supply voltages. A gate voltage that is higher than the source voltage is necessary to turn on the N-channel FET.

## CURRENT LIMITING

A resistor $\mathrm{R}_{\text {ILIM }}$ from ILIM to GND sets the current limit to $250 / \mathrm{R}_{\text {ILIM }}$ and $500 / \mathrm{R}_{\text {ILIM }}$ for the TPS2112A and TPS2113A, respectively. Setting resistor $\mathrm{R}_{\text {LIIM }}$ equal to zero is not recommended as that disables current limiting.

## OUTPUT VOLTAGE SLEW-RATE CONTROL

The TPS2112A/3A slews the output voltage at a slow rate when OUT switches to IN1 or IN2 from the Hi-Z state (see the Truth Table). A slow slew rate limits the inrush current into the load capacitor. High inrush currents can glitch the voltage bus and cause a system to hang up or reset. It can also cause reliability issues-like pit the connector power contacts, when hot-plugging a load such as a PCI card. The TPS2112A/3A slews the output voltage at a much faster rate when OUT switches between IN1 and IN2. The fast rate minimizes the output voltage droop and reduces the output voltage hold-up capacitance requirement.

## REVISION HISTORY

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.
Changes from Revision B (March 2010) to Revision C Page

- Changed description of power supplies in Description section ..... 1
- Changed Current Limit Adjustment Range parameter TPS2113A and TPS2115A specifications in Available Options table ..... 2
- Added $\mathrm{I}_{\text {OUT }}$ column to Device Information table, changed table name ..... 2
- Changed Continuous output current parameter in Absolute Maximum Ratings table ..... 2
- Changed Current limit adjustment range parameter in Recommended Operating Conditions table ..... 3
- Added footnote 1 to Recommended Operating Conditions table ..... 3
- Changed second paragraph in Application Information section ..... 16
Changes from Revision A (February, 2006) to Revision B ..... Page
- Updated document to current format ..... 1
- Deleted package information from Available Options table ..... 2
- Revised Ordering Information table ..... 2
- Deleted storage temperature, operating virtual junction temperature range, and lead temperature specificationsfrom, added electrostatic discharge and junction temperature specifications to Absolute Maximum Ratings table;deleted ESD Protection table2
- Added DRB package information and footnote to Dissipation Ratings table ..... 2


## PACKAGING INFORMATION

| Orderable Device | Status <br> (1) | Package Type | Package Drawing | Pins | Package Qty | Eco Plan <br> (2) | Lead/Ball Finish <br> (6) | MSL Peak Temp <br> (3) | Op Temp ( ${ }^{\circ} \mathrm{C}$ ) | Device Marking <br> (4/5) | Samples |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TPS2112APW | ACTIVE | TSSOP | PW | 8 | 150 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | 2112A | Samples |
| TPS2112APWR | ACTIVE | TSSOP | PW | 8 | 2000 | Green (RoHS \& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | 2112A | Samples |
| TPS2113ADRBR | ACTIVE | SON | DRB | 8 | 3000 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | PTOI | Samples |
| TPS2113ADRBT | ACTIVE | SON | DRB | 8 | 250 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | PTOI | Samples |
| TPS2113APW | ACTIVE | TSSOP | PW | 8 | 150 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | 2113A | Samples |
| TPS2113APWR | ACTIVE | TSSOP | PW | 8 | 2000 | Green (RoHS \& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | 2113A | Samples |

${ }^{(1)}$ The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available
OBSOLETE: TI has discontinued the production of the device.
${ }^{(2)}$ RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed $0.1 \%$ by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement
${ }^{(3)}$ MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
${ }^{(4)}$ There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
${ }^{(5)}$ Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device
${ }^{(6)}$ Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width

Important Information and Disclaimer:The information provided on this page represents Tl's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall Tl's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by Tl to Customer on an annual basis.

## TAPE AND REEL INFORMATION



| Device | Package Type | Package Drawing | Pins | SPQ | Reel Diameter (mm) | Reel Width W1 (mm) | $\begin{gathered} \mathrm{AO} \\ (\mathrm{~mm}) \end{gathered}$ | $\begin{gathered} \mathrm{BO} \\ (\mathrm{~mm}) \end{gathered}$ | $\begin{gathered} \mathrm{KO} \\ (\mathrm{~mm}) \end{gathered}$ | $\begin{gathered} \mathrm{P} 1 \\ (\mathrm{~mm}) \end{gathered}$ | $\begin{gathered} \mathrm{W} \\ (\mathrm{~mm}) \end{gathered}$ | Pin1 Quadrant |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TPS2113ADRBR | SON | DRB | 8 | 3000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 |
| TPS2113ADRBT | SON | DRB | 8 | 250 | 180.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 |


*All dimensions are nominal

| Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TPS2113ADRBR | SON | DRB | 8 | 3000 | 367.0 | 367.0 | 35.0 |
| TPS2113ADRBT | SON | DRB | 8 | 250 | 210.0 | 185.0 | 35.0 |



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.


4218876/A
NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.


SOLDER MASK DETAILS

NOTES: (continued)
4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.


SOLDER PASTE EXAMPLE BASED ON 0.125 mm THICK STENCIL

NOTES: (continued)
6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.


DETAIL A
TYPICAL

## NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
5. Reference JEDEC registration MO-153, variation AA.


NOTES: (continued)
6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.


SOLDER PASTE EXAMPLE
BASED ON 0.125 mm THICK STENCIL
SCALE:10X

NOTES: (continued)
8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.
Tl's products are provided subject to Tl's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for TI products.


[^0]:    (1) See TI application note SLMA002 for mounting recommendations.

