SN74LS377, SN74LS378, SN74LS379 OCTAL, HEX, AND QUAD D-TYPE FLIP-FLOPS WITH ENABLE SDLS167 – OCTOBER 1976 – REVISED MARCH 1988

- 'LS377 and 'LS378 Contain Eight and Six Flip-Flops, Respectively, with Single-Rail Outputs
- 'LS379 Contains Four Flip-Flops with Double-Rail Outputs
- Individual Data Input to Each Flip-Flop
- Applications Include: Buffer/Storage Registers Shift Registers Pattern Generators

#### description

These monolithic, positive-edge-triggered flip-flops utilize TTL circuitry to implement D-type flip-flop logic with an enable input. The 'LS377, 'LS378, and 'LS379 devices are similar to 'LS273, 'LS174, and 'LS175, respectively, but feature a common enable instead of a common clear.

Information at the D inputs meeting the setup time requirements is transferred to the Q outputs on the positive-going edge of the clock pulse if the enable input  $\overline{G}$  is low. Clock triggering occurs at a particular voltage level and is not directly related to the transition time of the positive-going pulse. When the clock input is at either the high or low level, the D input signal has no effect at the output. The circuits are designed to prevent false clocking by transitions at the  $\overline{G}$  input.

These flip-flops are guaranteed to respond to clock frequencies ranging from 0 to 30 MHz while maximum clock frequency is typically 40 megahertz. Typical power dissipation is 10 milliwatts per flip-flop.

| FUNCT | ION  | TABLE  |
|-------|------|--------|
| (EACH | FLIF | -FLOP) |

|   | INPUT | S    | OUT            | PUTS                        |
|---|-------|------|----------------|-----------------------------|
| Ĝ | CLOCK | DATA | Q              | ā                           |
| н | X     | х    | Q <sub>0</sub> | ā <sub>0</sub>              |
| L | t     | н    | н              | L                           |
| L | †     | L    | L.             | н                           |
| х | L     | х    | Q0             | $\overline{\mathbf{Q}}_{0}$ |

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



| SN54LS377 J P.<br>SN74LS377 DW OR<br>(TOP VIEW)        |                                                                  |
|--------------------------------------------------------|------------------------------------------------------------------|
| $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | VCC<br>80<br>80<br>70<br>70<br>60<br>60<br>50<br>50<br>50<br>CLK |
| SN54LS377 FK F                                         | ACKAGE                                                           |
| (TOP VIEW)                                             |                                                                  |
|                                                        |                                                                  |

SN54LS377, SN54LS378, SN54LS379,



NC - No internal connection

Copyright © 1988, Texas Instruments Incorporated

# SN54LS377, SN54LS378, SN54LS379, SN74LS377, SN74LS378, SN74LS379 OCTAL, HEX, AND QUAD D-TYPE FLIP-FLOPS WITH ENABLE

SDLS167 – OCTOBER 1976 – REVISED MARCH 1988

#### SN54LS379 . . . J OR W PACKAGE SN74LS379 . . . D OR N PACKAGE (TOP VIEW)

| 1<br>2<br>3<br>4<br>5<br>6<br>7 | U16<br>15<br>14<br>13<br>12<br>11<br>10 | Vcc<br>40<br>40<br>40<br>30<br>30<br>30<br>30 |
|---------------------------------|-----------------------------------------|-----------------------------------------------|
| 7<br>8                          | 10<br>9                                 | Цза<br>Дсгк                                   |
|                                 |                                         |                                               |



NC - No internal connection

#### logic diagram (positive logic)



#### logic symbols<sup>†</sup>



<sup>†</sup> These symbols are in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers shown are for DW, J, and N packages.



### SN54LS377, SN54LS378, SN54LS379, SN74LS377, SN74LS378, SN74LS379 OCTAL, HEX, AND QUAD D-TYPE FLIP-FLOPS WITH ENABLE SDLS167 - OCTOBER 1976 - REVISED MARCH 1988

schematics of inputs and outputs



#### absolute maximum rating over operating free-air temperature range (unless otherwise noted)

| Supply voltage, VCC (see Note 1)                                                                                    | 1 |
|---------------------------------------------------------------------------------------------------------------------|---|
| Input voltage                                                                                                       |   |
| Operating free-air temperature range: SN54LS'                                                                       | 2 |
| SN74LS'                                                                                                             | 2 |
| Storage temperature range $\ldots$ | 2 |

NOTE 1: Voltage values are with respect to network ground terminal.



### SN54LS377, SN54LS378, SN54LS379, SN74LS377, SN74LS378, SN74LS379 OCTAL, HEX, AND QUAD D-TYPE FLIP-FLOPS WITH ENABLE

SDLS167 - OCTOBER 1976 - REVISED MARCH 1988

#### recommended operating conditions

|                                    |                       |     | SN54LS | 5'   | SN74LS' |          |      |      |
|------------------------------------|-----------------------|-----|--------|------|---------|----------|------|------|
|                                    |                       | MIN | NOM    | MAX  | MIN     | NOM      | MAX  | UNIT |
| Supply voltage, VCC                |                       | 4.5 | 5      | 5,5  | 4.75    | 5        | 5,25 | V    |
| High-level output current, IOH     |                       |     |        | -400 |         |          | -400 | μA   |
| Low-level output current, IOL      |                       |     |        | 4    |         |          | 8    | mA   |
| Clock frequency, fclock            |                       | 0   |        | 30   | 0       |          | 30   | MHz  |
| Width of clock pulse, tw           |                       | 20  |        |      | 20      |          |      | ns   |
|                                    | Data input            | 201 |        |      | 201     |          |      |      |
| Setup time, t <sub>su</sub>        | Enable active-state   | 25† |        |      | 251     |          |      | ns   |
|                                    | Enable inactive-state | 10† |        |      | 101     |          |      | 1    |
| Hold time, th                      | Data and enable       | 51  |        |      | 51      | <u>}</u> |      | ns   |
| Operating free-air temperature, TA |                       | -55 |        | 125  | 0       |          | 70   | °c   |

<sup>†</sup>The arrow indicates that the rising edge of the clock pulse is used for reference.

#### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|                 | PARAMETER                                 | те                                       | T CONDITIONS                                        | t                                                  |     | SN54LS | 1    |     |              |      |      |
|-----------------|-------------------------------------------|------------------------------------------|-----------------------------------------------------|----------------------------------------------------|-----|--------|------|-----|--------------|------|------|
|                 |                                           | 16                                       | ST CONDITIONS                                       |                                                    | MIN | TYP‡   | MAX  | MIN | TYP‡         | MAX  | UNIT |
| VIH             | High-level input voltage                  |                                          |                                                     |                                                    | 2   |        |      | 2   |              |      | V    |
| VIL             | Low-level input voltage                   |                                          |                                                     |                                                    |     |        | 0.7  |     |              | 0.8  | V    |
| VIK             | Input clamp voltage                       | VCC = MIN,                               | 11 = -18 mA                                         |                                                    |     |        | -1.5 |     |              | -1.5 | V    |
| v <sub>он</sub> | High-level output voltage                 | V <sub>CC</sub> = MIN,<br>VIL = VIL max, | V <sub>IH</sub> = 2 V,<br>I <sub>OH</sub> = -400 μA |                                                    | 2.5 | 3.5    |      | 2.7 | 3.5          |      | v    |
| VOL             | Low-level output voltage                  | V <sub>CC</sub> = MIN,<br>VIL = VIL max  | V <sub>IH</sub> = 2 V,                              | $I_{OL} = 4 \text{ mA}$<br>$I_{OL} = 8 \text{ mA}$ |     | 0.25   | 0.4  |     | 0.25<br>0.35 | 0.4  | v    |
| II.             | Input current at<br>maximum input voltage | V <sub>CC</sub> = MAX,                   | V <sub>I</sub> = 7 V                                |                                                    |     |        | 0.1  |     |              | 0,1  | mA   |
| Чн              | High-level input current                  | V <sub>CC</sub> = MAX,                   | V1 = 2.7 V                                          |                                                    |     |        | 20   |     |              | 20   | μA   |
| μL              | Low-level input current                   | V <sub>CC</sub> = MAX,                   | VI = 0.4 V                                          |                                                    |     |        | -0.4 |     |              | -0.4 | mA   |
| los             | Short-circuit output current§             | V <sub>CC</sub> = MAX                    |                                                     |                                                    | -20 |        | -100 | -20 |              | -100 | mA   |
|                 |                                           |                                          |                                                     | 'LS377                                             |     | 17     | 28   |     | 17           | 28   | mA   |
| ICC             | Supply current                            | V <sub>CC</sub> = MAX,                   | See Note 2                                          | 'LS378                                             |     | 13     | 22   |     | 13           | 22   | mA   |
|                 |                                           |                                          |                                                     | 'LS379                                             |     | 9      | 15   |     | 9            | 15   | mA   |

<sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

<sup>‡</sup> All typical values are at  $V_{CC} = 5 V$ ,  $T_A = 25^{\circ}C$ .

§ Note more than one input should be shorted at a time, and duration of the short-circuit should not exceed one second.

NOTE 2: With all outputs open and ground applied to all data and enable inputs, ICC is measured after a momentary ground, then 4.5 V, is applied to clock.

#### switching characteristics, $V_{CC} = 5 V$ , $T_A = 25^{\circ}C$

| PARAMETER                                                        | TEST CONDITIONS | MIN | түр | MAX | UNIT |
|------------------------------------------------------------------|-----------------|-----|-----|-----|------|
| f <sub>max</sub> Maximum clock frequency                         | CL = 15 pF,     | 30  | 40  |     | MHz  |
| tPLH Propagation delay time, low-to-high-level output from clock | RL = 2 kΩ       |     | 17  | 27  | ns   |
| tPHL Propagation delay time, high-to-low-level output from clock | See Note 3      |     | 18  | 27  | ns   |

NOTE 3: Load circuits and voltage waveforms are shown in Section 1.





6-Feb-2020

### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | •       | Pins | •    | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking                | Samples |
|------------------|--------|--------------|---------|------|------|----------------------------|------------------|--------------------|--------------|-------------------------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)                        | (6)              | (3)                |              | (4/5)                         |         |
| 5962-8992501EA   | ACTIVE | CDIP         | J       | 16   | 1    | TBD                        | Call TI          | N / A for Pkg Type | -55 to 125   | 5962-8992501EA<br>SNJ54LS378J | Samples |
| JM38510/32504BRA | ACTIVE | CDIP         | J       | 20   | 1    | TBD                        | Call TI          | N / A for Pkg Type | -55 to 125   | JM38510/<br>32504BRA          | Samples |
| JM38510/32504BRA | ACTIVE | CDIP         | J       | 20   | 1    | TBD                        | Call TI          | N / A for Pkg Type | -55 to 125   | JM38510/<br>32504BRA          | Samples |
| JM38510/32504BSA | ACTIVE | CFP          | W       | 20   | 1    | TBD                        | Call TI          | N / A for Pkg Type | -55 to 125   | JM38510/<br>32504BSA          | Samples |
| JM38510/32504BSA | ACTIVE | CFP          | W       | 20   | 1    | TBD                        | Call TI          | N / A for Pkg Type | -55 to 125   | JM38510/<br>32504BSA          | Samples |
| M38510/32504BRA  | ACTIVE | CDIP         | J       | 20   | 1    | TBD                        | Call TI          | N / A for Pkg Type | -55 to 125   | JM38510/<br>32504BRA          | Samples |
| M38510/32504BRA  | ACTIVE | CDIP         | J       | 20   | 1    | TBD                        | Call TI          | N / A for Pkg Type | -55 to 125   | JM38510/<br>32504BRA          | Samples |
| M38510/32504BSA  | ACTIVE | CFP          | W       | 20   | 1    | TBD                        | Call TI          | N / A for Pkg Type | -55 to 125   | JM38510/<br>32504BSA          | Samples |
| M38510/32504BSA  | ACTIVE | CFP          | W       | 20   | 1    | TBD                        | Call TI          | N / A for Pkg Type | -55 to 125   | JM38510/<br>32504BSA          | Samples |
| SN54LS377J       | ACTIVE | CDIP         | J       | 20   | 1    | TBD                        | Call TI          | N / A for Pkg Type | -55 to 125   | SN54LS377J                    | Samples |
| SN54LS377J       | ACTIVE | CDIP         | J       | 20   | 1    | TBD                        | Call TI          | N / A for Pkg Type | -55 to 125   | SN54LS377J                    | Samples |
| SN54LS378J       | ACTIVE | CDIP         | J       | 16   | 1    | TBD                        | Call TI          | N / A for Pkg Type | -55 to 125   | SN54LS378J                    | Samples |
| SN54LS378J       | ACTIVE | CDIP         | J       | 16   | 1    | TBD                        | Call TI          | N / A for Pkg Type | -55 to 125   | SN54LS378J                    | Samples |
| SN54LS379J       | ACTIVE | CDIP         | J       | 16   | 1    | TBD                        | Call TI          | N / A for Pkg Type | -55 to 125   | SN54LS379J                    | Samples |
| SN54LS379J       | ACTIVE | CDIP         | J       | 16   | 1    | TBD                        | Call TI          | N / A for Pkg Type | -55 to 125   | SN54LS379J                    | Samples |
| SN74LS377DW      | ACTIVE | SOIC         | DW      | 20   | 25   | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | 0 to 70      | L\$377                        | Samples |
| SN74LS377DW      | ACTIVE | SOIC         | DW      | 20   | 25   | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | 0 to 70      | LS377                         | Samples |
| SN74LS377DWR     | ACTIVE | SOIC         | DW      | 20   | 2000 | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | 0 to 70      | LS377                         | Samples |



## PACKAGE OPTION ADDENDUM

6-Feb-2020

| Orderable Device | Status | Package Type | •       | Pins | •    | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking                | Sample |
|------------------|--------|--------------|---------|------|------|----------------------------|------------------|--------------------|--------------|-------------------------------|--------|
|                  | (1)    |              | Drawing |      | Qty  | (2)                        | (6)              | (3)                |              | (4/5)                         |        |
| SN74LS377DWR     | ACTIVE | SOIC         | DW      | 20   | 2000 | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | 0 to 70      | LS377                         | Sampl  |
| SN74LS377N       | ACTIVE | PDIP         | Ν       | 20   | 20   | Pb-Free<br>(RoHS)          | NIPDAU           | N / A for Pkg Type | 0 to 70      | SN74LS377N                    | Sampl  |
| SN74LS377N       | ACTIVE | PDIP         | Ν       | 20   | 20   | Pb-Free<br>(RoHS)          | NIPDAU           | N / A for Pkg Type | 0 to 70      | SN74LS377N                    | Sampl  |
| SN74LS377NE4     | ACTIVE | PDIP         | Ν       | 20   | 20   | Pb-Free<br>(RoHS)          | NIPDAU           | N / A for Pkg Type | 0 to 70      | SN74LS377N                    | Sampl  |
| SN74LS377NE4     | ACTIVE | PDIP         | Ν       | 20   | 20   | Pb-Free<br>(RoHS)          | NIPDAU           | N / A for Pkg Type | 0 to 70      | SN74LS377N                    | Sampl  |
| SN74LS377NSR     | ACTIVE | SO           | NS      | 20   | 2000 | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | 0 to 70      | 74LS377                       | Sampl  |
| SN74LS377NSR     | ACTIVE | SO           | NS      | 20   | 2000 | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | 0 to 70      | 74LS377                       | Sampl  |
| SN74LS378D       | ACTIVE | SOIC         | D       | 16   | 40   | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | 0 to 70      | LS378                         | Sampl  |
| SN74LS378D       | ACTIVE | SOIC         | D       | 16   | 40   | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | 0 to 70      | LS378                         | Samp   |
| SN74LS378DR      | ACTIVE | SOIC         | D       | 16   | 2500 | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | 0 to 70      | LS378                         | Samp   |
| SN74LS378DR      | ACTIVE | SOIC         | D       | 16   | 2500 | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | 0 to 70      | LS378                         | Sampl  |
| SN74LS378N       | ACTIVE | PDIP         | Ν       | 16   | 25   | Green (RoHS<br>& no Sb/Br) | NIPDAU           | N / A for Pkg Type | 0 to 70      | SN74LS378N                    | Samp   |
| SN74LS378N       | ACTIVE | PDIP         | Ν       | 16   | 25   | Green (RoHS<br>& no Sb/Br) | NIPDAU           | N / A for Pkg Type | 0 to 70      | SN74LS378N                    | Samp   |
| SNJ54LS377J      | ACTIVE | CDIP         | J       | 20   | 1    | TBD                        | Call TI          | N / A for Pkg Type | -55 to 125   | SNJ54LS377J                   | Samp   |
| SNJ54LS377J      | ACTIVE | CDIP         | J       | 20   | 1    | TBD                        | Call TI          | N / A for Pkg Type | -55 to 125   | SNJ54LS377J                   | Samp   |
| SNJ54LS377W      | ACTIVE | CFP          | W       | 20   | 1    | TBD                        | Call TI          | N / A for Pkg Type | -55 to 125   | SNJ54LS377W                   | Samp   |
| SNJ54LS377W      | ACTIVE | CFP          | W       | 20   | 1    | TBD                        | Call TI          | N / A for Pkg Type | -55 to 125   | SNJ54LS377W                   | Samp   |
| SNJ54LS378J      | ACTIVE | CDIP         | J       | 16   | 1    | TBD                        | Call TI          | N / A for Pkg Type | -55 to 125   | 5962-8992501EA<br>SNJ54LS378J | Samp   |
| SNJ54LS378J      | ACTIVE | CDIP         | J       | 16   | 1    | TBD                        | Call TI          | N / A for Pkg Type | -55 to 125   | 5962-8992501EA                | Samp   |



6-Feb-2020

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)      | (6)              | (3)                |              | (4/5)          |         |
|                  |        |              |         |      |         |          |                  |                    |              | SNJ54LS378J    |         |
| SNJ54LS379FK     | ACTIVE | LCCC         | FK      | 20   | 1       | TBD      | POST-PLATE       | N / A for Pkg Type | -55 to 125   | SNJ54LS        | Samples |
|                  |        |              |         |      |         |          |                  |                    |              | 379FK          | bampies |
| SNJ54LS379FK     | ACTIVE | LCCC         | FK      | 20   | 1       | TBD      | POST-PLATE       | N / A for Pkg Type | -55 to 125   | SNJ54LS        | Samples |
|                  |        |              |         |      |         |          |                  |                    |              | 379FK          | Samples |
| SNJ54LS379J      | ACTIVE | CDIP         | J       | 16   | 1       | TBD      | Call TI          | N / A for Pkg Type | -55 to 125   | SNJ54LS379J    | Slas    |
|                  |        |              |         |      |         |          |                  |                    |              |                | Samples |
| SNJ54LS379J      | ACTIVE | CDIP         | J       | 16   | 1       | TBD      | Call TI          | N / A for Pkg Type | -55 to 125   | SNJ54LS379J    | Samples |
|                  |        |              |         |      |         |          |                  |                    |              |                | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



### PACKAGE OPTION ADDENDUM

6-Feb-2020

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN54LS377, SN54LS378, SN74LS377, SN74LS378 :

• Catalog: SN74LS377, SN74LS378

• Military: SN54LS377, SN54LS378

NOTE: Qualified Version Definitions:

#### Catalog - TI's standard catalog product

• Military - QML certified for Military and Defense Applications

## PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

### TAPE AND REEL INFORMATION





### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| SN74LS377DWR                | SOIC            | DW                 | 20 | 2000 | 330.0                    | 24.4                     | 10.8       | 13.3       | 2.7        | 12.0       | 24.0      | Q1               |
| SN74LS377NSR                | SO              | NS                 | 20 | 2000 | 330.0                    | 24.4                     | 8.4        | 13.0       | 2.5        | 12.0       | 24.0      | Q1               |
| SN74LS378DR                 | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

## PACKAGE MATERIALS INFORMATION

6-May-2017



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74LS377DWR | SOIC         | DW              | 20   | 2000 | 367.0       | 367.0      | 45.0        |
| SN74LS377NSR | SO           | NS              | 20   | 2000 | 367.0       | 367.0      | 45.0        |
| SN74LS378DR  | SOIC         | D               | 16   | 2500 | 333.2       | 345.9      | 28.6        |

J (R-GDIP-T\*\*) 14 LEADS SHOWN

CERAMIC DUAL IN-LINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

J (R-GDIP-T\*\*) 14 LEADS SHOWN

CERAMIC DUAL IN-LINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

## N (R-PDIP-T\*\*)

PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- $\triangle$  The 20 pin end lead shoulder width is a vendor option, either half or full width.



## **DW0020A**



## **PACKAGE OUTLINE**

### SOIC - 2.65 mm max height

SOIC



NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side.
- 5. Reference JEDEC registration MS-013.



## DW0020A

## **EXAMPLE BOARD LAYOUT**

### SOIC - 2.65 mm max height

SOIC



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## DW0020A

## **EXAMPLE STENCIL DESIGN**

### SOIC - 2.65 mm max height

SOIC



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



W (R-GDFP-F20)

CERAMIC DUAL FLATPACK



- NOTES: A. All linear dimensions are in inches (millimeters).
  - This drawing is subject to change without notice. В.
  - C. This package can be hermetically sealed with a ceramic lid using glass frit.
    D. Index point is provided on cap for terminal identification only.
    E. Falls within Mil-Std 1835 GDFP2-F20



LEADLESS CERAMIC CHIP CARRIER

FK (S-CQCC-N\*\*) 28 TERMINAL SHOWN



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

- C. This package can be hermetically sealed with a metal lid.
- D. Falls within JEDEC MS-004



D (R-PDSO-G16)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



4211283-4/E 08/12

## D (R-PDSO-G16) PLASTIC SMALL OUTLINE Stencil Openings (Note D) Example Board Layout (Note C) –16x0,55 -14x1,27 -14x1,27 16x1,50 5,40 5.40 Example Non Soldermask Defined Pad Example Pad Geometry (See Note C) 0,60 .55 Example 1. Solder Mask Opening (See Note E) -0,07 All Around

NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
   E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



### MECHANICAL DATA

### PLASTIC SMALL-OUTLINE PACKAGE

#### 0,51 0,35 ⊕0,25⊛ 1,27 8 14 0,15 NOM 5,60 8,20 5,00 7,40 $\bigcirc$ Gage Plane ₽ 0,25 7 1 1,05 0,55 0-10 Δ 0,15 0,05 Seating Plane — 2,00 MAX 0,10PINS \*\* 14 16 20 24 DIM 10,50 10,50 12,90 15,30 A MAX A MIN 9,90 9,90 12,30 14,70 4040062/C 03/03

NOTES: A. All linear dimensions are in millimeters.

NS (R-PDSO-G\*\*)

**14-PINS SHOWN** 

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated