- 2-V to $5.5-\mathrm{V} \mathrm{V}_{\mathrm{cc}}$ Operation
- Max $\mathrm{t}_{\mathrm{pd}}$ of 8 ns at 5 V
- Typical $\mathrm{V}_{\text {OLP }}$ (Output Ground Bounce) $<0.8 \mathrm{~V}$ at $\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$
- Typical $\mathrm{V}_{\mathrm{OHV}}$ (Output $\mathrm{V}_{\mathrm{OH}}$ Undershoot) $>2.3 \mathrm{~V}$ at $\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$
- Support Mixed-Mode Voltage Operation on All Ports
- $\mathrm{I}_{\text {off }}$ Supports Partial-Power-Down Mode Operation
- Latch-Up Performance Exceeds 250 mA Per JESD 17
- ESD Protection Exceeds JESD 22
- 2000-V Human-Body Model (A114-A)
- 200-V Machine Model (A115-A)
- 1000-V Charged-Device Model (C101)

SN54LV573A . . . J OR W PACKAGE SN74LV573A . . . DB, DGV, DW, NS, OR PW PACKAGE (TOP VIEW)


SN74LV573A . . RGY PACKAGE
(TOP VIEW)


SN54LV573A . . . FK PACKAGE
(TOP VIEW)


## description/ordering information

ORDERING INFORMATION

| TA | PACKAGE ${ }^{\dagger}$ |  | ORDERABLE PART NUMBER | TOP-SIDE MARKING |
| :---: | :---: | :---: | :---: | :---: |
| $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | QFN - RGY | Reel of 1000 | SN74LV573ARGYR | LV573A |
|  | SOIC - DW | Tube of 25 | SN74LV573ADW | LV573A |
|  |  | Reel of 2000 | SN74LV573ADWR |  |
|  | SOP - NS | Reel of 2000 | SN74LV573ANSR | 74LV573A |
|  | SSOP - DB | Reel of 2000 | SN74LV573ADBR | LV573A |
|  | TSSOP - PW | Tube of 70 | SN74LV573APW | LV573A |
|  |  | Reel of 2000 | SN74LV573APWR |  |
|  |  | Reel of 250 | SN74LV573APWT |  |
|  | TVSOP - DGV | Reel of 2000 | SN74LV573ADGVR | LV573A |
|  | VFBGA - GQN | Reel of 1000 | SN74LV573AGQNR | LV573A |
| $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ | CDIP - J | Tube of 20 | SNJ54LV573AJ | SNJ54LV573AJ |
|  | CFP - W | Tube of 85 | SNJ54LV573AW | SNJ54LV573AW |
|  | LCCC - FK | Tube of 55 | SNJ54LV573AFK | SNJ54LV573AFK |

${ }^{\dagger}$ Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com $/ \mathrm{sc} /$ package.

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

## description/ordering information (continued)

The 'LV573A devices are octal transparent D-type latches designed for 2-V to $5.5-\mathrm{V} \mathrm{V}_{\mathrm{CC}}$ operation.
These devices feature 3 -state outputs designed specifically for driving highly capacitive or relatively low-impedance loads. This device is particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers.
While the latch-enable (LE) input is high, the Q outputs follow the data (D) inputs. When LE is taken low, the Q outputs are latched at the logic levels set up at the $D$ inputs.
A buffered output-enable (OE) input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without need for interface or pullup components.
$\overline{O E}$ does not affect the internal operations of the latches. Old data can be retained or new data can be entered while the outputs are in the high-impedance state.
To ensure the high-impedance state during power up or power down, OE should be tied to $\mathrm{V}_{\mathrm{CC}}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

This device is fully specified for partial-power-down applications using $\mathrm{I}_{\text {off. }}$. The $\mathrm{I}_{\text {off }}$ circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.


## terminal assignments

|  | 1 | 2 | 3 | 4 |
| :---: | :---: | :---: | :---: | :---: |
| A | 1D | $\overline{\text { OE }}$ | $\mathrm{V}_{\mathrm{CC}}$ | 1Q |
| B | 3D | 3Q | 2D | 2Q |
| C | 5D | 4D | 5Q | 4Q |
| D | 7D | 7Q | 6D | 6Q |
| E | GND | 8D | LE | 8Q |


| $c$ |  |  |
| :---: | :---: | :---: |
| FUNCTION TABLE <br> (each latch) |  |  |
| INPUTS    <br> OE OUTPUT D Q <br> L H H H <br> L H L L <br> L L X $Q_{0}$ <br> H X X Z |  |  |

## logic diagram (positive logic)



Pin numbers shown are for the DB, DGV, DW, FK, J, NS, PW, RGY, and W packages.

## absolute maximum ratings over operating free-air temperature range (unless otherwise noted) $\dagger$



Voltage range applied to any output in the high-impedance
or power-off state, $\mathrm{V}_{\mathrm{O}}$ (see Note 1) ........................................................... -0.5 V to 7 V
Output voltage range applied in the high or low state, $\mathrm{V}_{\mathrm{O}}$ (see Notes 1 and 2) $\ldots . .-0.5 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$
Input clamp current, $\mathrm{I}_{\mathrm{IK}}\left(\mathrm{V}_{\mathrm{I}}<0\right)$........................................................................ 20 mA



Package thermal impedance, $\theta_{\mathrm{JA}}$ (see Note 3): DB package ..................................... $70^{\circ} \mathrm{C} / \mathrm{W}$
(see Note 3): DGV package . ........................................ 92. ${ }^{\circ} \mathrm{C} / \mathrm{W}$
(see Note 3): DW package . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $58^{\circ} \mathrm{C} / \mathrm{W}$
(see Note 3): GQN package ...................................... $78^{\circ} \mathrm{C} / \mathrm{W}$
(see Note 3): NS package .......................................... $60^{\circ} \mathrm{C} / \mathrm{W}$
(see Note 3): PW package . ........................................... $83^{\circ} \mathrm{C} / \mathrm{W}$
(see Note 4): RGY package .......................................... $37^{\circ} \mathrm{C} / \mathrm{W}$
Storage temperature range, $\mathrm{T}_{\text {stg }}$
$-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$
$\dagger$ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output current ratings are observed.
2. This value is limited to 5.5 V maximum.
3. The package thermal impedance is calculated in accordance with JESD 51-7.
4. The package thermal impedance is calculated in accordance with JESD 51-5.
recommended operating conditions (see Note 5)

|  |  |  | SN54LV573A | SN74LV573A |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN MAX | MIN MAX | UNT |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply voltage |  | 25.5 | 25.5 | V |
|  |  | $\mathrm{V}_{\mathrm{CC}}=2 \mathrm{~V}$ | 1.5 | 1.5 |  |
|  |  | $\mathrm{V}_{\mathrm{CC}}=2.3 \mathrm{~V}$ to 2.7 V | $\mathrm{V}_{\mathrm{CC}} \times 0.7$ | $\mathrm{V}_{C C} \times 0.7$ |  |
| $V_{\text {IH }}$ | Hign-level input volage | $\mathrm{V}_{C C}=3 \mathrm{~V}$ to 3.6 V | $\mathrm{V}_{\mathrm{CC}} \times 0.7$ | $\mathrm{V}_{\mathrm{CC}} \times 0.7$ | V |
|  |  | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ to 5.5 V | $\mathrm{V}_{\mathrm{CC}} \times 0.7$ | $\mathrm{V}_{\mathrm{CC}} \times 0.7$ |  |
|  |  | $\mathrm{V}_{\mathrm{CC}}=2 \mathrm{~V}$ | 0.5 | 0.5 |  |
|  | Low-level input volt | $\mathrm{V}_{C C}=2.3 \mathrm{~V}$ to 2.7 V | $\mathrm{V}_{\mathrm{CC}} \times 0.3$ | $\mathrm{V}_{\mathrm{CC}} \times 0.3$ |  |
| $V_{\text {IL }}$ | Low-level input volage | $\mathrm{V}_{C C}=3 \mathrm{~V}$ to 3.6 V | $\mathrm{V}_{\mathrm{CC}} \times 0.3$ | $\mathrm{V}_{\mathrm{CC}} \times 0.3$ | V |
|  |  | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ to 5.5 V | $\mathrm{V}_{\text {CC }} \times 0.3$ | $\mathrm{V}_{\mathrm{CC}} \times 0.3$ |  |
| $\mathrm{V}_{1}$ | Input voltage |  | $0 \quad 5.5$ | $0 \quad 5.5$ | V |
|  |  | High or low state | $0 \quad \mathrm{VCC}$ | $0 \quad \mathrm{~V}_{\text {CC }}$ |  |
| $\mathrm{V}_{0}$ | Output voltage | 3-state | 0 -5.5 | $0 \quad 5.5$ | V |
|  |  | $\mathrm{V}_{\mathrm{CC}}=2 \mathrm{~V}$ | A -50 | -50 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{C C}=2.3 \mathrm{~V}$ to 2.7 V | $)$ ) -2 | -2 |  |
| IOH | current | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}$ to 3.6 V | -8 | -8 | mA |
|  |  | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ to 5.5 V | Q -16 | -16 |  |
|  |  | $\mathrm{V}_{C C}=2 \mathrm{~V}$ | 50 | 50 | $\mu \mathrm{A}$ |
|  | Low-level output | $\mathrm{V}_{C C}=2.3 \mathrm{~V}$ to 2.7 V | 2 | 2 |  |
| IoL | L | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}$ to 3.6 V | 8 | 8 | mA |
|  |  | $\mathrm{V}_{C C}=4.5 \mathrm{~V}$ to 5.5 V | 16 | 16 |  |
|  |  | $\mathrm{V}_{C C}=2.3 \mathrm{~V}$ to 2.7 V | 200 | 200 |  |
| $\Delta t / \Delta v$ | Input transition rise or fall rate | $\mathrm{V}_{C C}=3 \mathrm{~V}$ to 3.6 V | 100 | 100 | $\mathrm{ns} / \mathrm{V}$ |
|  |  | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ to 5.5 V | 20 | 20 |  |
| $\mathrm{T}_{\text {A }}$ | Operating free-air temperature |  | -55 125 | -40 85 | ${ }^{\circ} \mathrm{C}$ |

NOTE 5: All unused inputs of the device must be held at $\mathrm{V}_{\mathrm{CC}}$ or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.
electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER | TEST CONDITIONS | $\mathrm{V}_{\mathrm{cc}}$ | SN54LV573A |  |  | SN74LV573A |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| $\mathrm{V}_{\mathrm{OH}}$ | $\mathrm{I}_{\mathrm{OH}}=-50 \mu \mathrm{~A}$ | 2 V to 5.5 V | $\mathrm{V}_{\mathrm{CC}}-0.1$ |  |  | $\mathrm{V}_{\mathrm{CC}}-0.1$ |  |  | V |
|  | $\mathrm{I}_{\mathrm{OH}}=-2 \mathrm{~mA}$ | 2.3 V | 2 |  |  | 2 |  |  |  |
|  | $\mathrm{I}_{\mathrm{OH}}=-8 \mathrm{~mA}$ | 3 V | 2.48 |  |  | 2.48 |  |  |  |
|  | $\mathrm{I}_{\mathrm{OH}}=-16 \mathrm{~mA}$ | 4.5 V | 3.8 | + |  | 3.8 |  |  |  |
| VoL | $\mathrm{l}_{\mathrm{OL}}=50 \mu \mathrm{~A}$ | 2 V to 5.5 V |  |  | 0.1 |  |  | 0.1 | V |
|  | $\mathrm{I}_{\mathrm{OL}}=2 \mathrm{~mA}$ | 2.3 V |  |  | 0.4 | 0.40.44 |  |  |  |
|  | $\mathrm{I}_{\mathrm{OL}}=8 \mathrm{~mA}$ | 3 V |  |  | 0.44 |  |  |  |  |
|  | $\mathrm{I}_{\mathrm{OL}}=16 \mathrm{~mA}$ | 4.5 V |  | 0.55 |  | 0.55 |  |  |  |
| 1 | $\mathrm{V}_{1}=5.5 \mathrm{~V}$ or GND | 0 to 5.5 V | - | $\pm 1$ |  | $\pm 1$ |  |  | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{O}}$ | $\mathrm{V}_{\mathrm{O}}=\mathrm{V}_{\text {CC }}$ or GND | 5.5 V | Q |  | $\pm 5$ | $\pm 5$ |  |  | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{Cc}}$ | $\mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\mathrm{CC}}$ or GND, $\quad \mathrm{I}_{\mathrm{O}}=0$ | 5.5 V |  |  | 20 | 20 |  |  | $\mu \mathrm{A}$ |
| $\mathrm{l}_{\text {off }}$ | $\mathrm{V}_{1}$ or $\mathrm{V}_{\mathrm{O}}=0$ to 5.5 V | 0 |  |  | 5 |  |  | 5 | $\mu \mathrm{A}$ |
| $\mathrm{C}_{\mathrm{i}}$ | $\mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\text {CC }}$ or GND | 3.3 V | 1.8 |  |  | 1.8 |  |  | pF |

timing requirements over recommended operating free-air temperature range, $\mathrm{V}_{\mathrm{Cc}}=2.5 \mathrm{~V} \pm 0.2 \mathrm{~V}$ (unless otherwise noted) (see Figure 1)

timing requirements over recommended operating free-air temperature range, $\mathrm{V}_{\mathrm{Cc}}=3.3 \mathrm{~V} \pm 0.3 \mathrm{~V}$ (unless otherwise noted) (see Figure 1)

| PARAMETER |  |  | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | SN54LV573A | SN74LV573A |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | MAX | MIN MAX | MIN | MAX |  |
| $\mathrm{t}_{\mathrm{w}}$ | Pulse duration | LE high | 5 |  | 5 | 5 |  | ns |
| $\mathrm{t}_{\text {su }}$ | Setup time | Data before LE $\downarrow$ | 3.5 |  | 3.5 | 3.5 |  | ns |
| $t_{\text {h }}$ | Hold time | Data after LE $\downarrow$ | 1.5 |  | 1.5 | 1.5 |  | ns |

timing requirements over recommended operating free-air temperature range, $\mathrm{V}_{\mathrm{Cc}}=5 \mathrm{~V} \pm 0.5 \mathrm{~V}$ (unless otherwise noted) (see Figure 1)

| PARAMETER |  |  | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | SN54LV573A |  | SN74LV573A |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | MAX | MIN | MAX | MIN | MAX |  |
| $\mathrm{t}_{\mathrm{w}}$ | Pulse duration | LE high | 5 |  | 5 |  | 5 |  | ns |
| $\mathrm{t}_{\text {su }}$ | Setup time | Data before LE $\downarrow$ | 3.5 |  | 3.5 |  | 3.5 |  | ns |
| $\mathrm{th}_{\mathrm{h}}$ | Hold time | Data after LE $\downarrow$ | 1.5 |  | 1.5 |  | 1.5 |  | ns |

switching characteristics over recommended operating free-air temperature range,
$\mathrm{V}_{\mathrm{CC}}=2.5 \mathrm{~V} \pm 0.2 \mathrm{~V}$ (unless otherwise noted) (see Figure 1)

| PARAMETER | FROM (INPUT) | TO (OUTPUT) | LOAD CAPACITANCE | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |  | SN54LV573A |  | SN74LV573A |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | MIN | TYP | MAX | MIN | MAX | MIN | MAX |  |
| $t_{\text {pd }}$ | D | Q | $C_{L}=15 \mathrm{pF}$ |  | 8.9* | 15.8* | 1* | 18* | 1 | 18 | ns |
|  | LE | Q |  |  | 9.6* | 16.2* | 1* | 19* | 1 | 19 |  |
| $\mathrm{t}_{\text {en }}$ | OE | Q |  |  | 9.3 * | 16.2* | 1* | 49* | 1 | 19 |  |
| $\mathrm{t}_{\text {dis }}$ | OE | Q |  |  | $6.7^{*}$ | 12.6* |  | 15* | 1 | 15 |  |
| $t_{\text {pd }}$ | D | Q | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |  | 10.9 | 18.7 | 1 | 21 | 1 | 21 | ns |
|  | LE | Q |  |  | 11.6 | 19.1 | 1 | 23 | 1 | 23 |  |
| $t_{\text {en }}$ | OE | Q |  |  | 11.4 | 19 | - 1 | 22 | 1 | 22 |  |
| $\mathrm{t}_{\text {dis }}$ | OE | Q |  |  | 8.6 | 17.3 | 1 | 19 | 1 | 19 |  |
| $\mathrm{t}_{\text {sk(0) }}$ |  |  |  |  |  | 2 |  |  |  | 2 |  |

[^0]switching characteristics over recommended operating free-air temperature range, $\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V} \pm 0.3 \mathrm{~V}$ (unless otherwise noted) (see Figure 1)


* On products compliant to MIL-PRF-38535, this parameter is not production tested.
switching characteristics over recommended operating free-air temperature range, $\mathbf{V}_{C C}=5 \mathrm{~V} \pm 0.5 \mathrm{~V}$ (unless otherwise noted) (see Figure 1)

| PARAMETER | $\begin{aligned} & \text { FROM } \\ & \text { (INPUT) } \end{aligned}$ | TO (OUTPUT) | LOAD CAPACITANCE | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |  | SN54LV573A |  | SN74LV573A |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | MIN | TYP | MAX | MIN | MAX | MIN | MAX |  |
| $\mathrm{t}_{\mathrm{pd}}$ | D | Q | $C_{L}=15 \mathrm{pF}$ |  | 4.3* | 6.8* | 1* | 8* | 1 | 8 | ns |
|  | LE | Q |  |  | 4.7* | 7.7* | 1* | 9* | 1 | 9 |  |
| $\mathrm{t}_{\text {en }}$ | OE | Q |  |  | 4.7* | 7.7** | $1^{*}$ | < $9^{*}$ | 1 | 9 |  |
| $\mathrm{t}_{\text {dis }}$ | OE | Q |  |  | 3.5* | 7.7* |  | ${ }^{4} 9^{*}$ | 1 | 9 |  |
| $t_{\text {pd }}$ | D | Q | $C_{L}=50 \mathrm{pF}$ |  | 5.3 | 8.8 | 1 | 10 | 1 | 10 | ns |
|  | LE | Q |  |  | 5.7 | 9.7 | ${ }^{1}$ | 11 | 1 | 11 |  |
| $\mathrm{t}_{\text {en }}$ | OE | Q |  |  | 5.7 | 9.7 | -1 | 11 | 1 | 11 |  |
| $\mathrm{t}_{\text {dis }}$ | OE | Q |  |  | 4.2 | 9.7 | - 1 | 11 | 1 | 11 |  |
| $\mathrm{t}_{\text {sk(0) }}$ |  |  |  |  |  | 1 |  |  |  | 1 |  |

* On products compliant to MIL-PRF-38535, this parameter is not production tested.
noise characteristics, $\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{T}_{\mathrm{A}}=\mathbf{2 5}^{\circ} \mathrm{C}$ (see Note 6)

\left.| PARAMETER | SN74LV573A |  | UNIT |  |
| :--- | ---: | ---: | ---: | :---: |
|  |  | MIN |  | MAX |$\right)$

NOTE 6: Characteristics are for surface-mount packages only.

## operating characteristics, $\mathrm{T}_{\mathrm{A}}=\mathbf{2 5}{ }^{\circ} \mathrm{C}$

| PARAMETER |  |  |  | TEST CONDITIONS | $\mathrm{V}_{\text {cc }}$ | TYP | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{pd}}$ | Power dissipation capacitance | Outputs enabled | D to Q | $C_{L}=50 \mathrm{pF}, \quad \mathrm{f}=10 \mathrm{MHz}$ | 3.3 V | 16 | pF |
|  |  |  |  |  | 5 V | 18 |  |
|  |  |  | LE to Q |  | 3.3 V | 18.2 |  |
|  |  |  |  |  | 5 V | 21.3 |  |

## PARAMETER MEASUREMENT INFORMATION



LOAD CIRCUIT FOR TOTEM-POLE OUTPUTS


Figure 1. Load Circuit and Voltage Waveforms INSTRUMENTS

## PACKAGING INFORMATION

| Orderable Device | Status <br> (1) | Package Type | Package Drawing | Pins | Package Qty | Eco Plan <br> (2) | Lead/Ball Finish <br> (6) | MSL Peak Temp <br> (3) | Op Temp ( ${ }^{\circ} \mathrm{C}$ ) | Device Marking <br> (4/5) | Samples |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SN74LV573ADBR | ACTIVE | SSOP | DB | 20 | 2000 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br})$ | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LV573A | Samples |
| SN74LV573ADBRG4 | ACTIVE | SSOP | DB | 20 | 2000 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LV573A | Samples |
| SN74LV573ADGVR | ACTIVE | TVSOP | DGV | 20 | 2000 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LV573A | Samples |
| SN74LV573ADW | ACTIVE | soic | DW | 20 | 25 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LV573A | Samples |
| SN74LV573ADWR | ACTIVE | SOIC | DW | 20 | 2000 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LV573A | Samples |
| SN74LV573ANSR | ACTIVE | so | NS | 20 | 2000 | Green (RoHS $\&$ no $\mathrm{Sb} / \mathrm{Br})$ | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | 74LV573A | Samples |
| SN74LV573APW | ACTIVE | TSSOP | PW | 20 | 70 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LV573A | Samples |
| SN74LV573APWR | ACTIVE | TSSOP | PW | 20 | 2000 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LV573A | Samples |
| SN74LV573APWRE4 | ACTIVE | TSSOP | PW | 20 | 2000 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LV573A | Samples |
| SN74LV573APWRG4 | ACTIVE | TSSOP | PW | 20 | 2000 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LV573A | Samples |
| SN74LV573APWT | ACtive | TSSOP | PW | 20 | 250 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LV573A | Samples |
| SN74LV573ARGYR | ACTIVE | VQFN | RGY | 20 | 3000 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | LV573A | Samples |
| SN74LV573ARGYRG4 | ACtive | VQFN | RGY | 20 | 3000 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | LV573A | Samples |
| SN74LV573AZQNR | LIFEBUY | BGA MICROSTAR JUNIOR | ZQN | 20 | 1000 | Green (RoHS \& no Sb/Br) | SNAGCU | Level-1-260C-UNLIM | -40 to 85 | LV573A |  |

${ }^{(1)}$ The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
${ }^{(2)}$ RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed $0.1 \%$ by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free"
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption
Green: TI defines "Green" to mean the content of Chlorine ( Cl ) and Bromine ( Br ) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement
${ }^{(3)}$ MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
${ }^{(4)}$ There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
${ }^{(5)}$ Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
${ }^{(6)}$ Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width

Important Information and Disclaimer:The information provided on this page represents Tl's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## TAPE AND REEL INFORMATION



QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE

*All dimensions are nominal

| Device | Package <br> Type | Package <br> Drawing | Pins | SPQ | Reel <br> Diameter <br> $(\mathbf{m m})$ | Reel <br> Width <br> W1 $(\mathbf{m m})$ | A0 <br> $(\mathbf{m m})$ | $\mathbf{B 0}$ <br> $(\mathbf{m m})$ | K0 <br> $(\mathbf{m m})$ | P1 <br> $(\mathbf{m m})$ | W <br> $(\mathbf{m m})$ | Pin1 <br> Quadrant |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SN74LV573ADBR | SSOP | DB | 20 | 2000 | 330.0 | 16.4 | 8.2 | 7.5 | 2.5 | 12.0 | 16.0 | Q1 |
| SN74LV573ADGVR | TVSOP | DGV | 20 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 |
| SN74LV573ADWR | SOIC | DW | 20 | 2000 | 330.0 | 24.4 | 10.8 | 13.3 | 2.7 | 12.0 | 24.0 | Q1 |
| SN74LV573ANSR | SO | NS | 20 | 2000 | 330.0 | 24.4 | 8.4 | 13.0 | 2.5 | 12.0 | 24.0 | Q1 |
| SN74LV573APWR | TSSOP | PW | 20 | 2000 | 330.0 | 16.4 | 6.95 | 7.0 | 1.4 | 8.0 | 16.0 | Q1 |
| SN74LV573APWT | TSSOP | PW | 20 | 250 | 330.0 | 16.4 | 6.95 | 7.1 | 1.6 | 8.0 | 16.0 | Q1 |
| SN74LV573ARGYR | VQFN | RGY | 20 | 3000 | 330.0 | 12.4 | 3.8 | 4.8 | 1.6 | 8.0 | 12.0 | Q1 |
| SN74LV573AZQNR | BGA MI <br> CROSTA <br> R JUNI <br> OR | ZQN | 20 | 1000 | 330.0 | 12.4 | 3.3 | 4.3 | 1.6 | 8.0 | 12.0 | Q1 |
|  |  |  |  |  |  |  |  |  |  |  |  |  |


*All dimensions are nominal

| Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SN74LV573ADBR | SSOP | DB | 20 | 2000 | 367.0 | 367.0 | 38.0 |
| SN74LV573ADGVR | TVSOP | DGV | 20 | 2000 | 367.0 | 367.0 | 35.0 |
| SN74LV573ADWR | SOIC | DW | 20 | 2000 | 367.0 | 367.0 | 45.0 |
| SN74LV573ANSR | SO | NS | 20 | 2000 | 367.0 | 367.0 | 45.0 |
| SN74LV573APWR | TSSOP | PW | 20 | 2000 | 367.0 | 367.0 | 38.0 |
| SN74LV573APWT | TSSOP | PW | 20 | 250 | 367.0 | 367.0 | 38.0 |
| SN74LV573ARGYR | VQFN | RGY | 20 | 3000 | 367.0 | 367.0 | 35.0 |
| SN74LV573AZQNR | BGA MICROSTAR <br> JUNIOR | ZQN | 20 | 1000 | 350.0 | 350.0 | 43.0 |



NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
5. Reference JEDEC registration MO-150.


NOTES: (continued)
6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.


SOLDER PASTE EXAMPLE
BASED ON 0.125 mm THICK STENCIL SCALE: 10X

NOTES: (continued)
8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.

NS (R-PDSO-G**)
14-PINS SHOWN


| DIM PINS ** | 14 | 16 | 20 | 24 |
| :---: | :---: | :---: | :---: | :---: |
| A MAX | 10,50 | 10,50 | 12,90 | 15,30 |
| A MIN | 9,90 | 9,90 | 12,30 | 14,70 |

NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.


NOTES:

1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side
5. Reference JEDEC registration MS-013.


NOTES: (continued)
6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.


SOLDER PASTE EXAMPLE BASED ON 0.125 mm THICK STENCIL

SCALE:6X

NOTES: (continued)
8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.


NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.
B. This drawing is subject to change without notice.
C. Falls within JEDEC MO-285 variation BC-2.
D. This package is lead-free. Refer to the 20 GQN package (drawing 4200704) for tin-lead ( SnPb ).


| PIM ** | $\mathbf{1 4}$ | $\mathbf{1 6}$ | $\mathbf{2 0}$ | $\mathbf{2 4}$ | $\mathbf{3 8}$ | $\mathbf{4 8}$ | $\mathbf{5 6}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A MAX | 3,70 | 3,70 | 5,10 | 5,10 | 7,90 | 9,80 | 11,40 |
| A MIN | 3,50 | 3,50 | 4,90 | 4,90 | 7,70 | 9,60 | 11,20 |

NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15 per side.
D. Falls within JEDEC: $24 / 48$ Pins - MO-153

14/16/20/56 Pins - MO-194

PW (R-PDSO-G20)


NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.
B. This drawing is subject to change without notice.

C Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shal not exceed 0,15 each side
D Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
E. Falls within JEDEC MO-153

| $P W$ (R-PDSO-G20) | PLASTIC SMALL OUTLINE |
| :---: | :---: |
| Example Board Layout | Based on a stencil thickness of .127 mm (.005inch). |

NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Publication IPC-7351 is recommended for alternate design.
D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



4225320/A 09/2019
NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.


SOLDER MASK DETAILS

NOTES: (continued)
4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.


NOTES: (continued)
6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.
These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Tl grants you permission to use these resources only for development of an application that uses the Tl products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify Tl and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.
Tl's products are provided subject to Tl's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for TI products.


[^0]:    * On products compliant to MIL-PRF-38535, this parameter is not production tested.

