SLVS327B - DECEMBER 2000 - REVISED DECEMBER 2002

### features

- Supply Current of 40 μA (Max)
- Battery Supply Current of 100 nA (Max)
- Precision Supply-Voltage Monitor,
   1.8 V, 5 V; Other Options on Request
- Watchdog Timer With 800-ms Time-Out
- Backup-Battery Voltage Can Exceed V<sub>DD</sub>
- Power-On Reset Generator With Fixed 100-ms Reset Delay Time
- Battery-OK Output
- Voltage Monitor for Power-Fail or Low-Battery Monitoring
- Manual Switchover to Battery-Backup Mode
- Chip-Enable Gating . . . 3 ns (at V<sub>DD</sub> = 5 V)
   Max Propagation Delay
- Battery-Freshness Seal
- 14-pin TSSOP Package
- Temperature Range . . . −40°C to 85°C

### typical applications

- Fax Machines
- Set-Top Boxes
- Advanced Voice Mail Systems
- Portable Battery-Powered Equipment
- Computer Equipment
- Advanced Modems
- Automotive Systems
- Portable Long-Time Monitoring Equipment
- Point of Sale Equipment

### TPS3610 TSSOP (PW) Package (TOP VIEW)



ACTUAL SIZE (5,10mm x 6,60mm)

### typical operating circuit





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



### TPS3610U18, TPS3610T50 BATTERY-BACKUP SUPERVISORS FOR RAM RETENTION

SLVS327B - DECEMBER 2000 - REVISED DECEMBER 2002

### description

The TPS3610 family of supervisory circuits monitors and controls processor activity by providing backup-battery switchover for data retention of CMOS RAM. Other features include an additional power-fail comparator, low-line indication, watchdog function, battery-status indicator, manual switchover, and write protection for CMOS RAM.

The TPS3610 family allow usage of 3-V or 3.6-V lithium batteries as the backup supply in systems with, e.g.,  $V_{DD}$  = 1.8 V. During power-on, RESET is asserted when the supply voltage ( $V_{DD}$  or  $V_{BAT}$ ) becomes higher than 1.1 V. Thereafter, the supply-voltage supervisor monitors V<sub>DD</sub> and keeps RESET output active as long as V<sub>DD</sub> remains below the threshold voltage VIT. An internal timer delays the return of the output to the inactive state (high) to ensure proper system reset. The delay time starts after V<sub>DD</sub> has risen above the threshold voltage V<sub>IT</sub>. When the supply voltage drops below the threshold voltage V<sub>IT</sub>, the output becomes active (low) again.

The product spectrum is designed for supply voltages of 1.8 V and 5 V. The circuits are available in a 14-pin TSSOP package. TPS3610 devices are characterized for operation over a temperature range of -40°C to 85°C.

### standard and application-specific versions (see Note 1)



| APPLICATION-SPECIFIC VERSIONS, NOMINAL SUPPLY AND BATTOK VOLTAGE |     |                                                      |                                             |  |  |  |
|------------------------------------------------------------------|-----|------------------------------------------------------|---------------------------------------------|--|--|--|
| NOMINAL SUPPLY  TA  VOLTAGE, V <sub>DD(NOM)</sub> (V)            |     | NOMINAL BATTOK<br>THRESHOLD VOLTAGE,<br>VIT(BOK) (V) | PACKAGED DEVICES<br>TSSOP (PW) <sup>†</sup> |  |  |  |
| 4000 1- 0500                                                     | 1.8 | 1.6                                                  | TPS3610U18PWR                               |  |  |  |
| -40°C to 85°C                                                    | 5   | 2.4                                                  | TPS3610T50PWR                               |  |  |  |

<sup>†</sup> The PW package is only available taped and reeled (indicated by the R suffix on the device type).

NOTE 1: For other NOMINAL and BATTOK voltage versions, contact your local TI sales office for availability and order lead time.



# TPS3610U18, TPS3610T50 BATTERY-BACKUP SUPERVISORS FOR RAM RETENTION

SLVS327B - DECEMBER 2000 - REVISED DECEMBER 2002

### TRUTH TABLES

| INPUTS                            |                                   |                                    |         |           |        | OUTPUTS |       |       |
|-----------------------------------|-----------------------------------|------------------------------------|---------|-----------|--------|---------|-------|-------|
| V <sub>DD</sub> > V <sub>LL</sub> | V <sub>DD</sub> > V <sub>IT</sub> | V <sub>DD</sub> > V <sub>BAT</sub> | MSWITCH | Vout      | BATTON | LOWLINE | RESET | CEOUT |
| 0                                 | 0                                 | 0                                  | 0       | $V_{BAT}$ | 1      | 0       | 0     | DIS   |
| 0                                 | 0                                 | 0                                  | 0       | VBAT      | 1      | 0       | 0     | DIS   |
| 0                                 | 0                                 | 0                                  | 1       | $V_{BAT}$ | 1      | 0       | 0     | DIS   |
| 0                                 | 0                                 | 0                                  | 1       | $V_{BAT}$ | 1      | 0       | 0     | DIS   |
| 0                                 | 0                                 | 1                                  | 0       | $V_{DD}$  | 0      | 0       | 0     | DIS   |
| 0                                 | 0                                 | 1                                  | 0       | $V_{DD}$  | 0      | 0       | 0     | DIS   |
| 0                                 | 0                                 | 1                                  | 1       | $V_{BAT}$ | 1      | 0       | 0     | DIS   |
| 0                                 | 0                                 | 1                                  | 1       | $V_{BAT}$ | 1      | 0       | 0     | DIS   |
| 0                                 | 1                                 | 0                                  | 0       | $V_{DD}$  | 0      | 0       | 1     | DIS   |
| 0                                 | 1                                 | 0                                  | 0       | $V_{DD}$  | 0      | 0       | 1     | EN    |
| 0                                 | 1                                 | 0                                  | 1       | $V_{BAT}$ | 1      | 0       | 1     | DIS   |
| 0                                 | 1                                 | 0                                  | 1       | $V_{BAT}$ | 1      | 0       | 1     | EN    |
| 0                                 | 1                                 | 1                                  | 0       | $V_{DD}$  | 0      | 0       | 1     | DIS   |
| 0                                 | 1                                 | 1                                  | 0       | $V_{DD}$  | 0      | 0       | 1     | EN    |
| 0                                 | 1                                 | 1                                  | 1       | $V_{BAT}$ | 1      | 0       | 1     | DIS   |
| 0                                 | 1                                 | 1                                  | 1       | $V_{BAT}$ | 1      | 0       | 1     | EN    |
| 1                                 | 1                                 | 0                                  | 0       | $V_{DD}$  | 0      | 1       | 1     | DIS   |
| 1                                 | 1                                 | 0                                  | 0       | $V_{DD}$  | 0      | 1       | 1     | EN    |
| 1                                 | 1                                 | 0                                  | 1       | $V_{BAT}$ | 1      | 1       | 1     | DIS   |
| 1                                 | 1                                 | 0                                  | 1       | $V_{BAT}$ | 1      | 1       | 1     | EN    |
| 1                                 | 1                                 | 1                                  | 0       | $V_{DD}$  | 0      | 1       | 1     | DIS   |
| 1                                 | 1                                 | 1                                  | 0       | $V_{DD}$  | 0      | 1       | 1     | EN    |
| 1                                 | 1                                 | 1                                  | 1       | $V_{BAT}$ | 1      | 1       | 1     | DIS   |
| 1                                 | 1                                 | 1                                  | 1       | $V_{BAT}$ | 1      | 1       | 1     | EN    |

| ВАТТОК                              |        | POWE                     | R-FAIL | CHIP-ENABLE |       |  |
|-------------------------------------|--------|--------------------------|--------|-------------|-------|--|
| V <sub>BAT</sub> > V <sub>BOK</sub> | BATTOK | PFI > V <sub>(PFI)</sub> | PFO    | CEIN        | CEOUT |  |
| 0<br>1                              | 0<br>1 | 0<br>1                   | 0      | 0<br>1      | 0     |  |

 $\label{eq:condition: VDD > VDD} \mbox{ Condition: } \mbox{ VDD > VDDmin } \mbox{ Condition: Enabled}$ 

SLVS327B - DECEMBER 2000 - REVISED DECEMBER 2002

### functional block diagram



### timing diagram



†MSWITCH = 0

Timing diagram shown under operation, not in freshness seal mode.

### **Terminal Functions**

| TERMINAL |     | .,, | D.T.O.D.ID.T.I.O.I.                                    |  |  |  |  |  |
|----------|-----|-----|--------------------------------------------------------|--|--|--|--|--|
| NAME     | NO. | 1/0 | DESCRIPTION                                            |  |  |  |  |  |
| BATTOK   | 9   | 0   | Battery status output                                  |  |  |  |  |  |
| BATTON   | 6   | 0   | Logic output/external bypass switch driver output      |  |  |  |  |  |
| CEIN     | 5   | I   | Chip-enable input                                      |  |  |  |  |  |
| CEOUT    | 10  | 0   | Chip-enable output                                     |  |  |  |  |  |
| GND      | 3   | I   | Ground                                                 |  |  |  |  |  |
| LOWLINE  | 11  | 0   | Early power-fail warning output                        |  |  |  |  |  |
| MSWITCH  | 4   | I   | Manual switch to force device into battery-backup mode |  |  |  |  |  |
| Vout     | 1   | 0   | Supply output                                          |  |  |  |  |  |
| PFI      | 7   | I   | Power-fail comparator input                            |  |  |  |  |  |
| PFO      | 8   | 0   | Power-fail comparator output                           |  |  |  |  |  |
| RESET    | 13  | 0   | Active-low reset output                                |  |  |  |  |  |
| VBAT     | 14  | I   | Backup-battery input                                   |  |  |  |  |  |
| $V_{DD}$ | 2   | I   | Input supply voltage                                   |  |  |  |  |  |
| WDI      | 12  | I   | Watchdog timer input                                   |  |  |  |  |  |

### detailed description

### battery freshness seal

The battery freshness seal of the TPS3610 family disconnects the backup battery from internal circuitry until it is needed. This function ensures that the backup battery connected to  $V_{BAT}$  is fresh when the final product is put to use. The following steps explain how to enable the freshness seal mode:

- Connect V<sub>BAT</sub> (V<sub>BAT</sub> > V<sub>BAT</sub>min)
- 2. Ground PFO
- 3. Connect PFI to  $V_{DD}$  (PFI =  $V_{DD}$ )
- 4. Connect V<sub>DD</sub> to power supply (V<sub>DD</sub> > V<sub>IT</sub>) and keep connected for 5 ms < t < 35 ms

The battery freshness seal mode is disabled by the positive-going edge of RESET when V<sub>DD</sub> is applied.

### **BATTOK** output

BATTOK is a logic feedback of the device to indicate the status of the backup battery. The supervisor checks the battery voltage every 200 ms with a voltage divider load of approximately 100 k $\Omega$  and a measurement cycle on-time of 25  $\mu$ s. The measurement cycle starts after the reset is released. If the battery voltage V<sub>BAT</sub> is below the negative-going threshold voltage V<sub>IT(BOK)</sub>, the indicator BATTOK does a high-to-low transition. Otherwise it retains its status to V<sub>DD</sub> level.



Figure 1. BATTOK Timing



### detailed description (continued)

### chip-enable signal gating

The internal gating of chip-enable signals, CE, prevents erroneous data from corrupting CMOS RAM during an undervoltage condition. The TPS3610 use a series transmission gate from CEIN to CEOUT. During normal operation (reset not asserted), the CE transmission gate is enabled and passes all CE transitions. When reset is asserted, this path becomes disabled, preventing erroneous data from corrupting the CMOS RAM. The short CE propagation delay from CEIN to CEOUT enables TPS3610 devices to be used with most processors.

The CE transmission gate is disabled and  $\overline{\text{CEIN}}$  is high-impedance (disable mode) while reset is asserted. During a power-down sequence, when  $V_{DD}$  crosses the reset threshold, the CE transmission gate is disabled and  $\overline{\text{CEIN}}$  immediately becomes high impedance if the voltage at  $\overline{\text{CEIN}}$  is high. If  $\overline{\text{CEIN}}$  is low while reset is asserted, the CE transmission gate is disabled at the same time  $\overline{\text{CEIN}}$  goes high, or 15  $\mu$ s after  $\overline{\text{RESET}}$  asserts, whichever occurs first. This allows the current write cycle to complete during power-down. When the CE transmission gate is enabled, the impedance of  $\overline{\text{CEIN}}$  appears as a resistor in series with the load at  $\overline{\text{CEOUT}}$ . The overall device propagation delay through the CE transmission gate depends on  $V_{OUT}$ , the source impedance of the device connected to  $\overline{\text{CEIN}}$  and the load at  $\overline{\text{CEOUT}}$ . To achieve minimum propagation delay, the capacitive load at  $\overline{\text{CEOUT}}$  should be minimized, and a low-output-impedance driver should be used.

During disable mode, the transmission gate is off and an active pullup connects  $\overline{\text{CEOUT}}$  to  $V_{\text{OUT}}$ . The pullup turns off when the transmission gate is enabled.



Figure 2. Chip-Enable Timing

SLVS327B - DECEMBER 2000 - REVISED DECEMBER 2002

### detailed description (continued)

### power-fail comparator (PFI and PFO)

An additional comparator is provided to monitor voltages other than the nominal supply voltage. The power-fail-input (PFI) is compared with an internal voltage reference of 1.15 V. If the input voltage falls below the power-fail threshold  $V_{|T(PFI)}$  of typical 1.15 V, the power-fail output (PFO) goes low. If  $V_{|T(PFI)}$  goes above  $V_{(PFI)}$ , plus about 12-mV hysteresis, the output returns to high. By connecting two external resistors, it is possible to supervise any voltages above  $V_{(PFI)}$ . The sum of both resistors should be about 1 M $\Omega$ , to minimize power consumption and also to assure that the current in the PFI pin can be neglected compared with the current through the resistor network. The tolerance of the external resistors should be not more than 1% to ensure minimal variation of sensed voltage. If the power-fail comparator is unused, PFI should be connected to ground and PFO left unconnected.

### LOWLINE

The lowline comparator monitors  $V_{DD}$  with a threshold voltage typically 2% above the reset threshold ( $V_{IT}$ ). For normal operation ( $V_{DD}$  above the reset threshold),  $\overline{LOWLINE}$  is pulled to  $V_{DD}$ .  $\overline{LOWLINE}$  can be used to provide a nonmaskable interrupt (NMI) to the processor when power begins to fall. In most battery-operated portable systems, reserve energy in the battery provides enough time to complete the shutdown routine once the low-line warning is encountered and before reset asserts. If the system must also contend with a more rapid  $V_{DD}$  fall time, such as when the main battery is disconnected or a high-side switch is opened during normal operation, a capacitor can be used on the  $V_{DD}$  line to provide enough time for executing the shutdown routine. First, the worst-case settling time ( $t_{sd}$ ) required for the system to perform its shutdown routine needs to be defined. Then, using the worst-case load current ( $t_{sd}$ ) that can be drained from the capacitor, and the minimum reset threshold voltage ( $t_{sd}$ ) and the minimum reset threshold voltage ( $t_{sd}$ ) can be calculated as follows:

$$C_{H} = \frac{I_{L} \times t_{sd}}{V_{IT} min \times 0.012}$$

### **BATTON**

Most often BATTON is used as a gate drive for an external pass transistor for high-current applications. In addition, it can be used as a logic output to indicate the battery switchover status. BATTON is high when  $V_{OUT}$  is connected to  $V_{BAT}$ .

BATTON can be connected directly to the gate of a PMOS transistor (see Figure 3). No current-limiting resistor is required. If a PMOS transistor is used, it must be connected in the reverse of the traditional method (see Figure 3), which orients the body diode from  $V_{DD}$  to  $V_{OUT}$  and prevents the backup battery from discharging through the FET when its gate is high.



Figure 3. Driving an External MOSFET Transistor With BATTON



### detailed description (continued)

### backup-battery switchover

In case of a brownout or power failure, it may be necessary to preserve the contents of RAM. If a backup-battery is installed at  $V_{BAT}$ , the device automatically switches the connected RAM to backup power when  $V_{DD}$  fails. In order to allow the backup-battery (e.g., a 3.6-V lithium cell) to have a higher voltage than  $V_{DD}$ , these supervisors do not connect  $V_{BAT}$  to  $V_{OUT}$  when  $V_{BAT}$  is greater than  $V_{DD}$ .  $V_{BAT}$  only connects to  $V_{OUT}$  (through a 15- $\Omega$  switch) when  $V_{DD}$  falls below  $V_{IT}$  and  $V_{BAT}$  is greater than  $V_{DD}$ . When  $V_{DD}$  recovers, switchover is deferred either until  $V_{DD}$  crosses  $V_{BAT}$ , or until  $V_{DD}$  rises above the reset threshold  $V_{IT}$ .  $V_{OUT}$  connects to  $V_{DD}$  through a 1- $\Omega$  (max) PMOS switch when  $V_{DD}$  crosses the reset threshold.

### **FUNCTION TABLE**

| V <sub>DD</sub> > V <sub>BAT</sub> | V <sub>DD</sub> > V <sub>IT</sub> | V <sub>OUT</sub> |
|------------------------------------|-----------------------------------|------------------|
| 1                                  | 1                                 | $V_{DD}$         |
| 1                                  | 0                                 | $V_{DD}$         |
| 0                                  | 1                                 | $V_{DD}$         |
| 0                                  | 0                                 | $V_{BAT}$        |



VBAT - Backup-Battery Supply Voltage - V

Figure 4. Normal Supply Voltage vs Backup-Battery Supply Voltage

SLVS327B - DECEMBER 2000 - REVISED DECEMBER 2002

### detailed description (continued)

### manual switchover (MSWITCH)

While operating in the normal mode from  $V_{DD}$ , the device can be forced manually to operate in battery-backup mode by connecting MSWITCH to  $V_{DD}$ . Refer to Table 1 for different switchover modes.

|                        | MSWITCH         | STATUS                        |
|------------------------|-----------------|-------------------------------|
| Vde                    | GND             | V <sub>DD</sub> mode          |
| V <sub>DD</sub> mode   | V <sub>DD</sub> | Switch to battery-backup mode |
| Dellamaka alama ara da | GND             | Battery-backup mode           |
| Battery-backup mode    | VDD             | Battery-backup mode           |

**Table 1. Switchover Modes** 

If the manual switchover feature is not used, MSWITCH must be connected to ground.

### watchdog

In a microprocessor- or DSP-based system, it is important not only to supervise the supply voltage, but also to ensure correct program execution. The task of a watchdog is to ensure that the program is not stalled in an indefinite loop. The microprocessor, microcontroller or DSP has to toggle the watchdog input within typically 0.8 s to avoid the occurence of a time-out. Either a low-to-high or a high-to-low transition resets the internal watchdog timer. If the input is unconnected, the watchdog is disabled and is retriggered internally.

### saving current while using the watchdog

The watchdog input is internally driven low during the first 7/8 of the watchdog time-out period, then the input momentarily pulses high, resetting the watchdog counter. For minimum watchdog input current (minimum overall power consumption), WDI should be left low for the majority of the watchdog time-out period, and pulsed low-high-low once within 7/8 of the watchdog time-out period to reset the watchdog timer. If instead WDI is externally driven high for the majority of the timeout period, a current of, e.g., 5 V/40 k $\Omega$   $\approx$  125  $\mu$ A, can flow into WDI.



Figure 5. Watchdog Timing



# TPS3610U18, TPS3610T50 BATTERY-BACKUP SUPERVISORS FOR RAM RETENTION

SLVS327B - DECEMBER 2000 - REVISED DECEMBER 2002

### absolute maximum ratings over operating free-air temperature (unless otherwise noted)†

| Supply voltage, V <sub>DD</sub> (see Note 2)                           | 7 V                          |
|------------------------------------------------------------------------|------------------------------|
| All other pins (see Note 2)                                            | 0.3 V to 7 V                 |
| Continuous output current at V <sub>OUT</sub> , I <sub>O(VOUT)</sub>   | 400 mA                       |
| Continuous output current (all other pins) IO                          | ±10 mA                       |
| Continuous total power dissipation                                     | See Dissipation Rating Table |
| Operating free-air temperature range, T <sub>A</sub>                   | –40°C to 85°C                |
| Storage temperature range, T <sub>Stq</sub>                            |                              |
| Lead temperature soldering 1,6 mm (1/16 inch) from case for 10 seconds | 260°C                        |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### **DISSIPATION RATING TABLE**

| PACKAGE | $T_{\mbox{A}} \le 25^{\circ}\mbox{C}$ POWER RATING | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING |  |
|---------|----------------------------------------------------|------------------------------------------------|---------------------------------------|---------------------------------------|--|
| PW      | 700 mW                                             | 5.6 mW/°C                                      | 448 mW                                | 364 mW                                |  |

### recommended operating conditions

|                                                                          | N     | ΛIN | MAX                  | UNIT |
|--------------------------------------------------------------------------|-------|-----|----------------------|------|
| Supply voltage, V <sub>DD</sub>                                          | 1     | .65 | 5.5                  | V    |
| Battery supply voltage, V <sub>BAT</sub>                                 |       | 1.5 | 5.5                  | V    |
| Input voltage, V <sub>I</sub>                                            |       | 0   | V <sub>DD</sub> +0.3 | V    |
| High-level input voltage, VIH                                            | 0.7xV | DD  |                      | V    |
| Low-level input voltage, V <sub>IL</sub>                                 |       |     | 0.3×V <sub>DD</sub>  | V    |
| Continuous output current at VOUT, IO                                    |       |     | 300                  | mA   |
| Input transition rise and fall rate at WDI, MSWITCH, $\Delta t/\Delta V$ |       |     | 100                  | ns/V |
| Slew rate at V <sub>DD</sub> or V <sub>BAT</sub>                         |       |     | 1                    | V/μs |
| Operating free-air temperature range, T <sub>A</sub>                     | -     | -40 | 85                   | °C   |

NOTE 2: All voltage values are with respect to GND. For reliable operation the device must not be operated at 7 V for more than t=1000h continuously.

### TPS3610U18, TPS3610T50 BATTERY-BACKUP SUPERVISORS FOR RAM RETENTION

SLVS327B - DECEMBER 2000 - REVISED DECEMBER 2002

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER           |                             |                                      | TEST CON                                             | NDITIONS                       | MIN                      | TYP MAX | UNIT   |
|---------------------|-----------------------------|--------------------------------------|------------------------------------------------------|--------------------------------|--------------------------|---------|--------|
|                     |                             |                                      | V <sub>DD</sub> = 1.8 V,                             | I <sub>OH</sub> = -400 μA      | V <sub>DD</sub> -0.2 V   |         |        |
|                     |                             | RESET,<br>BATTOK                     | $V_{DD} = 3.3 \text{ V},$                            | I <sub>OH</sub> = -2 mA        | ., .,                    |         |        |
|                     |                             | BATTOK                               | V <sub>DD</sub> = 5 V,                               | $I_{OH} = -3 \text{ mA}$       | V <sub>DD</sub> -0.4 V   |         |        |
|                     |                             |                                      | V <sub>OUT</sub> = 1.8 V,                            | I <sub>OH</sub> = -400 μA      | V <sub>OUT</sub> -0.2 V  |         |        |
|                     |                             | BATTON                               | V <sub>OUT</sub> = 3.3 V,                            | $I_{OH} = -2 \text{ mA}$       | V 0.43/                  |         |        |
|                     |                             |                                      | V <sub>OUT</sub> = 5 V,                              | $I_{OH} = -3 \text{ mA}$       | V <sub>OUT</sub> -0.4 V  |         |        |
| VOH                 | High-level output voltage   |                                      | $V_{DD} = 1.8 V$ ,                                   | $I_{OH} = -20 \mu A$           | V <sub>DD</sub> -0.3 V   |         | V      |
| VOH                 | riigir level oatpat voltage | PFO                                  | $V_{DD} = 3.3 V$ ,                                   | $I_{OH} = -80 \mu A$ ,         | \/ 0.4\/                 |         | ] '    |
|                     |                             | 110                                  | $V_{DD} = 5 V$ ,                                     | $I_{OH} = -120 \mu A$          | V <sub>DD</sub> -0.4 V   |         |        |
|                     |                             | CEOUT,                               | V <sub>OUT</sub> = 1.8 V,                            | $I_{OH} = -1 \text{ mA}$       | V <sub>OUT</sub> -0.2 V  |         |        |
|                     |                             | Enable mode,                         | V <sub>OUT</sub> = 3.3 V,                            | $I_{OH} = -2 \text{ mA}$       | Vo. = 03V                |         |        |
|                     |                             | CEIN = V <sub>OUT</sub>              | $V_{OUT} = 5 V$ ,                                    | $I_{OH} = -5 \text{ mA}$       | V <sub>OUT</sub> -0.3 V  |         |        |
|                     |                             | CEOUT,<br>Disable mode               | V <sub>OUT</sub> = 3.3 V,                            | $I_{OH} = -0.5 \text{ mA}$     | V <sub>OUT</sub> -0.4 V  |         |        |
|                     | Low-level output voltage    | RESET, PFO,<br>BATTOK,<br>LOWLINE    | $V_{DD} = 1.8 V$ ,                                   | I <sub>OL</sub> = 400 μA       |                          | 0.2     |        |
|                     |                             |                                      | $V_{DD} = 3.3 V$ ,                                   | $I_{OL} = 2 \text{ mA}$        |                          | •       |        |
|                     |                             |                                      | $V_{DD} = 5 V$ ,                                     | IOL = 3  mA                    |                          | 0.4     |        |
|                     |                             | BATTON                               | V <sub>OUT</sub> = 1.8 V,                            | I <sub>OL</sub> = 500 μA       |                          | 0.2     |        |
| VOL                 |                             |                                      | V <sub>OUT</sub> = 3.3 V,                            | $I_{OL} = 3 \text{ mA}$        |                          | 0.4     | V      |
|                     |                             |                                      | $V_{OUT} = 5 V$ ,                                    | $I_{OL} = 5 \text{ mA}$        |                          | 0.4     |        |
|                     |                             | CEOUT,<br>Enable mode,<br>CEIN = 0 V | V <sub>OUT</sub> = 1.8 V,                            | $I_{OL} = 1 \text{ mA}$        |                          | 0.2     |        |
|                     |                             |                                      | V <sub>OUT</sub> = 3.3 V,                            | $I_{OL} = 2 \text{ mA}$        |                          | 0.3     | $\Box$ |
|                     |                             |                                      | $V_{OUT} = 5 V$ ,                                    | $I_{OL} = 5 \text{ mA}$        |                          | 0.3     |        |
|                     |                             |                                      |                                                      | $V_{BAT} > 1.1 V$              |                          |         |        |
|                     | Power-up reset voltage (see | Note 3)                              | $I_{OL} = 20 \mu\text{A},$                           | OR<br>V <sub>DD</sub> > 1.1 V, |                          | 0.4     | V      |
|                     |                             |                                      | I <sub>O</sub> = 8.5 mA,<br>V <sub>BAT</sub> = 0 V   | $V_{DD} = 1.8 \text{ V},$      | V <sub>DD</sub> –50 mV   |         |        |
|                     | Normal mode                 |                                      | I <sub>O</sub> = 125 mA,<br>V <sub>BAT</sub> = 0 V   | V <sub>DD</sub> = 3.3 V,       | V <sub>DD</sub> -150 mV  |         | 1      |
| VOUT                |                             |                                      | I <sub>O</sub> = 200 mA,<br>V <sub>BAT</sub> = 0 V   | V <sub>DD</sub> = 5 V,         | V <sub>DD</sub> -200 mV  |         | V      |
|                     | Pottony hookuin mode        |                                      | I <sub>O</sub> = 0.5 mA,<br>V <sub>BAT</sub> = 1.5 V | $V_{DD} = 0 V$ ,               | V <sub>BAT</sub> -20 mV  |         |        |
| Battery-backup mode |                             | backup mode                          |                                                      | $V_{DD} = 0 V$ ,               | V <sub>BAT</sub> -113 mV |         |        |

NOTE 3: The lowest supply voltage at which  $\overline{\text{RESET}}$  becomes active.  $t_{\text{r},\text{ VDD}} \ge 15 \,\mu\text{s/V}$ 



# TPS3610U18, TPS3610T50 BATTERY-BACKUP SUPERVISORS FOR RAM RETENTION

SLVS327B - DECEMBER 2000 - REVISED DECEMBER 2002

### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) (continued)

|                    | PARAMETER                                         |                      | TEST COND                               | ITIONS                   | MIN                   | TYP                 | MAX                   | UNIT |
|--------------------|---------------------------------------------------|----------------------|-----------------------------------------|--------------------------|-----------------------|---------------------|-----------------------|------|
| \/. <del>-</del>   |                                                   | TPS3610U18           |                                         |                          | 1.68                  | 1.71                | 1.74                  |      |
| VIT                |                                                   | TPS3610T50           | T <sub>A</sub> = -40°C to 85°C          |                          | 4.46                  | 4.55                | 4.64                  |      |
| V(PFI)             | Negative-going input threshold                    | PFI                  |                                         |                          | 1.13                  | 1.15                | 1.17                  | V    |
| Vancus             | voltage (see Note 4)                              | TPS3610T50           |                                         |                          | 2.33                  | 2.4                 | 2.47                  |      |
| V <sub>(BOK)</sub> |                                                   | TPS3610U18           |                                         |                          | 1.55                  | 1.6                 | 1.65                  |      |
| V <sub>(LL)</sub>  |                                                   | LOWLINE              |                                         |                          | V <sub>IT</sub> +1.2% | V <sub>IT</sub> +2% | V <sub>IT</sub> +2.8% | V    |
|                    |                                                   |                      | 1.65 V < V <sub>IT</sub> < 2.5          |                          |                       | 20                  |                       |      |
|                    |                                                   | V <sub>IT</sub>      | 2.5 V < V <sub>IT</sub> < 3.5 V         |                          |                       | 40                  |                       |      |
|                    |                                                   |                      | 3.5 V < V <sub>IT</sub> < 5.5 V         |                          |                       | 60                  |                       |      |
|                    |                                                   |                      | 1.65 V < V <sub>(LL)</sub> < 2.         |                          |                       | 20                  |                       |      |
|                    |                                                   | LOWLINE              | $2.5 \text{ V} < \text{V}_{(LL)} < 3.5$ |                          |                       | 40                  |                       |      |
| V <sub>hys</sub>   | Hysteresis                                        |                      | $3.5 \text{ V} < \text{V}_{(LL)} < 5.5$ |                          |                       | 60                  |                       | mV   |
| llys               | ,                                                 |                      | 1.65 V < V <sub>(BOK)</sub> <           |                          |                       | 20                  |                       |      |
|                    |                                                   | BATTOK               | 2.5 V < V <sub>(BOK)</sub> < 3          |                          | 40                    |                     |                       |      |
|                    |                                                   |                      | 3.5 V < V <sub>(BOK)</sub> < 5          |                          | 60                    |                     |                       |      |
|                    |                                                   | PFI                  |                                         |                          | 12                    |                     |                       |      |
|                    |                                                   | VBSW<br>(see Note 5) | V <sub>DD</sub> = 1.8 V                 |                          |                       | 55                  |                       |      |
| lн                 | High-level input current                          | WDI                  | $WDI = V_{DD} = 5 V$                    |                          |                       |                     | 150                   | μΑ   |
| I <sub>I</sub> L   | Low-level input current                           | (see Note 6)         | WDI = 0 V,                              | V <sub>DD</sub> = 5 V    |                       |                     | -150                  | μΑ   |
| lį                 | Input current                                     | PFI,<br>MSWITCH      |                                         |                          | -25                   |                     | 25                    | nA   |
|                    |                                                   |                      |                                         | $V_{DD} = 1.8 \text{ V}$ |                       |                     | -0.3                  |      |
| los                | Short-circuit output current                      | PFO                  | PFO = 0 V                               | $V_{DD} = 3.3 \text{ V}$ |                       |                     | -1.1                  | mA   |
|                    |                                                   |                      |                                         | V <sub>DD</sub> = 5 V    |                       |                     | -2.4                  |      |
|                    | 2                                                 | •                    | $V_{OUT} = V_{DD}$                      |                          |                       |                     | 40                    |      |
| lDD                | Supply current at V <sub>DD</sub>                 |                      | V <sub>OUT</sub> = V <sub>BAT</sub>     |                          |                       |                     | 40                    | μΑ   |
|                    | 2                                                 |                      | V <sub>OUT</sub> = V <sub>DD</sub>      |                          | -0.1                  |                     | 0.1                   |      |
| IBAT               | Supply current at VBAT                            |                      | V <sub>OUT</sub> = V <sub>BAT</sub>     |                          |                       |                     | 0.5                   | μΑ   |
| l <sub>lkg</sub>   | Leakage current at CEIN                           |                      | Disable mode,                           | $V_I < V_{DD}$           |                       |                     | ±1                    | μΑ   |
| <b>*</b> DO( )     | V <sub>DD</sub> to V <sub>OUT</sub> on-resistance |                      | V <sub>DD</sub> = 5 V                   |                          |                       | 0.6                 | 1                     | 0    |
| rDS(on)            | VBAT to VOUT on-resistance                        |                      | V <sub>BAT</sub> = 3.3 V                |                          |                       | 8                   | 15                    | Ω    |
| Ci                 | Input capacitance                                 |                      | V <sub>I</sub> = 0 V to 5 V             |                          |                       | 5                   |                       | pF   |

NOTES: 4. To ensure best stability of the threshold voltage, a bypass capacitor (ceramic, 0.1 µF) should be placed near to the supply terminals.

 <sup>5.</sup> For V<sub>DD</sub> < 1.6 V, V<sub>OUT</sub> switches to V<sub>BAT</sub> regardless of V<sub>BAT</sub>
 6. For details on how to optimize current consumption when using WDI. Refer to detailed description section, *watchdog*.

### TPS3610U18, TPS3610T50 BATTERY-BACKUP SUPERVISORS FOR RAM RETENTION

SLVS327B - DECEMBER 2000 - REVISED DECEMBER 2002

### timing requirements at R $_L$ = 1 M $\Omega,\,C_L$ = 50 pF, $T_A$ = $-40^{\circ}C$ to $85^{\circ}C$

|                | PARAMETER   |                    | TEST CONDITIONS                                                                             | MIN | TYP | MAX | UNIT |
|----------------|-------------|--------------------|---------------------------------------------------------------------------------------------|-----|-----|-----|------|
|                | Pulse width | At V <sub>DD</sub> | $V_{IH} = V_{IT} + 0.2 \text{ V},  V_{IL} = V_{IT} - 0.2 \text{ V}$                         | 6   |     |     | μs   |
| <sup>t</sup> W | Pulse width | At WDI             | $V_{DD} = V_{IT} + 0.2 \text{ V},  V_{IL} = 0.3 \times V_{DD},  V_{IH} = 0.7 \times V_{DD}$ | 100 |     |     | ns   |

### switching characteristics at R $_L$ = 1 M $\Omega,$ C $_L$ = 50 pF, T $_A$ =–40 $^{\circ}C$ to 85 $^{\circ}C$

|                  | PARAMETE                                               | R                                        | TEST CONDITIONS                                                                                    | MIN  | TYP | MAX  | UNIT |  |  |
|------------------|--------------------------------------------------------|------------------------------------------|----------------------------------------------------------------------------------------------------|------|-----|------|------|--|--|
| t <sub>d</sub>   | Delay time                                             |                                          | V <sub>DD</sub> > V <sub>IT</sub> +0.2 V                                                           | 60   | 100 | 140  | ms   |  |  |
| t(tout)          | Watchdog timeout                                       |                                          | (see timing diagram                                                                                | 0.48 | 0.8 | 1.12 | S    |  |  |
| tPLH             | Propagation (delay) time, low-to-<br>high-level output | 50% RESET to 50% CEOUT                   |                                                                                                    |      | 15  |      | μs   |  |  |
| <sup>t</sup> PHL |                                                        |                                          | V <sub>DD</sub> = 1.8 V                                                                            |      | 5   | 15   | ns   |  |  |
|                  | Propagation (delay) time, high-to-<br>low-level output | 50% CEIN to 50% CEOUT,                   | V <sub>DD</sub> = 3.3 V                                                                            |      | 1.6 | 5    |      |  |  |
|                  |                                                        | C <sub>L</sub> = 50 pF only (see Note 7) | V <sub>DD</sub> = 5 V                                                                              |      | 1   | 3    |      |  |  |
|                  |                                                        | V <sub>DD</sub> to RESET                 | V <sub>IL</sub> = V <sub>IT</sub> -0.2 V,<br>V <sub>IH</sub> = V <sub>IT</sub> +0.2 V              |      | 2   | 5    |      |  |  |
|                  |                                                        | PFI to PFO                               | $V_{IL} = V_{(PFI)} - 0.2 \text{ V},$<br>$V_{IH} = V_{(PFI)} + 0.2 \text{ V}$                      |      | 3   | 5    | μs   |  |  |
| t <sub>t</sub>   | Transition time                                        | V <sub>DD</sub> to BATTON                | $V_{IH} = V_{BAT} + 200 \text{ mV},$<br>$V_{IL} = V_{BAT} - 200 \text{ mV},$<br>$V_{BAT} < V_{IT}$ |      |     | 3    | μs   |  |  |

NOTE 7: Specified by design

### **TYPICAL CHARACTERISTICS**

### **Table of Graphs**

|                 |                                                                                |                                           | FIGURE         |
|-----------------|--------------------------------------------------------------------------------|-------------------------------------------|----------------|
|                 | Static drain-source on-state resistance (V <sub>DD</sub> to V <sub>OUT</sub> ) | 6                                         |                |
| rDS(on)         | Static drain-source on-state resistance (VBAT to VOUT)                         | vs Output current                         | 7              |
| ` ,             | Static drain-source on-state resistance                                        | vs Input voltage at CEIN                  | 8              |
| l <sub>DD</sub> | Supply current                                                                 | vs Supply voltage                         | 9              |
| VIT             | Normalized threshold at RESET                                                  | vs Free-air temperature                   | 10             |
|                 | High-level output voltage at RESET                                             |                                           | 11, 12         |
| Voн             | High-level output voltage at PFO                                               | vs High-level output current              | 13, 14         |
|                 | High-level output voltage at CEOUT                                             |                                           | 15, 16, 17, 18 |
|                 | Low-level output voltage at RESET                                              |                                           | 19, 20         |
| $V_{OL}$        | Low-level output voltage at CEOUT                                              | vs Low-level output current               | 21, 22         |
| -               | Low-level output voltage at BATTON                                             |                                           | 23, 24         |
| tp(min)         | Minimum Pulse Duration at V <sub>DD</sub>                                      | vs Threshold overdrive at V <sub>DD</sub> | 25             |
| tp(min)         | Minimum Pulse Duration at PFI                                                  | vs Threshold overdrive at PFI             | 26             |

STATIC DRAIN-SOURCE ON-STATE RESISTANCE

### TYPICAL CHARACTERISTICS

# STATIC DRAIN-SOURCE ON-STATE RESISTANCE $(V_{DD} \text{ to } V_{OUT})$ vs OUTPUT CURRENT $V_{DD} = 3.3 \text{ V}$ VBAT = GND MSWITCH = GND $V_{A} = 85^{\circ}\text{C}$ $V_{A} = 25^{\circ}\text{C}$ $V_{A} = -40^{\circ}\text{C}$

 $^{\Gamma}DS(on)-$  Static Drain-Source On-State Resistance –  $m\Omega$ 

500 L 50

75

Figure 6

125

IO - Output Current - mA

150

175

200

100



Figure 7

### STATIC DRAIN-SOURCE ON-STATE RESISTANCE



SUPPLY CURRENT VS



# TPS3610T50 NORMALIZED THRESHOLD AT RESET vs FREE-AIR TEMPERATURE



## HIGH-LEVEL OUTPUT VOLTAGE AT RESET

### HIGH-LEVEL OUTPUT CURRENT



Figure 11

### HIGH-LEVEL OUTPUT VOLTAGE AT RESET

### HIGH-LEVEL OUTPUT CURRENT



Figure 12

HIGH-LEVEL OUTPUT VOLTAGE AT PFO

### TYPICAL CHARACTERISTICS

### HIGH-LEVEL OUTPUT VOLTAGE AT PFO **HIGH-LEVEL OUTPUT CURRENT** 6 V<sub>OH</sub> - High-Level Output Voltage at PFO - V 5 T<sub>A</sub> = -40°C T<sub>A</sub> = 25°C 4 $T_A = 0^{\circ}C$ 3 T<sub>A</sub> = 85°C 2 $V_{DD} = 5.5 V$ 1 PFI = 1.4 V V<sub>BAT</sub> = GND MSWITCH = GND 0 0 -0.5 -1 -1.5-2 -2.5IOH - High-Level Output Current - mA









Figure 16

### HIGH-LEVEL OUTPUT VOLTAGE AT CEOUT HIGH-LEVEL OUTPUT CURRENT 3.5 V<sub>OH</sub> - High-Level Output Voltage at CEOUT - V 3 $T_A = -40^{\circ}C$ T<sub>A</sub> = 25°C 2.5 $T_A = 0^{\circ}C$ 2 1.5 T<sub>A</sub> = 85°C **Disable Mode** V(CEIN) = open $V_{DD} = 1.65 \text{ V}$ 0.5 MSWITCH = GND 0 -0.5 -1 -1.5 -2 -2.5 -3 -4.5IOH - High-Level Output Current - mA Figure 17

# LOW-LEVEL OUTPUT VOLTAGE AT RESET vs LOW-LEVEL OUTPUT CURRENT



# HIGH-LEVEL OUTPUT VOLTAGE AT CEOUT vs HIGH-LEVEL OUTPUT CURRENT



**3** 

# LOW-LEVEL OUTPUT VOLTAGE AT RESET vs LOW-LEVEL OUTPUT CURRENT

Figure 18



Figure 20

# LOW LEVEL OUTPUT VOLTAGE AT CEOUT VS



# LOW-LEVEL OUTPUT VOLTAGE AT CEOUT vs LOW-LEVEL OUTPUT CURRENT



Figure 22

# LOW-LEVEL OUTPUT VOLTAGE AT BATTON vs LOW-LEVEL OUTPUT CURRENT



LOW-LEVEL OUTPUT VOLTAGE AT BATTON vs
LOW-LEVEL OUTPUT CURRENT



# TPS3610T50 MINIMUM PULSE DURATION AT $V_{DD}$ vs THRESHOLD OVERDRIVE AT $V_{DD}$



Figure 25

# TPS3610T50 MINIMUM PULSE DURATION AT PFI

### THRESHOLD OVERDRIVE AT PFI



Figure 26





### PACKAGE OPTION ADDENDUM

6-Feb-2020

### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | _       | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| TPS3610T50PW     | ACTIVE | TSSOP        | PW      | 14   | 90      | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 85    | 3610T50        | Samples |
| TPS3610T50PWR    | ACTIVE | TSSOP        | PW      | 14   | 2000    | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 85    | 3610T50        | Samples |
| TPS3610U18PW     | ACTIVE | TSSOP        | PW      | 14   | 90      | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 85    | 3610U18        | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



### **PACKAGE OPTION ADDENDUM**

6-Feb-2020

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

PW (R-PDSO-G14)

### PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
  - Sody length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153



### PW (R-PDSO-G14)

### PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated