

# EMSC – Embedded & Wirebond Silicon Capacitor

**Rev 3.5** 



#### **Key features**

- Ultra low profile (100µm)
- Ultra high stability of capacitance value:
  - **◆** Temperature ±0,5% (-55°C to +150°C)
  - Voltage <0.1%/Volts</li>
  - ◆ Negligible capacitance loss through ageing
- Low leakage current down to 100pA
- High reliability
- High operating temperature (up to 150°C)

Thanks to the unique IPDiA Silicon capacitor technology, most of the problems encountered in demanding applications can be solved.

EMbedded Silicon Capacitors are available with thicknesses down to 80µm and are the most appropriate solution for Chip On Board, Chip On Foil, Chip On Glass, Chip On Ceramic, flip chip and embedded applications, when designers are looking at utmost decoupling behaviours.

EMSC are optimized for laminate substrate package, rigid/flex PCB, FR4, ceramic, glass, leadframe or foil platforms.

The Silicon capacitor technology offers a capacitor integration capability (up to 250nF/mm²) which allows **downsizing** compared to existing solutions.

#### **Key applications**

- Any demanding applications, such as medical, aerospace, automotive industrial...
- Supply decoupling / filtering of active device
- High reliability applications
- Devices with battery operations
- High temperature applications
- Volume limited applications

The IPDiA technology features **high reliability**, up to 10 times better than alternative capacitor technologies, such as Tantalum or MLCC, and eliminates cracking phenomena.

Silicon Capacitor technology also offers a very stable capacitor value over the full operating voltage & temperature range, with a high and stable insulation resistance.

This Silicon based technology is ROHS compliant and compatible with lead free reflow soldering process.





#### **Electrical Specification**

|      |       | 10                                                                     | 15                     | 22                                | 33                                | 39                                | 47                                | 68                                |  |
|------|-------|------------------------------------------------------------------------|------------------------|-----------------------------------|-----------------------------------|-----------------------------------|-----------------------------------|-----------------------------------|--|
| Unit | 10pF  | Contact<br>IPDIA Sales                                                 | Contact<br>IPDIA Sales | Contact<br>IPDIA Sales            | Contact<br>IPDIA Sales            | 390pF/0202/30V<br>935 121 72C 339 | 470pF/0202/30V<br>935 121 72C 347 | 680pF/0202/30V<br>935 121 72C 368 |  |
|      | 0.1nF | 1nF/0202/30V<br>935 121 72C 410                                        | Contact<br>IPDIA Sales | Contact<br>IPDIA Sales            | Contact<br>IPDIA Sales            | Contact<br>IPDIA Sales            | Contact<br>IPDIA Sales            | Contact<br>IPDIA Sales            |  |
|      | 1nF   | 10nF/0202/30V<br>935 121 72C 510                                       | Contact<br>IPDIA Sales | Contact<br>IPDIA Sales            | 33nF/0404/30V<br>935 121 72F 533  | Contact<br>IPDIA Sales            | Contact<br>IPDIA Sales            | Contact<br>IPDIA Sales            |  |
|      | 10nF  | 100nF/0404/11V<br>935 121 42F 610<br>100nF/0605/30V<br>935 121 72G 610 | Contact<br>IPDIA Sales | 220nF/0505/11V<br>935 121 42H 622 | Contact<br>IPDIA Sales            | Contact<br>IPDIA Sales            | Contact<br>IPDIA Sales            | Contact<br>IPDIA Sales            |  |
|      | 0.1μF | 1μF/1208/11V<br>935 121 42S 710<br>1μF/1616/30V<br>935 121 72Y 710     | Contact<br>IPDIA Sales | 2.2µF/1612/11V<br>935 121 42V 722 | 3.3µF/1616/11V<br>935 121 42Y 733 | Contact<br>IPDIA Sales            | 4.7µF/2016/11V<br>935 121 42X 747 |                                   |  |

(\*) 80µm thickness on request

(\*\*) For extended temperature range (up to +250°C), see Embedded Xtreme Temperature Silicon Capacitor product (EXSC).

(\*\*\*) other values on request







Fig.2 Capacitance change versus voltage variation compared to alternative





Fig.3 ESL versus capacitance value compared to alternative technologies

#### **Part Number**



Pad finishing in Aluminum (3µm thickness +/-10%), other finishing available such as copper, nickel or gold. Applicable for almost all embedded applications.

Parts should be glued with non conductive paste. If conductive glue is used on the backside of the silicon cap, it is strongly recommended to connect the backside and pads 3&4 to the same level (GND preferred).

#### **Pinning definition & Outline**

| pin# | Symbol | Description |
|------|--------|-------------|
| 1, 2 | Signal | Signal      |
| 3, 4 | GND    | Ground      |

| Тур.  |   | 0202          | 0203          | 0303          | 0404          | 0505          | 0605          | 1208          | 1612          | 1616          | 2016          |
|-------|---|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|
|       | Α | 0.58<br>±0.05 | 0.64<br>±0.05 | 0.80<br>±0.05 | 1.00<br>±0.05 | 1.25<br>±0.05 | 1.50<br>±0.05 | 3.00<br>±0.05 | 4.00<br>±0.05 | 4.00<br>±0.05 | 5.00<br>±0.05 |
| Comp. | В | 0.58<br>±0.05 | 0.80<br>±0.05 | 0.80<br>±0.05 | 1.00<br>±0.05 | 1.25<br>±0.05 | 1.25<br>±0.05 | 2.00<br>±0.05 | 3.00<br>±0.05 | 4.00<br>±0.05 | 4.00<br>±0.05 |
| 0.20  | С | 0,15          | 0,15          | 0,15          | 0,15          | 0,15          | 0,15          | 0,15          | 0,15          | 0,15          | 0,15          |
|       | d | 0,3           |               |               | 0,72          | 0,97          | 1,22          | 2,72          | 3,72          | 3,72          | 4,72          |
|       | е | 0,3           |               |               | 0,72          | 0,97          | 1,22          | 1,72          | 2,72          | 3,72          | 3,72          |

#### **Packaging**

Tape and reel, tray, waffle pack or wafer delivery.

Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner. The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.



For more information, please visit: <a href="http://www.ipdia.com">http://www.ipdia.com</a> To contact us, email to: sales@ipdia.com

> Date of release: 28th February 2014 Document identifier: CL xxxxxxxxxxx



## **IPD Capacitor Assembly Set Up**

Rev 1.0 Application Note

#### **Outline**

Silicon Capacitor for surface mounting device (SMD) assembly is a Wafer Level Chip Scale Packaging with the following features:

- Package dedicated to solve tombstoning effect of small SMD package;
- Package compatible with SMD assembly;
- Package without underfilling step;
- Interconnect available with various optional finishing for specific assembly.

#### **Assembly consideration**

- Standard pick & place equipment dedicated to WLCSP down to 400µm pitch.
- Solder paste type 3 in most cases of EIA size.
- Reflow has to be done with standard lead-free profile (for SAC alloys) or according to JEDEC recommendations J-STD 020D-01.



#### **Process recommendation**

After soldering, no solder paste should touch the side of the capacitor die as that might results in leakage currents due to remaining flux.

In order to use IPDiA standard capacitors within the JEDEC format and recommendation, the solder flux must be cleaned after reflow soldering step.

Notes: for a proper flux cleaning process, "rosin" flux type (R) or "water soluble" flux type (WS) is recommended for the solder printing material. "No clean" flux (NC) solder paste is not recommended.

In case the flux is not cleaned after the reflow soldering, the standard JEDEC would probably not be appropriate and the solder volume must be controlled:

- using smallest aperture design for the stencil, and using finer solder paste type 4 or 5 for a proper printing process.
- Mirroring pads would be the best recommendation





#### Pad recommendation

The capacitor is compatible with generic requirements for flip chip design (IPC7094). Standard IPDiA 3D package can be compliant with established EIA size (0201, 0402, 0603, ...).

Die size and land pattern dimensions is set up according to following range :

| EIA size                        | 0201       | 0402      | 0603      | 0805                | 1206      | 1812      |  |  |
|---------------------------------|------------|-----------|-----------|---------------------|-----------|-----------|--|--|
| Dimension max(X1 x X2) mm       | 0.86x0.66  | 1.26x0.76 | 1.86x1.16 | 2.26x1.46 3.46x1.86 |           | 4.76x3.66 |  |  |
| Typical . die thickness X3 (mm) | 0.1 or 0.4 |           |           |                     |           |           |  |  |
| Typical pad size* (mm)          | 0.15x0.40  | 0.30x0.50 | 0.40x0.90 | 0.50x1.20           | 0.60x1.60 | 0.90x3.40 |  |  |
| Typical pad separation (X4 mm)  | 0.3        | 0.4       | 0.8       | 1                   | 2         | 2.7       |  |  |



After soldering, no solder paste should touch the side of the capacitor die as that might result in leakage currents due to remaining flux.

Rev 1.0 2 of 3



#### **Manual Handling Considerations**

These capacitors are designed to be mounted with a standard SMT line, using solder printing step, pick and place machine and a final reflow soldering step. In case of manual handling and mounting conditions, please follow below recommendations:

- Minimize mechanical pressure on the capacitors (use of a vacuum nozzle is recommended).
- Use of organic tip instead of metal tip for the nozzle.
- Minimize temperature shocks (Substrate pre-heating is recommended).
- No wire bonding on 0402 47nF, 0402 100nF, 1206 1 $\mu$ F and 1812 3,3 $\mu$ F

#### Process steps:

quotation or contract, is believed to be accurate and reliable

and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

- On substrate, form the solder meniscus on each land pattern targeting 100 µm height after reflow (screen printing, dispensing solder paste or by wire soldering).
- Pick the capacitor from the tape & reel or the Gel Pack keeping backside visible using a vacuum nozzle and organic tip.
- Temporary place the capacitor on land pattern assuming the solder paste (Flux) will stick and maintain the capacitor.
- Reflow the assembly module with a dedicated thermal profile (see reflow recommendation profile).



Date of release: 20th April 2012 Document identifier:

## **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

### Murata:

<u>93512142F610-T3A</u> <u>93512142H622-T3A</u> <u>93512142F610-T1A</u> <u>93512172C510-T1A</u> <u>93512172C339-T1A</u> <u>93512172C347-T1A</u> <u>93512172C368-T1A</u> <u>93512172C410-T1A</u> <u>93512172F533-T1A</u> <u>93512172G610-T1A</u> <u>93512142H622-T1A</u> <u>93512172C510-T3A</u>