# () IDT.

## LOW SKEW PCI/PCI-X BUFFER

#### DATASHEET

#### ICS2304NZ-1

#### Description

The ICS2304NZ-1 is a high-performance, low skew, low jitter PCI/PCI-X clock driver. It is designed to distribute high-speed signals in PCI/PCI-X applications operating at speeds from 0 to 140 MHz.

The ICS2304NZ-1 is characterized for operation from -40°C to +85°C for automotive and industrial applications.

#### Features

- Packaged in 8-pin TSSOP (4.4 mm body)
- Frequency range of 0 to 140 MHz
- Less than 100 ps skew between outputs
- Distribute one clock input to one bank of four outputs
- Operating voltage of 3.3 V ±10%
- Available in commercial and industrial temperature ranges

#### **Block Diagram**



1

### **Pin Assignment**



### **Functionality Table**

| In        | outs | Outputs  |
|-----------|------|----------|
| CLK_IN OE |      | CLK(3:0) |
| 0         | 0    | Tristate |
| 0         | 1    | 0        |
| 1         | 0    | Tristate |
| 1         | 1    | 1        |

### **Pin Descriptions**

| Pin<br>Number | Pin<br>Name | Pin<br>Type | Pin Description                                             |
|---------------|-------------|-------------|-------------------------------------------------------------|
| 1             | CLK_IN      | Input       | Input reference frequency.                                  |
| 2             | OE          | Input       | Output Enable. When OE is low, it tri-states clock outputs. |
| 3             | CLK0        | Output      | Buffered clock output.                                      |
| 4             | GND         | Power       | Connect to ground.                                          |
| 5             | CLK1        | Output      | Buffered clock output.                                      |
| 6             | VDD         | Power       | Power supply for 3.3 V.                                     |
| 7             | CLK2        | Output      | Buffered clock output.                                      |
| 8             | CLK3        | Output      | Buffered clock output.                                      |

#### **Absolute Maximum Ratings**

Stresses above the ratings listed below can cause permanent damage to the ICS2304NZ-1. These ratings, which are standard values for IDT commercially rated parts, are stress ratings only. Functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods can affect product reliability. Electrical parameters are guaranteed only over the recommended operating temperature range.

| Item                                                                                         | Rating                            |
|----------------------------------------------------------------------------------------------|-----------------------------------|
| Supply Voltage Range, V <sub>DD</sub>                                                        | -0.5 V to 4.3 V                   |
| Input Voltage Range, V <sub>I</sub> (see notes 1 and 2)                                      | -0.5 V to V <sub>DD</sub> + 0.5 V |
| Output Voltage Range, V <sub>O</sub> (see notes 1 and 2)                                     | -0.5 V to V <sub>DD</sub> + 0.5 V |
| Input Clamp Current, I <sub>IK</sub> (V <sub>I</sub> <0 or V <sub>I</sub> >V <sub>DD</sub> ) | ±50 mA                            |
| Output Clamp Current, I <sub>IK</sub> (V <sub>O</sub> <0 or V <sub>O</sub> )                 | ±50 mA                            |
| Continuous Total Output Current, $I_O (V_O = 0 \text{ to } V_{DD})$                          | ±50 mA                            |
| Package Thermal Impedance, $\theta_{JA}$ (see note 3): PW Package                            | 230.5° C/W                        |
| Storage Temperature Range, T <sub>stg</sub>                                                  | -65° C to 150° C                  |

Notes:

1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed.

2. This value is limited to 4.6 V maximum.

3. The package thermal impedance is calculated in accordance with JESD 51.

#### **Recommended Operation Conditions**

| Parameter                                      | Min.                  | Тур. | Max.                  | Units |
|------------------------------------------------|-----------------------|------|-----------------------|-------|
| Supply Voltage, V <sub>DD</sub>                | 3                     | 3.3  | 3.6                   | V     |
| High-level Input Voltage, V <sub>IH</sub>      | 0.7 x V <sub>DD</sub> |      |                       | V     |
| Low-level Input Voltage, VIL                   |                       |      | 0.3 x V <sub>DD</sub> | V     |
| Input Voltage, V <sub>I</sub>                  | 0                     |      | V <sub>DD</sub>       | V     |
| High-level Output Current, I <sub>OH</sub>     |                       |      | -24                   | mA    |
| Low-level Output Current, I <sub>OL</sub>      |                       |      | 24                    | mA    |
| Operating Free-air Temperature, T <sub>A</sub> | -40                   | _    | +85                   | °C    |

# Timing Requirements Over Recommended Ranges of Supply Voltage and Operating Free-air Temperature

|                                   | Min. | Тур. | Max. | Units |
|-----------------------------------|------|------|------|-------|
| Clock Frequency, f <sub>CLK</sub> | 0    |      | 140  | MHz   |

### **Electrical Characteristics at 3.3 V over Recommended Free-air Temperature Range**

| <b>VDD = 3.3 V ±10%,</b> T <sub>A</sub> = -40°C to +85°C | (unless stated otherwise) |
|----------------------------------------------------------|---------------------------|
|----------------------------------------------------------|---------------------------|

| Parameter                      | Symbol          | Conditions                                               | Min.                 | Тур.  | Max. | Units |  |
|--------------------------------|-----------------|----------------------------------------------------------|----------------------|-------|------|-------|--|
| Input Voltage                  | V <sub>IK</sub> | $V_{DD}$ at 3.3 V, I <sub>I</sub> = -18 mA               |                      |       | -1.2 | V     |  |
|                                |                 | V <sub>DD</sub> = min to max,<br>I <sub>OH</sub> = -1 mA | V <sub>DD</sub> -0.2 | 3.3   |      |       |  |
| High-level Output Voltage      | V <sub>OH</sub> | V <sub>DD</sub> = 3 V, I <sub>OH</sub> = -24 mA          | 2                    | 2.3   |      | V     |  |
|                                |                 | V <sub>DD</sub> = 3 V, I <sub>OH</sub> = -12 mA          | 2.4                  | 2.7   |      |       |  |
|                                |                 | $V_{DD}$ = min to max,<br>$I_{OH}$ = 1 mA                |                      | 0.222 | 0.2  |       |  |
| Low-level Output Voltage       | V <sub>OL</sub> | V <sub>DD</sub> = 3 V, I <sub>OL</sub> = 24 mA           |                      | 0.61  | 0.8  | V     |  |
|                                |                 | V <sub>DD</sub> = 3 V, I <sub>OL</sub> = 12 mA           |                      | 0.31  | 0.55 |       |  |
| Lieb level Outer & Ourseat     | I <sub>ОН</sub> | $V_{DD} = 3 V, V_{O} = 1 V$                              |                      | -53   | -40  | mA    |  |
| High-level Output Current      |                 | $V_{DD} = 3.3 \text{ V}, V_O = 1.65 \text{ V}$           |                      | -54   |      | IIIA  |  |
| Low lovel Output Current       | I <sub>OL</sub> | $V_{DD} = 3 V, V_{O} = 2 V$                              | 40                   | 53    |      | mA    |  |
| Low-level Output Current       |                 | $V_{DD} = 3.3 \text{ V}, V_{O} = 1.65 \text{ V}$         |                      | 57    |      | mA    |  |
| Input Current                  | I               | $V = V_{DD} \text{ or } V_O$                             | 0.1                  |       | 50   | μA    |  |
| Dynamic Supply Current         | I <sub>DD</sub> | Unloaded outputs at 66.67 MHz                            |                      | 13    | 37   | mA    |  |
| Input Capacitance<br>(Note 1)  | Cl              | V <sub>DD</sub> = 3.3 V,<br>V <sub>I</sub> = 0V or 3.3 V |                      | 3     | 5    | pF    |  |
| Output Capacitance<br>(Note 1) | C <sub>O</sub>  | V <sub>DD</sub> = 3.3 V,<br>V <sub>I</sub> = 0V or 3.3 V |                      | 3.2   |      | pF    |  |

Note 1: Guaranteed by design, not 100% tested in production.

# Switching Characteristics at 3.3 V over Recommended Ranges of Supply Voltage and Operating Free-air Temperature

| <b>VDD = 3.3 V ±10%,</b> T <sub>A</sub> = -40°C to 85°C (unless | stated otherwise) |
|-----------------------------------------------------------------|-------------------|
|-----------------------------------------------------------------|-------------------|

| Parameter                                                     | Symbol               | Conditions                                        | Min. | Тур. | Max. | Units |
|---------------------------------------------------------------|----------------------|---------------------------------------------------|------|------|------|-------|
| High-to-Low Propagation Delay (Note 1)                        | t <sub>PLH</sub>     | $V_{O} = V_{DD}/2$                                | 1.8  | 3.1  | 3.8  | ns    |
| Low-to-High Propagation Delay (Note 1)                        | t <sub>PHL</sub>     | $V_{O} = V_{DD}/2$                                | 1.8  | 2.9  | 3.8  | ns    |
| Output Skew Window (Note 1)                                   | T <sub>SK</sub> (o)  | $V_{O} = V_{DD}/2$                                |      | 50   | 100  | ps    |
| Pulse Skew =   t <sub>PLH</sub> - t <sub>PHL</sub>   (Note 1) | T <sub>SK</sub> (p)  | $V_{O} = V_{DD}/2$                                |      |      | 300  | ps    |
| Process Skew (Note 1)                                         | T <sub>SK</sub> (pr) | $V_{O} = V_{DD}/2$                                |      |      | 500  | ps    |
| CLKIN High Time (Note1)                                       | т                    | 66 MHz                                            | 6    |      |      | ns    |
|                                                               | T <sub>high</sub>    | 140 MHz                                           | 3    |      |      | ns    |
|                                                               | т                    | 66 MHz                                            | 6    |      |      | ns    |
| CLKIN Low Time (Note1)                                        | T <sub>low</sub>     | 140 MHz                                           | 3    |      |      | ns    |
| Rise Time (Note 1)                                            | T <sub>r</sub>       | V <sub>OL</sub> =0.8 V,<br>V <sub>OH</sub> =2.0 V |      | 1.2  | 2.0  | ns    |
| Fall Time (Note 1)                                            | T <sub>f</sub>       | V <sub>OH</sub> =2.0 V,<br>V <sub>OL</sub> =0.8 V |      | 1.2  | 2.0  | ns    |
| Cycle-to-Cycle Jitter                                         | T <sub>cyc-cyc</sub> | Loaded<br>outputs                                 |      |      | 200  | ps    |
| Jitter, 1-Sigma                                               | T <sub>j</sub> 1s    | 10,000 cycles                                     |      | 14   | 40   | ps    |

Note 1: Guaranteed by design, not 100% tested in production.

#### **Parameter Measurement Information**



Figure 2. Voltage Thresholds for Propagation Delay  $(t_{pd})$  Measurements



Figure 3. Output Skew



Figure 4. Clock Waveform



Figure 5. Supply Current vs. Frequency



Figure 6. High-level Output Voltage vs. High-level Output Current



Figure 7. Low-level Output Voltage vs. Low-level Output Current

#### Marking Diagram (commercial)

#### Marking Diagram (industrial)



#### Notes:

- 1. ###### is the lot number.
- 2. YYWW is the last two digits of the year and week that the part was assembled.
- 3. "L" denotes Pb (lead) free package.

#### Package Outline and Package Dimensions (8-pin TSSOP, 4.40 mm Body, 0.65 mm Pitch)

Package dimensions are kept current with JEDEC Publication No. 95, MO-153



|        | Millin     | neters     | Inc    | hes   |
|--------|------------|------------|--------|-------|
| Symbol | Min        | Max        | Min    | Max   |
| A      |            | 1.20       |        | 0.047 |
| A1     | 0.05       | 0.15       | 0.002  | 0.006 |
| A2     | 0.80       | 1.05       | 0.032  | 0.041 |
| b      | 0.19       | 0.30       | 0.007  | 0.012 |
| С      | 0.09       | 0.20       | 0.0035 | 0.008 |
| D      | 2.90       | 3.10       | 0.114  | 0.122 |
| E      | 6.40 BASIC |            | 0.252  | BASIC |
| E1     | 4.30       | 4.50       | 0.169  | 0.177 |
| е      | 0.65       | Basic      | 0.0256 | Basic |
| L      | 0.45       | 0.75       | 0.018  | 0.030 |
| α      | <b>0</b> ° | <b>8</b> ° | 0°     | 8°    |
| aaa    |            | 0.10       |        | 0.004 |





#### **Ordering Information**

| Part / Order Number | Marking    | Shipping Packaging | Package     | Temperature   |
|---------------------|------------|--------------------|-------------|---------------|
| 2304NZG-1LF         | see page 9 | Tubes              | 8-pin TSSOP | 0 to +70° C   |
| 2304NZG-1LFT        |            | Tape and Reel      | 8-pin TSSOP | 0 to +70° C   |
| 2304NZGI-1LF        |            | Tubes              | 8-pin TSSOP | -40 to +85° C |
| 2304NZGI-1LFT       |            | Tape and Reel      | 8-pin TSSOP | -40 to +85° C |

#### "LF" suffix to the part number are the Pb-Free configuration, RoHS compliant.

While the information presented herein has been checked for both accuracy and reliability, IDT assumes no responsibility for either its use or for the infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial applications. Any other applications such as those requiring extended temperature range, high reliability, or other extraordinary environmental requirements are not recommended without additional processing by IDT. IDT reserves the right to change any circuitry or specifications without notice. IDT does not authorize or warrant any IDT product for use in life support devices or critical medical instruments.

#### Innovate with IDT and accelerate your future networks. Contact:

# www.IDT.com

#### **For Sales**

800-345-7015 408-284-8200 Fax: 408-284-2775

#### For Tech Support

www.idt.com/go/clockhelp

#### **Corporate Headquarters**

Integrated Device Technology, Inc. www.idt.com



© 2010 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice. IDT and the IDT logo are trademarks of Integrated Device Technology, Inc. Accelerated Thinking is a service mark of Integrated Device Technology, Inc. All other brands, product names and marks are or may be trademarks or registered trademarks used to identify products or services of their respective owners. Printed in USA

# **Mouser Electronics**

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

IDT (Integrated Device Technology): 2304NZGI-1LF 2304NZGI-1LFT 2304NZG-1LF 2304NZG-1LFT