# LMH6618 Single/LMH6619 Dual 130 MHz, 1.25 mA RRIO Operational Amplifiers 

Check for Samples: LMH6618, LMH6619

## FEATURES

- $\mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega, \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ and $\mathrm{A}_{\mathrm{V}}=+1$, Unless Otherwise Specified.
- Operating Voltage Range 2.7 V to 11 V
- Supply Current per Channel 1.25 mA
- Small Signal Bandwidth 130 MHz
- Input Offset Voltage (Limit at $25^{\circ} \mathrm{C}$ ) $\pm 0.75 \mathrm{mV}$
- Slew Rate $55 \mathrm{~V} / \mu \mathrm{s}$
- Settling Time to 0.1\% 90 ns
- Settling Time to $0.01 \% 120 \mathrm{~ns}$
- SFDR ( $\mathrm{f}=\mathbf{1 0 0} \mathbf{k H z}, \mathrm{A}_{\mathrm{V}}=+\mathbf{1}, \mathrm{V}_{\mathrm{OUT}}=\mathbf{2} \mathrm{V}_{\mathrm{PP}}$ ) 100 dBc
- 0.1 dB Bandwidth $\left(\mathrm{A}_{\mathrm{v}}=+2\right) 15 \mathrm{MHz}$
- Low Voltage Noise $10 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$
- Industrial Temperature Grade $-\mathbf{4 0 ^ { \circ }} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
- Rail-to-Rail Input and Output


## APPLICATIONS

- ADC Driver
- DAC Buffer
- Active Filters
- High Speed Sensor Amplifier
- Current Sense Amplifier
- Portable Video
- STB, TV Video Amplifier


## DESCRIPTION

The LMH6618 (single, with shutdown) and LMH6619 (dual) are 130 MHz rail-to-rail input and output amplifiers designed for ease of use in a wide range of applications requiring high speed, low supply current, low noise, and the ability to drive complex ADC and video loads. The operating voltage range extends from 2.7 V to 11 V and the supply current is typically 1.25 mA per channel at 5 V . The LMH6618 and LMH6619 are members of the PowerWise ${ }^{\circledR}$ family and have an exceptional power-to-performance ratio.

The amplifier's voltage feedback design topology provides balanced inputs and high open loop gain for ease of use and accuracy in applications such as active filter design. Offset voltage is typically 0.1 mV and settling time to $0.01 \%$ is 120 ns which combined with an 100 dBc SFDR at 100 kHz makes the part suitable for use as an input buffer for popular 8-bit, 10-bit, 12-bit and 14-bit mega-sample ADCs.
The input common mode range extends 200 mV beyond the supply rails. On a single 5 V supply with a ground terminated $150 \Omega$ load the output swings to within 37 mV of the ground rail, while a mid-rail terminated $1 \mathrm{k} \Omega$ load will swing to 77 mV of either rail, providing true single supply operation and maximum signal dynamic range on low power rails. The amplifier output will source and sink 35 mA and drive up to 30 pF loads without the need for external compensation.
The LMH6618 has an active low disable pin which reduces the supply current to $72 \mu \mathrm{~A}$ and is offered in the space saving 6 -Pin SOT package. The LMH6619 is offered in the 8 -Pin SOIC package. The LMH6618 and LMH6619 are available with a $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ extended industrial temperature grade.

[^0]
## Typical Application



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| ESD Tolerance ${ }^{(2)}$ |  |
| :--- | ---: |
| Human Body Model | 2000 V |
| For input pins only | 2000 V |
| For all other pins | 200 V |
| Machine Model | 12 V |
| Supply Voltage $\left(\mathrm{V}_{\mathrm{S}}=\mathrm{V}^{+}-\mathrm{V}^{-}\right)$ | $150^{\circ} \mathrm{C} \mathrm{max}$ |
| Junction Temperature ${ }^{(3)}$ |  |

(1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not guaranteed. For guaranteed specifications and the test conditions, see the Electrical Characteristics.
(2) Human Body Model, applicable std. MIL-STD-883, Method 3015.7. Machine Model, applicable std. JESD22-A115-A (ESD MM std. of JEDEC)Field-Induced Charge-Device Model, applicable std. JESD22-C101-C (ESD FICDM std. of JEDEC).
(3) The maximum power dissipation is a function of $\mathrm{T}_{\mathrm{J}(\mathrm{MAX})}, \theta_{\mathrm{JA}}$. The maximum allowable power dissipation at any ambient temperature is $P_{D}=\left(T_{J(\operatorname{MAX})}-T_{A}\right) / \theta_{J A}$. All numbers apply for packages soldered directly onto a PC Board.

OPERATING RATINGS ${ }^{(1)}$

| Supply Voltage $\left(\mathrm{V}_{\mathrm{S}}=\mathrm{V}^{+}-\mathrm{V}^{-}\right)$ | 2.7 V to 11 V |
| :--- | ---: |
| Ambient Temperature Range ${ }^{(2)}$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Package Thermal Resistance $\left(\theta_{\mathrm{JA}}\right)$ |  |
| 6-Pin SOT (DDC0006A) | $231^{\circ} \mathrm{C} / \mathrm{W}$ |
| 8-Pin SOIC (D0008A) | $160^{\circ} \mathrm{C} / \mathrm{W}$ |

(1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not guaranteed. For guaranteed specifications and the test conditions, see the Electrical Characteristics.
(2) The maximum power dissipation is a function of $\mathrm{T}_{\mathrm{J}(\mathrm{MAX})}, \theta_{\mathrm{JA}}$. The maximum allowable power dissipation at any ambient temperature is $P_{D}=\left(T_{J(\operatorname{MAX})}-T_{A}\right) / \theta_{J A}$. All numbers apply for packages soldered directly onto a PC Board.

## +3V ELECTRICAL CHARACTERISTICS

Unless otherwise specified, all limits are guaranteed for $T_{J}=+25^{\circ} \mathrm{C}, \mathrm{V}^{+}=3 \mathrm{~V}, \mathrm{~V}^{-}=0 \mathrm{~V}, \overline{\mathrm{DISABLE}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=\mathrm{V}_{\mathrm{O}}=\mathrm{V}^{+} / 2, \mathrm{~A}_{\mathrm{V}}=$ $+1\left(R_{F}=0 \Omega\right)$, otherwise $R_{F}=2 \mathrm{k} \Omega$ for $A_{V} \neq+1, R_{L}=1 \mathrm{k} \Omega \| 5 \mathrm{pF}$. Boldface Limits apply at temperature extremes. ${ }^{(1)}$

(1) Boldface limits apply to temperature range of $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$
(2) Limits are $100 \%$ production tested at $25^{\circ} \mathrm{C}$. Limits over the operating temperature range are guaranteed through correlations using the Statistical Quality Control (SQC) method.
(3) Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested and are not guaranteed on shipped production material.
(4) Voltage average drift is determined by dividing the change in $\mathrm{V}_{\mathrm{OS}}$ by temperature change.

## +3V ELECTRICAL CHARACTERISTICS (continued)

Unless otherwise specified, all limits are guaranteed for $T_{J}=+25^{\circ} \mathrm{C}, \mathrm{V}^{+}=3 \mathrm{~V}, \mathrm{~V}^{-}=0 \mathrm{~V}, \overline{\mathrm{DISABLE}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=\mathrm{V}_{\mathrm{O}}=\mathrm{V}^{+} / 2, \mathrm{~A}_{\mathrm{V}}=$ $+1\left(R_{F}=0 \Omega\right)$, otherwise $R_{F}=2 \mathrm{k} \Omega$ for $A_{V} \neq+1, R_{L}=1 \mathrm{k} \Omega \| 5 \mathrm{pF}$. Boldface Limits apply at temperature extremes. ${ }^{(1)}$

| Symbol | Parameter | Condition | $\operatorname{Min}_{(2)}$ | Typ | $\underset{(2)}{\operatorname{Max}}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Output DC Characteristics |  |  |  |  |  |  |
| $\mathrm{V}_{\text {OUT }}$ | Output Voltage Swing High (LMH6618) (Voltage from $\mathrm{V}^{+}$Supply Rail) | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ to $\mathrm{V}^{+} / 2$ |  | 50 | $\begin{aligned} & 56 \\ & 62 \end{aligned}$ | mV from either rail |
|  |  | $\mathrm{R}_{\mathrm{L}}=150 \Omega$ to $\mathrm{V}^{+} / 2$ |  | 160 | $\begin{aligned} & 172 \\ & 198 \end{aligned}$ |  |
|  | Output Voltage Swing Low (LMH6618) (Voltage from $\mathrm{V}^{-}$Supply Rail) | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ to $\mathrm{V}^{+} / 2$ |  | 60 | $\begin{aligned} & 66 \\ & 74 \end{aligned}$ |  |
|  |  | $\mathrm{R}_{\mathrm{L}}=150 \Omega$ to $\mathrm{V}^{+} / 2$ |  | 170 | $\begin{aligned} & 184 \\ & 217 \end{aligned}$ |  |
|  |  | $\mathrm{R}_{\mathrm{L}}=150 \Omega$ to $\mathrm{V}^{-}$ |  | 29 | $\begin{aligned} & 39 \\ & 43 \end{aligned}$ |  |
|  | Output Voltage Swing High (LMH6619) (Voltage from $\mathrm{V}^{+}$Supply Rail) | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ to $\mathrm{V}^{+} / 2$ |  | 50 | $\begin{aligned} & 56 \\ & 62 \end{aligned}$ | mV from either rail |
|  |  | $\mathrm{R}_{\mathrm{L}}=150 \Omega$ to $\mathrm{V}^{+} / 2$ |  | 160 | $\begin{aligned} & 172 \\ & 198 \end{aligned}$ |  |
|  | Output Voltage Swing Low (LMH6619) (Voltage from $\mathrm{V}^{-}$Supply Rail) | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ to $\mathrm{V}^{+} / 2$ |  | 62 | $\begin{aligned} & 68 \\ & 76 \end{aligned}$ |  |
|  |  | $\mathrm{R}_{\mathrm{L}}=150 \Omega$ to $\mathrm{V}^{+} / 2$ |  | 175 | $\begin{aligned} & 189 \\ & 222 \end{aligned}$ |  |
|  |  | $\mathrm{R}_{\mathrm{L}}=150 \Omega$ to $\mathrm{V}^{-}$ |  | 34 | $\begin{aligned} & 44 \\ & 48 \end{aligned}$ |  |
| Iout | Linear Output Current | $\mathrm{V}_{\text {OUT }}=\mathrm{V}^{+} / 2{ }^{(5)}$ | $\pm 25$ | $\pm 35$ |  | mA |
| $\mathrm{R}_{\text {OUT }}$ | Output Resistance | $\mathrm{f}=1 \mathrm{MHz}$ |  | 0.17 |  | $\Omega$ |

## Enable Pin Operation

|  | Enable High Voltage Threshold | Enabled | 2.0 |  |  | V |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
|  | Enable Pin High Current | $V_{\overline{\text { DISABLE }}}=3 \mathrm{~V}$ |  | 0.04 |  | $\mu \mathrm{~A}$ |
|  | Enable Low Voltage Threshold | Disabled |  |  | 1.0 | V |
|  | Enable Pin Low Current | $V_{\overline{\text { DISABLE }}}=0 \mathrm{~V}$ |  | 1 |  | $\mu \mathrm{~A}$ |
| $\mathrm{t}_{\text {on }}$ | Turn-On Time |  |  | 25 | ns |  |
| $\mathrm{t}_{\text {off }}$ | Turn-Off Time |  |  | 90 | ns |  |

Power Supply Performance

| PSRR | Power Supply Rejection Ratio | $\mathrm{DC}, \mathrm{V}_{\mathrm{CM}}=0.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{S}}=2.7 \mathrm{~V}$ to 11 V | 84 | 104 |  | dB |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\text {S }}$ | Supply Current (LMH6618) | $\mathrm{R}_{\mathrm{L}}=\infty$ |  | 1.2 | $\begin{aligned} & 1.5 \\ & 1.7 \end{aligned}$ | mA |
|  | Supply Current (LMH6619) (per channel) | $\mathrm{R}_{\mathrm{L}}=\infty$ |  | 1.2 | $\begin{gathered} 1.5 \\ 1.75 \end{gathered}$ |  |
| $\mathrm{ISD}^{\text {d }}$ | Disable Shutdown Current | $\overline{\text { DISABLE }}=0 \mathrm{~V}$ |  | 59 | 85 | $\mu \mathrm{A}$ |

(5) Do not short circuit the output. Continuous source or sink currents larger than the I Iout typical are not recommended as it may damage the part.

## +5V ELECTRICAL CHARACTERISTICS

Unless otherwise specified, all limits are guaranteed for $T_{J}=+25^{\circ} \mathrm{C}, \mathrm{V}^{+}=5 \mathrm{~V}, \mathrm{~V}^{-}=0 \mathrm{~V}, \overline{\mathrm{DISABLE}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=\mathrm{V}_{\mathrm{O}}=\mathrm{V}^{+} / 2, \mathrm{~A}_{\mathrm{V}}=$ $+1\left(R_{F}=0 \Omega\right)$, otherwise $R_{F}=2 \mathrm{k} \Omega$ for $A_{V} \neq+1, R_{L}=1 \mathrm{k} \Omega \| 5 \mathrm{pF}$. Boldface Limits apply at temperature extremes.

| Symbol | Parameter | Condition | $\operatorname{Min}_{(1)}$ | Typ | $\operatorname{Max}_{(1)}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Frequency Domain Response |  |  |  |  |  |  |
| SSBW | -3 dB Bandwidth Small Signal | $\mathrm{A}_{\mathrm{V}}=1, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$, $\mathrm{V}_{\text {OUT }}=0.2 \mathrm{~V}_{\text {PP }}$ |  | 130 |  | MHz |
|  |  | $A_{V}=2,-1, R_{L}=1 \mathrm{k} \Omega, \mathrm{V}_{\text {OUT }}=0.2 \mathrm{~V}_{\mathrm{PP}}$ |  | 53 |  |  |
| GBW | Gain Bandwidth (LMH6618) | $\begin{aligned} & A_{\mathrm{V}}=10, \mathrm{R}_{\mathrm{F}}=2 \mathrm{k} \Omega, \mathrm{R}_{\mathrm{G}}=221 \Omega, \\ & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega, \mathrm{~V}_{\text {OUT }}=0.2 \mathrm{~V}_{\mathrm{PP}} \end{aligned}$ | 54 | 64 |  | MHz |
| GBW | Gain Bandwidth (LMH6619) | $\begin{aligned} & A_{V}=10, R_{F}=2 \mathrm{k} \Omega, R_{G}=221 \Omega, \\ & R_{L}=1 \mathrm{k} \Omega, V_{\text {OUT }}=0.2 V_{P P} \end{aligned}$ | 54 | 57 |  | MHz |
| LSBW | -3 dB Bandwidth Large Signal | $A_{V}=1, R_{L}=1 \mathrm{k} \Omega, \mathrm{V}_{\text {OUT }}=2 \mathrm{~V}_{\mathrm{PP}}$ |  | 15 |  | MHz |
|  |  | $\mathrm{A}_{\mathrm{V}}=2, \mathrm{R}_{\mathrm{L}}=150 \Omega, \mathrm{~V}_{\text {OUT }}=2 \mathrm{~V}_{\text {PP }}$ |  | 15 |  |  |
| Peak | Peaking | $A_{V}=1, C_{L}=5 \mathrm{pF}$ |  | 0.5 |  | dB |
| $\begin{aligned} & \hline 0.1 \\ & \text { dBBW } \end{aligned}$ | 0.1 dB Bandwidth | $\begin{aligned} & A_{V}=2, V_{O U T}=0.5 \mathrm{~V}_{\mathrm{PP}}, \\ & R_{F}=R_{G}=1 \mathrm{k} \Omega \end{aligned}$ |  | 15 |  | MHz |
| DG | Differential Gain | $\begin{aligned} & \mathrm{A}_{\mathrm{V}}=+2,4.43 \mathrm{MHz}, 0.6 \mathrm{~V}<\mathrm{V}_{\text {OUT }}<2 \mathrm{~V}, \\ & \mathrm{R}_{\mathrm{L}}=150 \Omega \text { to } \mathrm{V}^{+} / 2 \end{aligned}$ |  | 0.1 |  | \% |
| DP | Differential Phase | $\begin{aligned} & \mathrm{A}_{\mathrm{V}}=+2,4.43 \mathrm{MHz}, 0.6 \mathrm{~V}<\mathrm{V}_{\text {OUT }}<2 \mathrm{~V}, \\ & \mathrm{R}_{\mathrm{L}}=150 \Omega \text { to } \mathrm{V}^{+} / 2 \end{aligned}$ |  | 0.1 |  | deg |
| Time Domain Response |  |  |  |  |  |  |
| $\mathrm{t}_{\mathrm{r}} / \mathrm{If}_{\mathrm{f}}$ | Rise \& Fall Time | 2 V Step, $\mathrm{A}_{\mathrm{V}}=1$ |  | 30 |  | ns |
| SR | Slew Rate | 2 V Step, $A_{V}=1$ | 44 | 55 |  | V/us |
| $\mathrm{t}_{\text {s } \quad 0.1}$ | 0.1\% Settling Time | 2 V Step, $\mathrm{A}_{V}=-1$ |  | 90 |  | ns |
| $t_{\text {s }} 0.01$ |    <br> $0.01 \%$ Settling Time 2V Step, $A_{V}=-1$ 120 |  |  |  |  |  |
| Distortion and Noise Performance |  |  |  |  |  |  |
| SFDR | Spurious Free Dynamic Range | $\mathrm{f}_{\mathrm{C}}=100 \mathrm{kHz}, \mathrm{V}_{\text {OUT }}=2 \mathrm{~V}_{\text {PP }}, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ |  | 100 |  | dBc |
|  |  | $\mathrm{f}_{\mathrm{C}}=1 \mathrm{MHz}, \mathrm{V}_{\text {OUT }}=2 \mathrm{~V}_{\text {PP }}, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ |  | 88 |  |  |
|  |  | $\mathrm{f}_{\mathrm{C}}=5 \mathrm{MHz}, \mathrm{V}_{\mathrm{O}}=2 \mathrm{~V}_{\mathrm{PP}}, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ |  | 61 |  |  |
| $\mathrm{e}_{\mathrm{n}}$ | Input Voltage Noise Density | $\mathrm{f}=100 \mathrm{kHz}$ |  | 10 |  | $\mathrm{nV} / / \sqrt{\mathrm{Hz}}$ |
| $\mathrm{i}_{n}$ | Input Current Noise Density | $\mathrm{f}=100 \mathrm{kHz}$ |  | 1 |  | $\mathrm{pA} / / \sqrt{\mathrm{Hz}}$ |
| CT | Crosstalk (LMH6619) | $\mathrm{f}=5 \mathrm{MHz}, \mathrm{V}_{\mathrm{IN}}=2 \mathrm{~V}_{\mathrm{PP}}$ |  | 80 |  | dB |
| Input, DC | Performance |  |  |  |  |  |
| $\mathrm{V}_{\text {OS }}$ | Input Offset Voltage | $\mathrm{V}_{\mathrm{CM}}=0.5 \mathrm{~V}$ (pnp active) <br> $\mathrm{V}_{\mathrm{CM}}=4.5 \mathrm{~V}$ (npn active) |  | 0.1 | $\begin{gathered} \pm 0.75 \\ \pm 1.3 \end{gathered}$ | mV |
| TCV ${ }_{\text {OS }}$ | Input Offset Voltage Temperature Drift | (3) |  | 0.8 |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| $\mathrm{I}_{\mathrm{B}}$ | Input Bias Current | $\mathrm{V}_{\mathrm{CM}}=0.5 \mathrm{~V}$ (pnp active) |  | -1.5 | -2.4 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\mathrm{CM}}=4.5 \mathrm{~V}$ (npn active) |  | +1.0 | +1.9 |  |
| los | Input Offset Current |  |  | 0.01 | $\pm 0.26$ | $\mu \mathrm{A}$ |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance |  |  | 1.5 |  | pF |
| $\mathrm{R}_{\text {IN }}$ | Input Resistance |  |  | 8 |  | $\mathrm{M} \Omega$ |
| CMVR | Common Mode Voltage Range | DC, CMRR $\geq 65 \mathrm{~dB}$ | -0.2 |  | 5.2 | V |
| CMRR | Common Mode Rejection Ratio | $\mathrm{V}_{\mathrm{CM}}$ Stepped from -0.1 V to 3.4V | 81 | 98 |  | dB |
|  |  | $\mathrm{V}_{\text {CM }}$ Stepped from 4.0V to 5.1V | 84 | 108 |  |  |
| $\mathrm{A}_{\mathrm{OL}}$ | Open Loop Voltage Gain | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ to +4.6 V or +0.4 V | 84 | 100 |  | dB |
|  |  | $\mathrm{R}_{\mathrm{L}}=150 \Omega$ to +4.5 V or +0.5 V | 78 | 83 |  |  |

[^1]
## +5V ELECTRICAL CHARACTERISTICS (continued)

Unless otherwise specified, all limits are guaranteed for $T_{J}=+25^{\circ} \mathrm{C}, \mathrm{V}^{+}=5 \mathrm{~V}, \mathrm{~V}^{-}=0 \mathrm{~V}, \overline{\mathrm{DISABLE}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=\mathrm{V}_{\mathrm{O}}=\mathrm{V}^{+} / 2, \mathrm{~A}_{\mathrm{V}}=$ $+1\left(R_{F}=0 \Omega\right)$, otherwise $R_{F}=2 \mathrm{k} \Omega$ for $A_{V} \neq+1, R_{L}=1 \mathrm{k} \Omega \| 5 \mathrm{pF}$. Boldface Limits apply at temperature extremes.

| Symbol | Parameter | Condition | $\operatorname{Min}_{(1)}$ | Typ | $\underset{(1)}{\operatorname{Max}}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Output DC Characteristics |  |  |  |  |  |  |
| $\mathrm{V}_{\text {OUT }}$ | Output Voltage Swing High (LMH6618) (Voltage from $\mathrm{V}^{+}$Supply Rail) | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ to $\mathrm{V}^{+} / 2$ |  | 60 | $\begin{aligned} & 73 \\ & 82 \end{aligned}$ | mV from either rail |
|  |  | $\mathrm{R}_{\mathrm{L}}=150 \Omega$ to $\mathrm{V}^{+} / 2$ |  | 230 | $\begin{aligned} & 255 \\ & 295 \end{aligned}$ |  |
|  | Output Voltage Swing Low (LMH6618) (Voltage from $\mathrm{V}^{-}$Supply Rail) | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ to $\mathrm{V}^{+} / 2$ |  | 75 | $\begin{aligned} & 83 \\ & 96 \end{aligned}$ |  |
|  |  | $\mathrm{R}_{\mathrm{L}}=150 \Omega$ to $\mathrm{V}^{+} / 2$ |  | 250 | $\begin{aligned} & 270 \\ & 321 \end{aligned}$ |  |
|  |  | $\mathrm{R}_{\mathrm{L}}=150 \Omega$ to $\mathrm{V}^{-}$ |  | 32 | $\begin{aligned} & 43 \\ & 45 \end{aligned}$ |  |
|  | Output Voltage Swing High (LMH6619) (Voltage from $\mathrm{V}^{+}$Supply Rail) | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ to $\mathrm{V}^{+} / 2$ |  | 60 | $\begin{aligned} & 73 \\ & 82 \\ & \hline \end{aligned}$ | $m V$ from either rail |
|  |  | $\mathrm{R}_{\mathrm{L}}=150 \Omega$ to $\mathrm{V}^{+} / 2$ |  | 230 | $\begin{aligned} & 255 \\ & 295 \end{aligned}$ |  |
|  | Output Voltage Swing Low (LMH6619) (Voltage from $\mathrm{V}^{-}$Supply Rail) | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ to $\mathrm{V}^{+} / 2$ |  | 77 | $\begin{aligned} & 85 \\ & 98 \end{aligned}$ |  |
|  |  | $\mathrm{R}_{\mathrm{L}}=150 \Omega$ to $\mathrm{V}^{+} / 2$ |  | 255 | $\begin{aligned} & 275 \\ & 326 \end{aligned}$ |  |
|  |  | $\mathrm{R}_{\mathrm{L}}=150 \Omega$ to $\mathrm{V}^{-}$ |  | 37 | $\begin{aligned} & 48 \\ & 50 \end{aligned}$ |  |
| lout | Linear Output Current | $\mathrm{V}_{\text {OUT }}=\mathrm{V}^{+} / 2{ }^{(4)}$ | $\pm 25$ | $\pm 35$ |  | mA |
| $\mathrm{R}_{\text {OUT }}$ | Output Resistance | $\mathrm{f}=1 \mathrm{MHz}$ |  | 0.17 |  | $\Omega$ |
| Enable Pin Operation |  |  |  |  |  |  |
|  | Enable High Voltage Threshold | Enabled | 3.0 |  |  | V |
|  | Enable Pin High Current | $V_{\text {DISABLE }}=5 \mathrm{~V}$ |  | 1.2 |  | $\mu \mathrm{A}$ |
|  | Enable Low Voltage Threshold | Disabled |  |  | 2.0 | V |
|  | Enable Pin Low Current | $V_{\overline{\text { DISABLE }}}=0 \mathrm{~V}$ |  | 2.5 |  | $\mu \mathrm{A}$ |
| $\mathrm{t}_{\mathrm{on}}$ | Turn-On Time |  |  | 25 |  | ns |
| $\mathrm{t}_{\text {fff }}$ | Turn-Off Time |  |  | 90 |  | ns |
| Power Supply Performance |  |  |  |  |  |  |
| PSRR | Power Supply Rejection Ratio | $\mathrm{DC}, \mathrm{V}_{\mathrm{CM}}=0.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{S}}=2.7 \mathrm{~V}$ to 11 V | 84 | 104 |  | dB |
| Is | Supply Current (LMH6618) | $\mathrm{R}_{\mathrm{L}}=\infty$ |  | 1.25 | $\begin{aligned} & 1.5 \\ & 17 \end{aligned}$ | mA |
|  | Supply Current (LMH6619) (per channel) | $\mathrm{R}_{\mathrm{L}}=\infty$ |  | 1.3 | $\begin{gathered} 1.5 \\ 1.75 \end{gathered}$ |  |
| $\mathrm{I}_{\text {SD }}$ | Disable Shutdown Current | $\overline{\text { DISABLE }}=0 \mathrm{~V}$ |  | 72 | 105 | $\mu \mathrm{A}$ |

(4) Do not short circuit the output. Continuous source or sink currents larger than the I Iout typical are not recommended as it may damage the part.

## $\pm 5 \mathrm{~V}$ ELECTRICAL CHARACTERISTICS

Unless otherwise specified, all limits are guaranteed for $T_{J}=+25^{\circ} \mathrm{C}, \mathrm{V}^{+}=5 \mathrm{~V}, \mathrm{~V}^{-}=-5 \mathrm{~V}, \overline{\mathrm{DISABLE}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=\mathrm{V}_{\mathrm{O}}=0 \mathrm{~V}, \mathrm{~A}_{\mathrm{V}}=$ $+1\left(R_{F}=0 \Omega\right)$, otherwise $R_{F}=2 \mathrm{k} \Omega$ for $A_{V} \neq+1, R_{L}=1 \mathrm{k} \Omega \| 5 \mathrm{pF}$. Boldface Limits apply at temperature extremes.


[^2]
## $\pm 5 \mathrm{~V}$ ELECTRICAL CHARACTERISTICS (continued)

Unless otherwise specified, all limits are guaranteed for $T_{J}=+25^{\circ} \mathrm{C}, \mathrm{V}^{+}=5 \mathrm{~V}, \mathrm{~V}^{-}=-5 \mathrm{~V}, \overline{\mathrm{DISABLE}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=\mathrm{V}_{\mathrm{O}}=0 \mathrm{~V}, \mathrm{~A}_{\mathrm{V}}=$ $+1\left(R_{F}=0 \Omega\right)$, otherwise $R_{F}=2 \mathrm{k} \Omega$ for $A_{V} \neq+1, R_{L}=1 \mathrm{k} \Omega \| 5 \mathrm{pF}$. Boldface Limits apply at temperature extremes.

| Symbol | Parameter | Condition | $\operatorname{Min}_{(1)}$ | Typ | $\underset{(1)}{\operatorname{Max}}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Output DC Characteristics |  |  |  |  |  |  |
| $\mathrm{V}_{\text {OUT }}$ | Output Voltage Swing High (LMH6618) (Voltage from ${ }^{+}$Supply Rail) | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ to GND |  | 100 | $\begin{aligned} & 111 \\ & 126 \end{aligned}$ | mV from either rail |
|  |  | $\mathrm{R}_{L}=150 \Omega$ to GND |  | 430 | $\begin{aligned} & 457 \\ & 526 \end{aligned}$ |  |
|  | Output Voltage Swing Low (LMH6618) (Voltage from $\mathrm{V}^{-}$Supply Rail) | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ to GND |  | 110 | $\begin{aligned} & 121 \\ & 136 \end{aligned}$ |  |
|  |  | $R_{L}=150 \Omega$ to GND |  | 440 | $\begin{aligned} & 474 \\ & 559 \end{aligned}$ |  |
|  |  | $\mathrm{R}_{\mathrm{L}}=150 \Omega$ to $\mathrm{V}^{-}$ |  | 35 | $\begin{aligned} & 51 \\ & 52 \end{aligned}$ |  |
|  | Output Voltage Swing High (LMH6619) (Voltage from ${ }^{+}$Supply Rail) | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ to GND |  | 100 | $\begin{aligned} & 111 \\ & 126 \end{aligned}$ | $m V$ from either rail |
|  |  | $R_{L}=150 \Omega$ to GND |  | 430 | $\begin{aligned} & 457 \\ & 526 \end{aligned}$ |  |
|  | Output Voltage Swing Low (LMH6619) (Voltage from $\mathrm{V}^{-}$Supply Rail) | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ to GND |  | 115 | $\begin{aligned} & 126 \\ & 141 \end{aligned}$ |  |
|  |  | $R_{L}=150 \Omega$ to GND |  | 450 | $\begin{aligned} & 484 \\ & 569 \end{aligned}$ |  |
|  |  | $\mathrm{R}_{\mathrm{L}}=150 \Omega$ to $\mathrm{V}^{-}$ |  | 45 | $\begin{aligned} & 61 \\ & 62 \end{aligned}$ |  |
| Iout | Linear Output Current | $\mathrm{V}_{\text {OUT }}=\mathrm{V}^{+} / 2{ }^{(4)}$ | $\pm 25$ | $\pm 35$ |  | mA |
| R ${ }_{\text {Out }}$ | Output Resistance | $\mathrm{f}=1 \mathrm{MHz}$ |  | 0.17 |  | $\Omega$ |
| Enable Pin Operation |  |  |  |  |  |  |
|  | Enable High Voltage Threshold | Enabled | 0.5 |  |  | V |
|  | Enable Pin High Current | $V_{\text {DISABLE }}=+5 \mathrm{~V}$ |  | 16 |  | $\mu \mathrm{A}$ |
|  | Enable Low Voltage Threshold | Disabled |  |  | -0.5 | V |
|  | Enable Pin Low Current | $V_{\text {DISABLE }}=-5 \mathrm{~V}$ |  | 17 |  | $\mu \mathrm{A}$ |
| $\mathrm{t}_{\text {on }}$ | Turn-On Time |  |  | 25 |  | ns |
| $\mathrm{t}_{\text {off }}$ | Turn-Off Time |  |  | 90 |  | ns |
| Power Supply Performance |  |  |  |  |  |  |
| PSRR | Power Supply Rejection Ratio | $\mathrm{DC}, \mathrm{V}_{\mathrm{CM}}=-4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{S}}=2.7 \mathrm{~V}$ to 11 V | 84 | 104 |  | dB |
| $\mathrm{I}_{\text {S }}$ | Supply Current (LMH6618) | $\mathrm{R}_{\mathrm{L}}=\infty$ |  | 1.35 | $\begin{aligned} & 1.6 \\ & 1.9 \end{aligned}$ | mA |
|  | Supply Current (LMH6619) (per channel) | $\mathrm{R}_{\mathrm{L}}=\infty$ |  | 1.45 | $\begin{gathered} 1.65 \\ 2.0 \end{gathered}$ |  |
| $\mathrm{I}_{\text {SD }}$ | Disable Shutdown Current | $\overline{\text { DISABLE }}=-5 \mathrm{~V}$ |  | 103 | 140 | $\mu \mathrm{A}$ |

[^3]
## Connection Diagram



Figure 1. 6-Pin SOT - Top View (See Package Number DDC0006A)


Figure 2. 8-Pin SOIC - Top View (See Package Number D0008A)

## TYPICAL PERFORMANCE CHARACTERISTICS

At $T_{J}=25^{\circ} \mathrm{C}, A_{V}=+1\left(R_{F}=0 \Omega\right)$, otherwise $R_{F}=2 \mathrm{k} \Omega$ for $A_{V} \neq+1$, unless otherwise specified.

Closed Loop Frequency Response for Various Supplies


Figure 3.
Closed Loop Frequency Response for Various Supplies


Figure 5.


Figure 7.

Closed Loop Frequency Response for Various Supplies


Figure 4.
Closed Loop Frequency Response for Various Supplies


Figure 6.
Closed Loop Frequency Response for Various Temperatures


Figure 8.

## TYPICAL PERFORMANCE CHARACTERISTICS (continued)

At $T_{J}=25^{\circ} \mathrm{C}, A_{V}=+1\left(R_{F}=0 \Omega\right)$, otherwise $R_{F}=2 \mathrm{k} \Omega$ for $A_{V} \neq+1$, unless otherwise specified.


Figure 9.


Figure 11.


Figure 13.


Figure 10.


Figure 12.


Figure 14.

## TYPICAL PERFORMANCE CHARACTERISTICS (continued)

At $T_{J}=25^{\circ} \mathrm{C}, A_{V}=+1\left(R_{F}=0 \Omega\right)$, otherwise $R_{F}=2 \mathrm{k} \Omega$ for $A_{V} \neq+1$, unless otherwise specified.


Figure 15.


Figure 17.


Figure 19.

HD2 and HD3
Frequency and Load


Figure 16.


Figure 18.


Figure 20.

## TYPICAL PERFORMANCE CHARACTERISTICS (continued)

At $T_{J}=25^{\circ} \mathrm{C}, A_{V}=+1\left(R_{F}=0 \Omega\right)$, otherwise $R_{F}=2 \mathrm{k} \Omega$ for $A_{V} \neq+1$, unless otherwise specified.


Figure 21.


Figure 23.


Figure 25.


Figure 22.


Figure 24.


Figure 26.

## TYPICAL PERFORMANCE CHARACTERISTICS (continued)

At $T_{J}=25^{\circ} \mathrm{C}, A_{V}=+1\left(R_{F}=0 \Omega\right)$, otherwise $R_{F}=2 \mathrm{k} \Omega$ for $A_{V} \neq+1$, unless otherwise specified.


Figure 27.


Figure 29.


Figure 31.


Figure 28.


Figure 30.


Figure 32.

## TYPICAL PERFORMANCE CHARACTERISTICS (continued)

At $T_{J}=25^{\circ} \mathrm{C}, A_{V}=+1\left(R_{F}=0 \Omega\right)$, otherwise $R_{F}=2 \mathrm{k} \Omega$ for $A_{V} \neq+1$, unless otherwise specified.


Figure 33.


Figure 35.


Figure 37.

Figure 34.


Figure 36.


Figure 38.

## TYPICAL PERFORMANCE CHARACTERISTICS (continued)

At $T_{J}=25^{\circ} \mathrm{C}, A_{V}=+1\left(R_{F}=0 \Omega\right)$, otherwise $R_{F}=2 \mathrm{k} \Omega$ for $A_{V} \neq+1$, unless otherwise specified.


Figure 39.


Figure 41.


Figure 43.


Figure 40.


Figure 42.


Figure 44.
www.ti.com

## TYPICAL PERFORMANCE CHARACTERISTICS (continued)

At $T_{J}=25^{\circ} \mathrm{C}, A_{V}=+1\left(R_{F}=0 \Omega\right)$, otherwise $R_{F}=2 \mathrm{k} \Omega$ for $A_{V} \neq+1$, unless otherwise specified.


Figure 45.


Figure 47.


Figure 49.


Figure 46.

Crosstalk Rejection vs. Frequency (Output to Output)


Figure 48.


Figure 50.

## TYPICAL PERFORMANCE CHARACTERISTICS (continued)

At $T_{J}=25^{\circ} \mathrm{C}, A_{V}=+1\left(R_{F}=0 \Omega\right)$, otherwise $R_{F}=2 \mathrm{k} \Omega$ for $A_{V} \neq+1$, unless otherwise specified.


Figure 51.


Figure 53.


Figure 52.


Figure 54.

## TYPICAL PERFORMANCE CHARACTERISTICS (continued)

At $T_{J}=25^{\circ} \mathrm{C}, A_{V}=+1\left(R_{F}=0 \Omega\right)$, otherwise $R_{F}=2 \mathrm{k} \Omega$ for $A_{V} \neq+1$, unless otherwise specified.


Figure 55.


Figure 57.


Figure 56.

$50 \mathrm{~ns} /$ DIV
Figure 58.

## TYPICAL PERFORMANCE CHARACTERISTICS (continued)

At $T_{J}=25^{\circ} \mathrm{C}, A_{V}=+1\left(R_{F}=0 \Omega\right)$, otherwise $R_{F}=2 \mathrm{k} \Omega$ for $A_{V} \neq+1$, unless otherwise specified.


Figure 59.

Overload Recovery Waveform


Figure 60.


Figure 61.

## APPLICATION INFORMATION

The LMH6618 and LMH6619 are based on TI's proprietary VIP10 dielectrically isolated bipolar process. This device family architecture features the following:

- Complimentary bipolar devices with exceptionally high $f_{t}(\sim 8 \mathrm{GHz})$ even under low supply voltage ( 2.7 V ) and low bias current.
- Common emitter push-push output stage. This architecture allows the output to reach within millivolts of either supply rail.
- Consistent performance from any supply voltage ${ }_{(2.7 \mathrm{~V}-11 \mathrm{~V})}$ with little variation with supply voltage for the most important specifications (e.g. BW, SR, I lout.)
- Significant power saving compared to competitive devices on the market with similar performance.

With 3V supplies and a common mode input voltage range that extends beyond either supply rail, the LMH6618 and LMH6619 are well suited to many low voltage/low power applications. Even with 3V supplies, the -3 dB BW (at $A_{V}=+1$ ) is typically 120 MHz .
The LMH6618 and LMH6619 are designed to avoid output phase reversal. With input over-drive, the output is kept near the supply rail (or as close to it as mandated by the closed loop gain setting and the input voltage). Figure 62 shows the input and output voltage when the input voltage significantly exceeds the supply voltages.


Figure 62. Input and Output Shown with CMVR Exceeded
If the input voltage range is exceeded by more than a diode drop beyond either rail, the internal ESD protection diodes will start to conduct. The current flow in these ESD diodes should be externally limited.
The LMH6618 can be shutdown by connecting the DISABLE pin to a voltage 0.5 V below the supply midpoint which will reduce the supply current to typically less than $100 \mu \mathrm{~A}$. The DISABLE pin is "active low" and should be connected through a resistor to $\mathrm{V}^{+}$for normal operation. Shutdown is guaranteed when the DISABLE pin is 0.5 V below the supply midpoint at any operating supply voltage and temperature.
In the shutdown mode, essentially all internal device biasing is turned off in order to minimize supply current flow and the output goes into high impedance mode. During shutdown, the input stage has an equivalent circuit as shown in Figure 63.


Figure 63. Input Equivalent Circuit During Shutdown
When the LMH6618 is shutdown, there may be current flow through the internal diodes shown, caused by input potential, if present. This current may flow through the external feedback resistor and result in an apparent output signal. In most shutdown applications the presence of this output is inconsequential. However, if the output is "forced" by another device, the other device will need to conduct the current described in order to maintain the output potential.
To keep the output at or near ground during shutdown when there is no other device to hold the output low, a switch using a transistor can be used to shunt the output to ground.

## SINGLE CHANNEL ADC DRIVER

The low noise and wide bandwidth make the LMH6618 an excellent choice for driving a 12-bit ADC. Figure 64 shows the schematic of the LMH6618 driving an ADC121S101. The ADC121S101 is a single channel 12-bit ADC. The LMH6618 is set up in a 2nd order multiple-feedback configuration with a gain of -1 . The -3 dB point is at 500 kHz and the -0.01 dB point is at 100 kHz . The $22 \Omega$ resistor and 390 pF capacitor form an antialiasing filter for the ADC121S101. The capacitor also stores and delivers charge to the switched capacitor input of the ADC. The capacitive load on the LMH6618 created by the 390 pF capacitor is decreased by the $22 \Omega$ resistor. Table 1 shows the performance data of the LMH6618 and the ADC121S101.


Figure 64. LMH6618 Driving an ADC121S101

InsTRUMENTS

Table 1. Performance Data for the LMH6618 Driving an ADC121S101

| Parameter |  |
| :--- | :--- |
| Signal Frequency | 100 kHz |
| Signal Amplitude | 4.5 V |
| SINAD | 71.5 dB |
| SNR | 71.87 dB |
| THD | -82.4 dB |
| SFDR | 90.97 dB |
| ENOB | 11.6 bits |

When the op amp and the ADC are using the same supply, it is important that both devices are well bypassed. A $0.1 \mu \mathrm{~F}$ ceramic capacitor and a $10 \mu \mathrm{~F}$ tantalum capacitor should be located as close as possible to each supply pin. A sample layout is shown in Figure 65. The $0.1 \mu \mathrm{~F}$ capacitors (C13 and C6) and the $10 \mu \mathrm{~F}$ capacitors (C11 and C5) are located very close to the supply pins of the LMH6618 and the ADC121S101.


Figure 65. LMH6618 and ADC121S101 Layout

## SINGLE TO DIFFERENTIAL ADC DRIVER

Figure 66 shows the LMH6619 used to drive a differential ADC with a single-ended input. The ADC121S625 is a fully differential 12-bit ADC. Table 2 shows the performance data of the LMH6619 and the ADC121S625.


Figure 66. LMH6619 Driving an ADC121S625

Table 2. Performance Data for the LMH6619 Driving an ADC121S625

| Parameter | Measured Value |
| :--- | :--- |
| Signal Frequency | 10 kHz |
| Signal Amplitude | 2.5 V |
| SINAD | 67.9 dB |
| SNR | 68.29 dB |
| THD | -78.6 dB |
| SFDR | 75.0 dB |
| ENOB | 11.0 bits |

## DIFFERENTIAL ADC DRIVER

The circuit in Figure 64 can be used to drive both inputs of a differential ADC. Figure 67 shows the LMH6619 driving an ADC121S705. The ADC121S705 is a fully differential 12-bit ADC. Performance with this circuit is similar to the circuit in Figure 64.


Figure 67. LMH6619 Driving an ADC121S705

## DC LEVEL SHIFTING

Often a signal must be both amplified and level shifted while using a single supply for the op amp. The circuit in Figure 68 can do both of these tasks. The procedure for specifying the resistor values is as follows.

1. Determine the input voltage.
2. Calculate the input voltage midpoint, $\mathrm{V}_{\text {INMID }}=\mathrm{V}_{\text {INMIN }}+\left(\mathrm{V}_{\text {INMAX }}-\mathrm{V}_{\text {INMIN }}\right) / 2$.
3. Determine the output voltage needed.
4. Calculate the output voltage midpoint, $\mathrm{V}_{\text {OUTMID }}=\mathrm{V}_{\text {OUTMIN }}+\left(\mathrm{V}_{\text {OUTMAX }}-\mathrm{V}_{\text {OUTMII }}\right) / 2$.
5. Calculate the gain needed, gain $=\left(\mathrm{V}_{\text {OUTMAX }}-\mathrm{V}_{\text {OUTMII }}\right) /\left(\mathrm{V}_{\text {INMAX }}-\mathrm{V}_{\text {INMIN }}\right)$
6. Calculate the amount the voltage needs to be shifted from input to output, $\Delta \mathrm{V}_{\text {OUT }}=\mathrm{V}_{\text {OUTMID }}-$ gain $\times \mathrm{V}_{\text {INMID }}$.
7. Set the supply voltage to be used.
8. Calculate the noise gain, noise gain $=$ gain $+\Delta \mathrm{V}_{\text {OUT }} / V_{\mathrm{S}}$.
9. Set $\mathrm{R}_{\mathrm{F}}$.
10. Calculate $R_{1}, R_{1}=R_{F} /$ gain.
11. Calculate $R_{2}, R_{2}=R_{F} /($ noise gain-gain).
12. Calculate $R_{G}, R_{G}=R_{F} /($ noise gain - 1).

Check that both the $\mathrm{V}_{\mathbb{I N}}$ and $\mathrm{V}_{\text {OUT }}$ are within the voltage ranges of the LMH6618.
The following example is for a $\mathrm{V}_{\mathbb{I N}}$ of 0 V to 1 V with a $\mathrm{V}_{\text {OUT }}$ of 2 V to 4 V .

1. $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ to 1 V
2. $\mathrm{V}_{\text {INMID }}=0 \mathrm{~V}+(1 \mathrm{~V}-0 \mathrm{~V}) / 2=0.5 \mathrm{~V}$
3. $\mathrm{V}_{\text {OUT }}=2 \mathrm{~V}$ to 4 V
4. $\mathrm{V}_{\text {OUTMID }}=2 \mathrm{~V}+(4 \mathrm{~V}-2 \mathrm{~V}) / 2=3 \mathrm{~V}$
5. Gain $=(4 \mathrm{~V}-2 \mathrm{~V}) /(1 \mathrm{~V}-0 \mathrm{~V})=2$
6. $\Delta \mathrm{V}_{\text {OUT }}=3 \mathrm{~V}-2 \times 0.5 \mathrm{~V}=2$
7. For the example the supply voltage will be +5 V .
8. Noise gain $=2+2 / 5 \mathrm{~V}=2.4$
9. $R_{F}=2 \mathrm{k} \Omega$
10. $R_{1}=2 \mathrm{k} \Omega / 2=1 \mathrm{k} \Omega$
11. $R_{2}=2 \mathrm{k} \Omega /(2.4-2)=5 \mathrm{k} \Omega$
12. $R_{G}=2 \mathrm{k} \Omega /(2.4-1)=1.43 \mathrm{k} \Omega$


Figure 68. DC Level Shifting

## $4^{\text {th }}$ ORDER MULTIPLE FEEDBACK LOW-PASS FILTER

Figure 69 shows the LMH6619 used as the amplifier in a multiple feedback low pass filter. This filter is set up to have a gain of +1 and $\mathrm{a}-3 \mathrm{~dB}$ point of 1 MHz . Values can be determined by using the WEBENCH ${ }^{\circledR}$ Active Filter Designer found at webench.ti.com.


Figure 69. $4^{\text {th }}$ Order Multiple Feedback Low-Pass Filter

## CURRENT SENSE AMPLIFIER

With it's rail-to-rail input and output capability, low $\mathrm{V}_{\mathrm{OS}}$, and low $\mathrm{I}_{\mathrm{B}}$ the LMH6618 is an ideal choice for a current sense amplifier application. Figure 70 shows the schematic of the LMH6618 set up in a low-side sense configuration which provides a conversion gain of $2 \mathrm{~V} / \mathrm{A}$. Voltage error due to $\mathrm{V}_{\text {OS }}$ can be calculated to be $\mathrm{V}_{\text {OS }} \mathrm{x}$ $\left(1+R_{F} / R_{G}\right)$ or $0.75 \mathrm{mV} \times 20.6=15.5 \mathrm{mV}$. Voltage error due to $\mathrm{I}_{\mathrm{O}}$ is $\mathrm{I}_{\mathrm{O}} \times R_{F}$ or $0.26 \mu \mathrm{~A} \times 1 \mathrm{k} \Omega=0.26 \mathrm{mV}$. Hence total voltage error is $15.5 \mathrm{mV}+0.26 \mathrm{mV}$ or 15.7 mV which translates into a current error of $15.7 \mathrm{mV} /(2 \mathrm{~V} / \mathrm{A})=7.9$ mA .


Figure 70. Current Sense Amplifier

## TRANSIMPEDANCE AMPLIFIER

By definition, a photodiode produces either a current or voltage output from exposure to a light source. A Transimpedance Amplifier (TIA) is utilized to convert this low-level current to a usable voltage signal. The TIA often will need to be compensated to insure proper operation.


Figure 71. Photodiode Modeled with Capacitance Elements
Figure 71 shows the LMH6618 modeled with photodiode and the internal op amp capacitances. The LMH6618 allows circuit operation of a low intensity light due to its low input bias current by using larger values of gain ( $\mathrm{R}_{\mathrm{F}}$ ). The total capacitance $\left(\mathrm{C}_{\mathrm{T}}\right)$ on the inverting terminal of the op amp includes the photodiode capacitance $\left(\mathrm{C}_{\text {PD }}\right)$ and the input capacitance of the op amp $\left(\mathrm{C}_{\mathrm{IN}}\right)$. This total capacitance $\left(\mathrm{C}_{\mathrm{T}}\right)$ plays an important role in the stability of the circuit. The noise gain of this circuit determines the stability and is defined by:

$$
\begin{equation*}
N G=\frac{1+s R_{F}\left(C_{T}+C_{F}\right)}{1+s C_{F} R_{F}} \tag{1}
\end{equation*}
$$

Where, $f_{Z} \cong \frac{1}{2 \pi R_{F} C_{T}}$ and $f_{P}=\frac{1}{2 \pi R_{F} C_{F}}$


Figure 72. Bode Plot of Noise Gain Intersecting with Op Amp Open-Loop Gain
Figure 72 shows the bode plot of the noise gain intersecting the op amp open loop gain. With larger values of gain, $C_{T}$ and $R_{F}$ create a zero in the transfer function. At higher frequencies the circuit can become unstable due to excess phase shift around the loop.
A pole at $f_{P}$ in the noise gain function is created by placing a feedback capacitor $\left(C_{F}\right)$ across $R_{F}$. The noise gain slope is flattened by choosing an appropriate value of $\mathrm{C}_{\mathrm{F}}$ for optimum performance.
Theoretical expressions for calculating the optimum value of $\mathrm{C}_{\mathrm{F}}$ and the expected -3 dB bandwidth are:

$$
\begin{align*}
& \mathrm{C}_{\mathrm{F}}=\sqrt{\frac{\mathrm{C}_{T}}{2 \pi \mathrm{R}_{\mathrm{F}}(\mathrm{GBWP})}}  \tag{3}\\
& \mathrm{f}_{\mathrm{f} \mathrm{ab}}=\sqrt{\frac{\mathrm{GBWP}}{\frac{2 \pi \mathrm{R}_{\mathrm{F}} \mathrm{C}_{\mathrm{T}}}{}}} \tag{4}
\end{align*}
$$

Equation 4 indicates that the -3 dB bandwidth of the TIA is inversely proportional to the feedback resistor. Therefore, if the bandwidth is important then the best approach would be to have a moderate transimpedance gain stage followed by a broadband voltage gain stage.
Table 3 shows the measurement results of the LMH6618 with different photodiodes having various capacitances ( $\mathrm{C}_{\mathrm{PD}}$ ) and a feedback resistance ( $\mathrm{R}_{\mathrm{F}}$ ) of $1 \mathrm{k} \Omega$.

Table 3. TIA (Figure 1) Compensation and Performance Results

| $\mathbf{C}_{\mathbf{P D}}$ | $\mathbf{C}_{\mathbf{T}}$ | $\mathbf{C}_{\mathbf{F C A L}}$ | $\mathbf{C}_{\mathbf{F} \text { USED }}$ | $\mathbf{f}_{-3 \mathrm{~dB} \mathbf{C A L}}$ | $\mathbf{f}_{-3 \mathrm{~dB} \text { MEAS }}$ | Peaking |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $(\mathbf{p F})$ | $(\mathbf{p F})$ | $\mathbf{( p F})$ | $\mathbf{( p F})$ | $(\mathbf{M H z})$ | $(\mathbf{M H z})$ | $(\mathbf{d B})$ |
| 22 | 24 | 7.7 | 5.6 | 23.7 | 20 | 0.9 |
| 47 | 49 | 10.9 | 10 | 16.6 | 15.2 | 0.8 |
| 100 | 102 | 15.8 | 15 | 11.5 | 10.8 | 0.9 |
| 222 | 224 | 23.4 | 18 | 7.81 | 8 | 2.9 |

Figure 73 shows the frequency response for the various photodiodes in Table 3.


Figure 73. Frequency Response for Various Photodiode and Feedback Capacitors
When analyzing the noise at the output of the TIA, it is important to note that the various noise sources (i.e. op amp noise voltage, feedback resistor thermal noise, input noise current, photodiode noise current) do not all operate over the same frequency band. Therefore, when the noise at the output is calculated, this should be taken into account. The op amp noise voltage will be gained up in the region between the noise gain's zero and pole ( $f_{z}$ and $f_{p}$ in Figure 72). The higher the values of $R_{F}$ and $C_{T}$, the sooner the noise gain peaking starts and therefore its contribution to the total output noise will be larger. It is obvious to note that it is advantageous to minimize $\mathrm{C}_{\mathbb{I N}}$ by proper choice of op amp or by applying a reverse bias across the diode at the expense of excess dark current and noise.

## DIFFERENTIAL CABLE DRIVER FOR NTSC VIDEO

The LMH6618 and LMH6619 can be used to drive an NTSC video signal on a twisted-pair cable. Figure 74 shows the schematic of a differential cable driver for NTSC video. This circuit can be used to transmit the signal from a camera over a twisted pair to a monitor or display located a distance. $\mathrm{C}_{1}$ and $\mathrm{C}_{2}$ are used to AC couple the video signal into the LMH6619. The two amplifiers of the LMH6619 are set to a gain of 2 to compensate for the $75 \Omega$ back termination resistors on the outputs. The LMH6618 is set to a gain of 1. Because of the DC bias the output of the LMH6618 is AC coupled. Most monitors and displays will accept AC coupled inputs.


Figure 74. Differential Cable Driver

## PACKAGING INFORMATION

| Orderable Device | Status <br> (1) | Package Type | Package Drawing | Pins | Package Qty | Eco Plan <br> (2) | Lead/Ball Finish <br> (6) | MSL Peak Temp <br> (3) | Op Temp ( ${ }^{\circ} \mathrm{C}$ ) | Device Marking <br> (4/5) | Samples |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LMH6618MK/NOPB | ACTIVE | SOT-23-THIN | DDC | 6 | 1000 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU SN | Level-1-260C-UNLIM | -40 to 125 | AE4A | Samples |
| LMH6618MKE/NOPB | ACTIVE | SOT-23-THIN | DDC | 6 | 250 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU SN | Level-1-260C-UNLIM | -40 to 125 | AE4A | Samples |
| LMH6618MKX/NOPB | ACTIVE | SOT-23-THIN | DDC | 6 | 3000 | Green (RoHS \& no Sb/Br) | CU SN | Level-1-260C-UNLIM | -40 to 125 | AE4A | Samples |
| LMH6619MA/NOPB | ACTIVE | SOIC | D | 8 | 95 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU SN | Level-1-260C-UNLIM | -40 to 125 | $\begin{aligned} & \text { LMH66 } \\ & \text { 19MA } \end{aligned}$ | Samples |
| LMH6619MAE/NOPB | ACTIVE | SOIC | D | 8 | 250 | Green (RoHS \& no Sb/Br) | CU SN | Level-1-260C-UNLIM | -40 to 125 | $\begin{aligned} & \text { LMH66 } \\ & \text { 19MA } \\ & \hline \end{aligned}$ | Samples |
| LMH6619MAX/NOPB | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS \& no Sb/Br) | CU SN | Level-1-260C-UNLIM | -40 to 125 | LMH66 19MA | Samples |

${ }^{(1)}$ The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
${ }^{(2)}$ Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS \& no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.
TBD: The Pb-Free/Green conversion plan has not been defined.
Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed $0.1 \%$ by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.
Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb -Free (RoHS compatible) as defined above.
Green (RoHS \& no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed $0.1 \%$ by weight in homogeneous material)
${ }^{(3)}$ MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
${ }^{(4)}$ There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
${ }^{(5)}$ Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
${ }^{(6)}$ Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer:The information provided on this page represents Tl's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annul basis.
OTHER QUALIFIED VERSIONS OF LMH6619 :

- Automotive: LMH6619-Q1

NOTE: Qualified Version Definitions:

- Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects


## TAPE AND REEL INFORMATION



| Device | Package Type | Package Drawing | Pins | SPQ | $\begin{array}{\|c\|} \hline \text { Reel } \\ \text { Diameter } \\ (\mathrm{mm}) \end{array}$ | $\begin{array}{\|c\|} \hline \text { Reel } \\ \text { Width } \\ \text { W1 }(\mathrm{mm}) \end{array}$ | $\begin{gathered} \mathrm{AD} \\ (\mathrm{~mm}) \end{gathered}$ | $\begin{gathered} \mathrm{BO} \\ (\mathrm{~mm}) \end{gathered}$ | $\begin{gathered} \mathrm{K} 0 \\ (\mathrm{~mm}) \end{gathered}$ | $\begin{gathered} \text { P1 } \\ (\mathrm{mm}) \end{gathered}$ | $\underset{(\mathrm{mm})}{\mathrm{W}}$ | Pin1 Quadrant |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LMH6618MK/NOPB | $\begin{array}{\|c\|} \hline \text { SOT- } \\ \text { 23-THIN } \end{array}$ | DDC | 6 | 1000 | 178.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 |
| LMH6618MKE/NOPB | $\begin{array}{\|c\|} \hline \text { SOT- } \\ \text { 23-THIN } \end{array}$ | DDC | 6 | 250 | 178.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 |
| LMH6618MKX/NOPB | $\begin{gathered} \text { SOT- } \\ \text { 23-THIN } \end{gathered}$ | DDC | 6 | 3000 | 178.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 |
| LMH6619MAE/NOPB | SOIC | D | 8 | 250 | 178.0 | 12.4 | 6.5 | 5.4 | 2.0 | 8.0 | 12.0 | Q1 |
| LMH6619MAX/NOPB | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.5 | 5.4 | 2.0 | 8.0 | 12.0 | Q1 |


*All dimensions are nominal

| Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LMH6618MK/NOPB | SOT-23-THIN | DDC | 6 | 1000 | 210.0 | 185.0 | 35.0 |
| LMH6618MKE/NOPB | SOT-23-THIN | DDC | 6 | 250 | 210.0 | 185.0 | 35.0 |
| LMH6618MKX/NOPB | SOT-23-THIN | DDC | 6 | 3000 | 210.0 | 185.0 | 35.0 |
| LMH6619MAE/NOPB | SOIC | D | 8 | 250 | 210.0 | 185.0 | 35.0 |
| LMH6619MAX/NOPB | SOIC | D | 8 | 2500 | 367.0 | 367.0 | 35.0 |



NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed . 006 [0.15] per side.
4. This dimension does not include interlead flash.
5. Reference JEDEC registration MS-012, variation AA.


SOLDER MASK DETAILS

NOTES: (continued)
6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.


NOTES: (continued)
8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.


NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Body dimensions do not include mold flash or protrusion.
D. Falls within JEDEC MO-193 variation AA (6 pin).

DDC (R-PDSO-G6)

A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Publication IPC-7351 is recommended for alternate designs.
D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a $50 \%$ volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.
Tl's products are provided subject to Tl's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for TI products.


[^0]:    Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

[^1]:    (1) Limits are $100 \%$ production tested at $25^{\circ} \mathrm{C}$. Limits over the operating temperature range are guaranteed through correlations using the Statistical Quality Control (SQC) method.
    (2) Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested and are not guaranteed on shipped production material.
    (3) Voltage average drift is determined by dividing the change in $\mathrm{V}_{\mathrm{OS}}$ by temperature change.

[^2]:    (1) Limits are $100 \%$ production tested at $25^{\circ} \mathrm{C}$. Limits over the operating temperature range are guaranteed through correlations using the Statistical Quality Control (SQC) method.
    (2) Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested and are not guaranteed on shipped production material.
    (3) Voltage average drift is determined by dividing the change in $\mathrm{V}_{\mathrm{OS}}$ by temperature change.

[^3]:    (4) Do not short circuit the output. Continuous source or sink currents larger than the lout typical are not recommended as it may damage the part.

