

# **NVT4556**

SIM card interface level translator with I<sup>2</sup>C-bus control and LDO

Rev. 1.1 — 25 August 2015

**Product data sheet** 

## 1. General description

The NVT4556 device is built for interfacing a SIM card with a single low-voltage host-side interface. The NVT4556 contains an LDO that can deliver two different voltages, 1.8 V or 3 V, from a typical mobile phone battery voltage, and three level translators to convert the data, RSTn and CLKn signals between a SIM card and a host microcontroller.

The NVT4556 V<sub>CC</sub> pin provides power to the host side I/Os and doubles as an enable pin, for this reason it can be connected to a GPIO that matches the host side voltage. The total current draw from the V<sub>CC</sub> pin is only 100  $\mu$ A maximum. The NVT4556 also uses the I<sup>2</sup>C-bus interface to enable normal operation and to select either 1.8 V or 3 V for the SIM card power supply. The NVT4556 can also disable the LDO functionality while maintaining the level translator paths so that the user can use a system-controlled regulator to power the SIM card power supply. The NVT4556 can enable users to provide second and third SIM card functionality with a low-voltage one host SIM port, at the same time reducing the number of GPIOs used in the system. The NVT4556 is compliant with all ETSI, IMT-2000 and ISO-7816 SIM/Smart card interface requirements.

The NVT4556 is available in a 12-pin WLCSP package and has three factory programmed slave address options.

## 2. Features and benefits

- Support SIM card supply voltages 1.8 V and 3 V
- Input voltage range to LDO: 2.5 V to 5.25 V
- Host microcontroller operating voltage range: 1.55 V to 3.6 V
- V<sub>CC</sub> input pin provides both host supply voltage and logic level hardware enable/disable pin: source through Host GPIO (I<sub>CC</sub> <100 μA)</li>
- RST\_HOST/EN pin can be programmed as a reset pin or as a device enable/disable pin
- Level translation of I/O, RSTn and CLKn between SIM card and host-side interface with capacitive isolation
- I<sup>2</sup>C-bus interface for device enable and LDO voltage selection
- Low current shutdown mode < 3 μA</p>
- Supports clock speed beyond 5 MHz clock
- Supports CLK stop mode
- Integrated EMI filters
- Incorporates ISO-7816-3 shutdown feature for the SIM card signals
- ETSI, IMT2000 and ISO-7816 compliant
- ±8 kV IEC61000-4-2 ESD protected on all SIM card contact pins



- Pb-free, Restriction of Hazardous Substances (RoHS) compliant and free of halogen and antimony (Dark Green compliant)
- Available in 12-pin WLCSP package (1.205 mm × 1.605 mm × 0.412 mm, 0.4 mm pitch)

## 3. Applications

- NVT4556 can be used with a range of SIM card attached devices including:
  - Mobile and personal phones
  - Wireless modems
  - SIM card terminals

## 4. Ordering information

#### Table 1.Ordering information

| Type number | Topside | Package |                                                                                                                  |            |
|-------------|---------|---------|------------------------------------------------------------------------------------------------------------------|------------|
|             | mark    | Name    | Description                                                                                                      | Version    |
| NVT4556AUK  | 556A    | WLCSP12 | wafer level chip-size package; 12 balls; body 1.205 $\times$ 1.605 $\times$ 0.412 mm (Backside coating included) | NVT4556AUK |
| NVT4556BUK  | 556B    | WLCSP12 | wafer level chip-size package; 12 balls; body 1.205 $\times$ 1.605 $\times$ 0.412 mm (Backside coating included) | NVT4556BUK |

### 4.1 Ordering options

#### Table 2.Ordering options

| Type number | Orderable<br>part number | Package | Packing method                                   | Minimum<br>order<br>quantity | Temperature                                        | Slave<br>address |
|-------------|--------------------------|---------|--------------------------------------------------|------------------------------|----------------------------------------------------|------------------|
| NVT4556AUK  | NVT4556AUKZ              | WLCSP12 | Reel 7" Q1/T1<br>*Special mark chips<br>dry pack | 3000                         | $T_{amb} = -40 \ ^{\circ}C \ to \ +85 \ ^{\circ}C$ | 1100 000xb       |
| NVT4556BUK  | NVT4556BUKZ              | WLCSP12 | Reel 7" Q1/T1<br>*Special mark chips<br>dry pack | 3000                         | $T_{amb} = -40 \text{ °C to } +85 \text{ °C}$      | 1100 001xb       |

# NVT4556

#### SIM card interface level translator with I<sup>2</sup>C-bus control and LDO

## 5. Functional diagram



## 6. Pinning information



## 6.1 Pin description

| Table 3.   Pin description |     |        |                                                                                                                                                                                                                                                              |  |  |  |  |
|----------------------------|-----|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Symbol                     | Pin | Туре   | Description                                                                                                                                                                                                                                                  |  |  |  |  |
| IO_HOST                    | A1  | I/O    | Host controller bidirectional data input/output. This output must be on an open-drain configuration.                                                                                                                                                         |  |  |  |  |
| GND                        | A2  | ground | Ground for the SIM card and host controller. Proper grounding and bypassing are required to meet ESD specifications.                                                                                                                                         |  |  |  |  |
| V <sub>CC</sub>            | A3  | power  | Supply voltage for the host controller side input/output pins (CLK_HOST, RST_HOST/EN, IO_HOST). When V <sub>CC</sub> is below the UVLO threshold, the VSIM supply is disabled. This pin should be bypassed with a 100 nF ceramic capacitor close to the pin. |  |  |  |  |
| RST_HOST/EN                | B1  | I      | Reset input from host controller or acts as a programmable logic-level enable/disable when bit $6 = 1$ .                                                                                                                                                     |  |  |  |  |
| SDA                        | B2  | I/O    | Digital input/output. I <sup>2</sup> C-bus serial bidirectional data line; open-drain.                                                                                                                                                                       |  |  |  |  |
| V <sub>BAT</sub>           | В3  | power  | Battery voltage supply for internal LDO. This input voltage ranges from 2.5 V to 5.25 V. This pin should be bypassed with a 1.0 $\mu$ F ceramic capacitor close to the pin.                                                                                  |  |  |  |  |
| CLK_HOST                   | C1  | I      | Clock input from host controller.                                                                                                                                                                                                                            |  |  |  |  |
| SCL                        | C2  | I      | Digital input. I <sup>2</sup> C-bus serial bidirectional clock line.                                                                                                                                                                                         |  |  |  |  |
| VSIM                       | C3  | power  | SIM card supply voltage from internal LDO. The voltage at this pin can be selected for either 1.8 V (CTRL = 0) or 3 V (CTRL = 1). This pin should be bypassed with a 4.7 $\mu$ F ceramic capacitor close to the pin.                                         |  |  |  |  |
| CLK_SIM                    | D1  | 0      | Clock output pin for the SIM card.                                                                                                                                                                                                                           |  |  |  |  |
| RST_SIM                    | D2  | 0      | Reset output pin for the SIM card.                                                                                                                                                                                                                           |  |  |  |  |
| IO_SIM                     | D3  | I/O    | SIM card bidirectional data input/output. The SIM card output must be on an open-drain driver.                                                                                                                                                               |  |  |  |  |

## 7. Functional description

Refer to Figure 1 "Functional diagram".

#### 7.1 Shutdown sequence of NVT4556

The ISO 7816-3 specification specifies the shutdown sequence for the SIM card signals. This shutdown sequence ensures that these channels are properly disabled and does not have any accidental corruption of data. Also during hot swap, the orderly shutdown of these signals helps to avoid any improper write and corruption of data.

When the V<sub>CC</sub> falls below its UVLO threshold, a shutdown sequence is immediately initiated. The RST\_SIM is first driven LOW after a short delay the CLK\_SIM and IO\_SIM are driven LOW followed by VSIM. An internal pull-down resistor on the SIM pins is used to pull these channels LOW. The shutdown sequence is completed in a few microseconds.



The shutdown sequence can also be initiated by one of two events: by de-asserting the RST\_HOST/EN pin if bit 6 (RST\_HOST pin mode select bit) is set to 1, or by writing a 0 to bit 0 (Device enable bit) if bit 6 is set to 0. The shutdown sequence consists of first powering down the RST\_SIM channel. Once the RST\_SIM channel is powered down, CLK\_SIM, IO\_SIM and VSIM are powered down sequentially one-by-one. An internal pull-down resistor on the SIM pins is used to pull these channels LOW. The shutdown sequence is completed in a few microseconds. It is important that enable is written LOW before  $V_{BAT}$  and  $V_{CC}$  supplies go LOW to ensure that the shutdown sequence is properly initiated. The NVT4556 is enabled and disabled at the end of the I<sup>2</sup>C-bus write sequence, so a delay in the start of the I/O signals should account for time of this data sequence.



### 7.2 RST\_HOST/EN pin

The NVT4556 RST\_HOST/EN pin can be programmed to accept the reset signal from the host to the SIM card or programmed to be an enable pin for the part. When the NVT4556 is programmed with bit 6 = 0, the RST\_HOST/EN pin acts as a pass-through logic-level translator. A 0 on the host side appears as a 0 on the SIM side, and a 1 at the host side appears as a 1 on the SIM side. When the NVT4556 is programmed with bit 6 = 1, the RST\_HOST/EN pin becomes a hardware enable/disable pin, so that the part can be enabled and disabled with a logic level input. In this case, the V<sub>CC</sub> can be powered from the host supply and does not need to be pulled down to disable the part. Also, the reset signal for the SIM card must be written to bit 5. When a 1 is written to bit 5, a logic 1 is asserted onto RST\_SIM. When a 0 is written to bit 5, a logic 0 is asserted on onto RST\_SIM.

When bit 6 is set to 1 and RST\_HOST/EN acts as an enable pin, bit 0 is ignored and only logic signals acting on RST\_HOST/EN and the  $V_{CC}$  enable and disable the part. Bit 0 can be read to see the state of the RST\_HOST/EN pin and bit 3 can be programmed to set the EN polarity to be active HIGH or active LOW.

### 7.3 Clock stop, latch I/O state

The NVT4556 can also support clock stop modes as well as an I/O stop so that two NVT4556 devices can operate from a single host SIM port. The NVT4556 can latch the state of the IO\_HOST, CLK\_HOST and RST\_HOST/EN when bit 4 is toggled to 1. This asserts the logic value onto the IO\_SIM, CLK\_SIM and RST\_SIM pins. This effectively initiates the clock stop mode and free the user to activate a secondary NVT4556 attached to the same host port. The NVT4556 devices must have different I<sup>2</sup>C-bus addresses so that they can be accessed independently of each other.

If bit 6 is programmed to 1 and the RST\_HOST/EN pin is acting as an enable pin, then bit 5 must be used to latch the RST\_SIM state through the  $I^2C$ -bus.

#### 7.4 Software reset

The Software Reset Call allows all the devices in the  $I^2C$ -bus to be reset to the power-up state value through a specific formatted  $I^2C$ -bus command. To be performed correctly, it implies that the  $I^2C$ -bus is functional and that there is no device hanging the bus.

The Software Reset sequence is defined as the following (see Figure 6):

- 1. A START command is sent by the I<sup>2</sup>C-bus master.
- 2. The reserved General Call I<sup>2</sup>C-bus address '0000 000' with the R/W bit set to 0 (write) is sent by the I<sup>2</sup>C-bus master.
- The NVT4556 device(s) acknowledge(s) after seeing the General Call address '0000 0000' (00h) only. If the R/W bit is set to 1 (read), no acknowledge is returned to the I<sup>2</sup>C-bus master.
- 4. Once the General Call address has been sent and acknowledged, the master sends 1 byte. The value of the byte must be equal to 06h. The NVT4556 acknowledges this value only. If the byte is not equal to 06h, the NVT4556 does not acknowledge it. If more than 1 byte of data is sent, the NVT4556 does not acknowledge any more.
- 5. Once the right byte has been sent and correctly acknowledged, the master sends a STOP command to end the Software Reset sequence: NVT4556 then resets to the default value (power-up value) and is ready to be addressed again within the specified bus free time. If the master sends a Repeated START instead, no reset is performed.



The I<sup>2</sup>C-bus master must interpret a non-acknowledge from the NVT4556 (at any time) as a 'Software Reset Abort'.

## 8. Limiting values

#### Table 4. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol                      | Parameter                           | Conditions                                    |     | Min       | Max                   | Unit |
|-----------------------------|-------------------------------------|-----------------------------------------------|-----|-----------|-----------------------|------|
| V <sub>ESD</sub>            | electrostatic discharge voltage     | SIM card side and VSIM pins;<br>IEC 61000-4-2 | [1] | -         | ±8                    | kV   |
|                             |                                     | all other pins; IEC 61000-4-2                 | [1] | -         | ±2                    | kV   |
|                             |                                     | all other pins; HBM                           | [2] | -         | ±2                    | kV   |
|                             |                                     | all other pins; CDM                           | [3] | -         | ±500                  | V    |
| V <sub>CC</sub>             | supply voltage                      |                                               |     | GND – 0.5 | 3.6                   | V    |
| V <sub>BAT</sub>            | battery supply voltage              |                                               |     | GND – 0.5 | 5.5                   | V    |
| V <sub>I(CLK_HOST)</sub>    | input voltage on pin CLK_HOST       | input signal voltage, HOST side               |     | GND – 0.5 | V <sub>CC</sub> + 0.5 | V    |
| V <sub>I(RST_HOST/EN)</sub> | input voltage on pin<br>RST_HOST/EN | input signal voltage, HOST side               |     | GND – 0.5 | V <sub>CC</sub> + 0.5 | V    |
| V <sub>I(IO_HOST)</sub>     | input voltage on pin IO_HOST        | input signal voltage, HOST side               |     | GND – 0.5 | V <sub>CC</sub> + 0.5 | V    |
| VI(CLK_SIM)                 | input voltage on pin CLK_SIM        | input signal voltage, SIM side                |     | GND – 0.5 | $V_{VSIM}$ + 0.5      | V    |
| V <sub>I(RST_SIM)</sub>     | input voltage on pin RST_SIM        | input signal voltage, SIM side                |     | GND – 0.5 | $V_{VSIM}$ + 0.5      | V    |
| V <sub>I(IO_SIM)</sub>      | input voltage on pin IO_SIM         | input signal voltage, SIM side                |     | GND – 0.5 | $V_{VSIM}$ + 0.5      | V    |
| T <sub>stg</sub>            | storage temperature                 |                                               |     | -55       | +125                  | °C   |
| T <sub>amb</sub>            | ambient temperature                 |                                               |     | -40       | +85                   | °C   |

[1] IEC 61000-4-2, level 4, contact discharge.

[2] Human Body Model (HBM) according to JESD22-A114.

[3] Charged-Device Model (CDM) according to JESD22-C101.

## 9. Characteristics

#### Table 5.Supplies

2.5 V  $\leq$  V<sub>BAT</sub>  $\leq$  5.5 V; 1.55 V  $\leq$  V<sub>CC</sub>  $\leq$  3.6 V; T<sub>amb</sub> = -40 °C to +85 °C; unless otherwise specified.

| Symbol                 | Parameter                                  | Conditions                                                                                                                                 | Min  | Typ <mark>[1]</mark> | Max  | Unit |
|------------------------|--------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|------|----------------------|------|------|
| V <sub>CC</sub>        | supply voltage                             |                                                                                                                                            | 1.55 | -                    | 3.6  | V    |
| I <sub>CC</sub>        | supply current                             | operating mode; register 00h = 01h/03h;<br>SDA = IO_HOST = $V_{CC}$ ;<br>RST_HOST/EN = GND;<br>$f_{Clk} = 1$ MHz; $f_{clk(SCL)} = 400$ kHz | -    | 40                   | 100  | μΑ   |
|                        |                                            | operating mode; register 00h = 01h/03h;<br>SDA = SCL = IO_HOST = $V_{CC}$ ;<br>RST_HOST/EN = GND; f <sub>clk</sub> = 1 MHz                 | -    | 10                   | 20   | μΑ   |
|                        |                                            | operating mode; register 00h = 01h/03h;<br>SCL = SDA = IO_HOST = $V_{CC}$ ;<br>CLK_HOST = RST_HOST/EN = GND                                | -    | 10                   | 20   | μΑ   |
|                        |                                            | standby mode; register 00h = 00h;<br>SDA = SCL = IO_HOST = $V_{CC}$ ;<br>CLK_HOST = RST_HOST/EN = GND;<br>$V_{CC}$ = 1.8 V                 | -    | 5                    | 10   | μΑ   |
|                        |                                            | shut-down mode; register $00h = 00h$ ;<br>V <sub>CC</sub> = 0 V                                                                            | -    | -                    | 1    | μΑ   |
| V <sub>BAT</sub>       | battery supply voltage                     |                                                                                                                                            | 2.5  | -                    | 5.25 | V    |
| I <sub>BAT</sub>       | battery supply current                     | operating mode; register 00h = 01h/03h;<br>IO_HOST = $V_{CC}$ ;<br>CLK_HOST = RST_HOST/EN = GND                                            | -    | 30                   | 40   | μΑ   |
|                        |                                            | shutdown mode; register 00h = 00h                                                                                                          | -    | 2                    | 3    | μA   |
| V <sub>th(UVLO)</sub>  | undervoltage lockout<br>threshold voltage  | $V_{CC}$ rising; $V_{BAT}$ = 3.6 V                                                                                                         | 1.2  | -                    | 1.5  | V    |
| V <sub>hys(UVLO)</sub> | undervoltage lockout<br>hysteresis voltage |                                                                                                                                            | -    | 100                  | -    | mV   |

[1] Typical values measured at 25 °C.  $V_{CC}$  = 1.8 V;  $V_{BAT}$  = 3.6 V;  $V_{VSIM}$  (VSIM pin) = 1.8 V.

#### Table 6.Static characteristics

2.5 V  $\leq$  V<sub>BAT</sub>  $\leq$  5.5 V; 1.55 V  $\leq$  V<sub>CC</sub>  $\leq$  3.6 V; T<sub>amb</sub> = -40 °C to +85 °C; unless otherwise specified.

| Symbol                     | Parameter                                   | Conditions              | Min                 | Typ <mark>[1]</mark> | Max                | Unit |
|----------------------------|---------------------------------------------|-------------------------|---------------------|----------------------|--------------------|------|
| I <sup>2</sup> C-bus       |                                             |                         |                     |                      |                    |      |
| f <sub>clk(SCL)</sub>      | SCL clock frequency                         |                         | -                   | -                    | 400                | kHz  |
| V <sub>IH</sub>            | HIGH-level input voltage                    | pins SCL, SDA           | $0.7 \times V_{CC}$ | -                    | -                  | V    |
| V <sub>IL</sub>            | LOW-level input voltage                     | pins SCL, SDA           | -                   | -                    | $0.3 	imes V_{CC}$ | V    |
| I <sub>OL(sink)(SDA)</sub> | LOW-level output sink<br>current on pin SDA | V <sub>OL</sub> = 0.4 V | -                   | 3                    | -                  | mA   |

NVT4556 Product data sheet

#### Table 6. Static characteristics ...continued

2.5 V  $\leq$  V<sub>BAT</sub>  $\leq$  5.5 V; 1.55 V  $\leq$  V<sub>CC</sub>  $\leq$  3.6 V; T<sub>amb</sub> = -40 °C to +85 °C; unless otherwise specified.

| Symbol               | Parameter                          | Conditions                                                                                                                                                                  |     | Min                  | Typ[1]               | Max                    | Unit |
|----------------------|------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------------|----------------------|------------------------|------|
| LDO                  |                                    |                                                                                                                                                                             |     |                      |                      |                        |      |
| V <sub>VSIM</sub>    | voltage on pin VSIM                | $ \begin{array}{l} \text{VSIM pin; 00h = 03h;} \\ \text{3.2 V} \leq \text{V}_{BAT} \leq 5.25 \text{ V;} \\ \text{0 mA} \leq \text{I}_{SIM} \leq 50 \text{ mA} \end{array} $ |     | 2.85                 | 3.0                  | 3.15                   | V    |
|                      |                                    | $ \begin{array}{l} \text{VSIM pin; 00h = 01h;} \\ \text{2.5 V} \leq \text{V}_{BAT} \leq \text{5.25 V;} \\ \text{0 mA} \leq \text{I}_{SIM} \leq \text{50 mA} \end{array} $   |     | 1.7                  | 1.8                  | 1.9                    | V    |
| V <sub>do</sub>      | dropout voltage                    | I <sub>O</sub> = 50 mA; V <sub>BAT</sub> = 2.90 V                                                                                                                           |     | -                    | 100                  | 150                    | mV   |
| I <sub>sc</sub>      | short-circuit current              | VSIM shorted to GND                                                                                                                                                         |     | 90                   | 135                  | 170                    | mΑ   |
| t <sub>startup</sub> | start-up time                      | $V_{VSIM}$ = 1.8 V or 3 V;<br>I <sub>O</sub> = 50 mA; C <sub>o</sub> = 1 µF                                                                                                 |     | -                    | -                    | 400                    | μS   |
| T <sub>j(sd)</sub>   | shutdown junction temperature      |                                                                                                                                                                             |     | -                    | 160                  | -                      | °C   |
| T <sub>sd(hys)</sub> | hysteresis of shutdown temperature |                                                                                                                                                                             |     | -                    | 20                   | -                      | °C   |
| R <sub>pd</sub>      | pull-down resistance               | VSIM discharge; 00h = 00h; $V_{BAT}$ = 3.6 V; $V_{CC}$ = 1.55 V                                                                                                             |     | -                    | 100                  | -                      | Ω    |
|                      | power supply rejection ratio       | $\label{eq:VBAT} \begin{array}{l} V_{BAT} = 3.6 \ V; \ I_{SIM} = 20 \ mA; \\ V_{VSIM} = 1.8 \ V \ or \ 3 \ V \end{array}$                                                   |     |                      |                      |                        |      |
|                      |                                    | f = 1 kHz                                                                                                                                                                   |     | -                    | 60                   | -                      | dB   |
|                      |                                    | f = 10 kHz                                                                                                                                                                  |     | -                    | 50                   | -                      | dB   |
| Level shift          | ter                                |                                                                                                                                                                             |     |                      |                      |                        |      |
| V <sub>IH</sub>      | HIGH-level input voltage           | IO_HOST, RST_HOST/EN,<br>CLK_HOST                                                                                                                                           |     |                      |                      |                        |      |
|                      |                                    | $1.55~V \leq V_{CC} < 3.6~V$                                                                                                                                                | [2] | $0.7\times V_{CC}$   | -                    | V <sub>CC</sub> + 0.2  | V    |
|                      |                                    | IO_SIM                                                                                                                                                                      | [2] | $0.7\times V_{VSIM}$ | -                    | $V_{VSIM}$ + 0.2       | V    |
| V <sub>IL</sub>      | LOW-level input voltage            | IO_HOST, RST_HOST/EN,<br>CLK_HOST                                                                                                                                           | [2] | -0.15                | -                    | $0.15 \times V_{CC}$   | V    |
|                      |                                    | IO_SIM                                                                                                                                                                      | [2] | -0.3                 | -                    | $0.15 \times V_{VSIM}$ | V    |
| R <sub>PU</sub>      | pull-up resistance                 | IO_SIM connected to VSIM                                                                                                                                                    | [3] | 4                    | 6                    | 8                      | kΩ   |
|                      |                                    | IO_HOST connected to $V_{CC}$                                                                                                                                               | [3] | 3.5                  | 5                    | 6.5                    | kΩ   |
| V <sub>OH</sub>      | HIGH-level<br>output voltage       | RST_SIM, CLK_SIM;<br>I <sub>OH</sub> = -1 mA                                                                                                                                | [2] | -                    | $0.7 	imes V_{VSIM}$ | V <sub>VSIM</sub>      | V    |
|                      |                                    | IO_SIM; I <sub>OH</sub> = -10 μA                                                                                                                                            | [2] | -                    | $0.7\times V_{VSIM}$ | V <sub>VSIM</sub>      | V    |
|                      |                                    | IO_HOST; I <sub>OH</sub> = -10 μA                                                                                                                                           | [2] | -                    | $0.7\times V_{CC}$   | V <sub>CC</sub>        | V    |
| V <sub>OL</sub>      | LOW-level<br>output voltage        | RST_SIM, CLK_SIM;<br>I <sub>OL</sub> = 1 mA                                                                                                                                 | [2] | -                    | 100                  | 300                    | mV   |
|                      |                                    | IO_SIM; I <sub>OL</sub> = 1 mA                                                                                                                                              | [2] | -                    | 100                  | 300                    | mV   |
|                      |                                    | IO_HOST; I <sub>OL</sub> = 1 mA                                                                                                                                             | [2] | -                    | 100                  | 300                    | mV   |
| R <sub>pd</sub>      | pull-down resistance               | CLK_HOST,<br>RST_HOST/EN; EN = 0                                                                                                                                            |     | 70                   | 100                  | 130                    | kΩ   |

#### Table 6. Static characteristics ...continued

2.5 V  $\leq$  V<sub>BAT</sub>  $\leq$  5.5 V; 1.55 V  $\leq$  V<sub>CC</sub>  $\leq$  3.6 V; T<sub>amb</sub> = -40 °C to +85 °C; unless otherwise specified.

| Symbol            | Parameter                | Conditions |            | Min | Typ <mark>[1]</mark> | Max | Unit |
|-------------------|--------------------------|------------|------------|-----|----------------------|-----|------|
| EMI filter        |                          |            |            |     | i                    |     |      |
| R <sub>s</sub> se | series resistance        | IO_SIM     | [2][4]     | -   | 200                  | -   | Ω    |
|                   |                          | RST_SIM    | <u>[4]</u> | -   | 200                  | -   | Ω    |
|                   |                          | CLK_SIM    | [2][4]     | -   | 200                  | -   | Ω    |
| Cio               | input/output capacitance | IO_SIM     | [2][4]     | -   | 45                   | -   | pF   |
|                   |                          | RST_SIM    | [4]        | -   | 45                   | -   | pF   |
|                   |                          | CLK_SIM    | [2][4]     | -   | 45                   | -   | pF   |

[1] Typical values measured at 25 °C.

[2]  $V_{IL}$ ,  $V_{IH}$  depend on the individual supply voltage per interface.

[3] See <u>Figure 10</u> for details.

[4] Guaranteed by design.

#### Table 7. Dynamic characteristics

2.5 V  $\leq$  V<sub>BAT</sub>  $\leq$  5.5 V; f<sub>clk</sub> = f<sub>io</sub> = 1 MHz; T<sub>amb</sub> = -40 °C to +85 °C; unless otherwise specified. Refer to Figure 7.

| Symbol                    | Parameter                           | Conditions                                                                                    |            | Min | Тур | Max | Unit |
|---------------------------|-------------------------------------|-----------------------------------------------------------------------------------------------|------------|-----|-----|-----|------|
| V <sub>CC</sub> = 1.8 V;  | VSIM = 3 V; SIM card C <sub>L</sub> | $\leq$ 30 pF; host C <sub>L</sub> $\leq$ 10 pF                                                |            |     |     |     | _    |
| t <sub>d(latch)</sub>     | latch delay time                    | time after ACK from $I^2$ C-bus write to latch host I/Os to SIM I/Os; bit 4 = 1               | [1]        | -   | -   | 5   | μS   |
| t <sub>t</sub>            | transition time                     |                                                                                               | <u>[1]</u> | -   | -   | 10  | ns   |
| t <sub>sk(o)</sub>        | output skew time                    | between channels; IO_SIM and CLK_SIM                                                          | [2]        | -   | 2   | -   | ns   |
| t <sub>PD</sub>           | propagation delay                   | I/O channel; SIM card side to host side                                                       | <u>[1]</u> | -   | 15  | 25  | ns   |
|                           |                                     | all channels; host side to SIM card side                                                      | <u>[1]</u> | -   | 15  | 25  | ns   |
| f <sub>o(clk)</sub>       | clock output frequency              | CLK_SIM                                                                                       |            | 5   | -   | -   | MHz  |
| $t_{dis(RST_SIM)}$        | RST_SIM disable time                | disable time from initiating RST_HOST/EN bit $6 = 1$ or from I <sup>2</sup> C-bus disable ACK |            | -   | 20  | 50  | μS   |
| t <sub>dis(CLK_SIM)</sub> | CLK_SIM disable time                |                                                                                               |            | -   | 25  | 60  | μs   |
| t <sub>dis(IO_SIM)</sub>  | IO_SIM disable time                 |                                                                                               |            | -   | 35  | 65  | μS   |
| t <sub>dis(VSIM)</sub>    | VSIM disable time                   | $C_{o(L)} = 4.7 \ \mu F$                                                                      |            | -   | 200 | -   | μs   |

[1] All dynamic measurements are done with a 50 pF load. Rise times are determined by internal pull-up resistors.

[2] Skew between any two outputs of the same package switching in the same direction with the same C<sub>L</sub>.

### 9.1 Waveforms



## **10.** Application information

Figure 8 is the application circuit for the NVT4556 and shows the typical interface with a SIM card. The V<sub>CC</sub> pin on the NVT4556 powers the host I/O pins and is designed to be driven from a GPIO. This GPIO then acts as both the host-side power supply and an enable/disable pin. The NVT4556 provides a Low-DropOut (LDO) regulator that is designed for high Power Supply Rejection Ratio (PSRR) at a very low drop-out voltage (V<sub>BAT</sub> – V<sub>VSIM</sub>). The LDO regulator provides two levels of fixed voltage regulation at 1.8 V or 3 V, which are selected with an I<sup>2</sup>C-bus write. Since there is only one register, a subaddress is not necessary.



#### 10.1 Input/output capacitor considerations

It is recommended that a 1  $\mu$ F capacitor and a 100 nF capacitor having low Equivalent Series Resistance (ESR) are used respectively at the battery (V<sub>BAT</sub>) and V<sub>CC</sub> input terminals of the NVT4556. X5R and X7R type multi-layer ceramic capacitors (MLCC) are preferred because they have minimal variation in value and ESR over temperature. The maximum ESR should be < 500 m $\Omega$  (50 m $\Omega$  typical).

Also, a 2.2  $\mu$ F to 4.7  $\mu$ F capacitor is recommended at the Low Dropout regulator (LDO) output terminal to ensure stability. X5R and X7R type are recommended for their minimal variation over temperature and low ESR over frequency which avoids stability issues at high frequencies. The maximum ESR should be < 1.0  $\Omega$ . Furthermore, the decrease in capacitance with an increase in the bias voltage should be considered to optimize LDO stability. In addition, the trade-off in LDO stability versus the value and constraint in case size of the capacitor determined by the application must be considered. As output load capacitance decreases, the LDO stability becomes marginal. A given 4.7  $\mu$ F ceramic capacitor may become 0.33  $\mu$ F capacitance depending on the effects of bias voltage and temperature. It is recommended to refer to the manufacturer's characterization of a capacitor based on case size, bias voltage and type. Figure 9 is an example of how a 4.7  $\mu$ F capacitor is affected by the above parameters.



#### Fig 9. Variation of capacitance for a 4.7 $\mu\text{F}$ capacitor versus DC voltage, value, and case size

#### 10.2 Layout consideration

The capacitors should be placed directly at the terminals and ground plane. Since the internal band gap regulator is the dominant noise source in a typical application, connections and routing of the ground is very important to improve and optimize noise performance, PSRR and transient response. It is recommended to design the PCB with separate ground planes for the V<sub>I</sub> (V<sub>BAT</sub>) and V<sub>O</sub> (VSIM) of the LDO regulator with each ground plane connected only at the GND pin of the NVT4556.

NVT4556

#### 10.3 Dropout voltage

The NVT4556 uses a PMOS pass transistor to achieve a very low dropout voltage. When  $V_{BAT} - V_{VSIM}$  is less than the dropout voltage, the PMOS transistor operates in the linear region and the input-to-output resistance is  $R_{DSon}$  of the PMOS device. The dropout voltage,  $V_{do}$ , scales with the output current since the PMOS device behaves like a resistor in the input-to-output path.

#### 10.4 Level translator stage

The architecture of the NVT4556 I/O channel is shown in Figure 10. The device does not require an extra input signal to control the direction of data flow from host to SIM or from SIM to host. As a change of driving direction is possible only when both sides are in HIGH state, the control logic is recognizing the first falling edge granting it control about the other signal side. During a rising edge signal, the non-driving output is driven by a one-shot circuit to accelerate the rising edge. In case of a communication error or some other unforeseen incident that would drive both connected sides to be drivers at the same time, the internal logic automatically prevents stuck-at situation, so both I/Os return to HIGH level once released from being driven LOW.

The channels RST and CLK contain single direction drivers without the holding mechanism of the I/O channel, as these are driven only from the host to the card side.



#### 10.5 LDO block diagram

The block diagram of the LDO is depicted in Figure 11. It contains a pull-down mechanism to avoid any uncontrolled voltage level at the VSIM pin in the disabled state. Furthermore, thermal protection as well as an overcurrent protection are integrated to disable the output in case of a permanent short that may result in excessive self-heating.



The default LDO output voltage is 1.8 V but can be selected to be either 1.8 V or 3.0 V through the proper  $I^2C$ -bus writes.

The I<sup>2</sup>C-bus has the ability to disable the LDO such that the VSIM can be powered through an external system regulator. If the LDO is disabled, the RSTn, CLKn and IOn data paths are still active. It is necessary to supply external power to the V<sub>CC</sub>, VSIM, and V<sub>BAT</sub> power supply pins, since there is active circuitry that still exists on the three supplies.

#### 10.6 Power-on reset

When power is applied to V<sub>CC</sub>, an internal Power-On Reset (POR) holds the NVT4556 in a reset condition until V<sub>CC</sub> has reached V<sub>POR</sub>. At that point, the reset condition is released and the NVT4556 registers and I<sup>2</sup>C-bus state machine initialize to their default states. Thereafter V<sub>CC</sub> must be lowered below 1.2 V to reset the device.

#### 10.7 Serial bus interface

The NVT4556 communicates with a host controller by means of the 2-wire serial bus (I<sup>2</sup>C-bus) that consists of a serial clock (SCL) and serial data (SDA) signals. The device supports I<sup>2</sup>C-bus Standard-mode and Fast-mode. The I<sup>2</sup>C-bus Standard-mode speed is defined to have bus speeds from 0 Hz to 100 kHz. I<sup>2</sup>C-bus Fast-mode speed is from 0 Hz to 400 kHz. The host or bus master generates the SCL signal and the NVT4556 uses the SCL signal to receive or send data on the SDA line. Data transfer is serial, bidirectional, and is 1 byte at a time with the Most Significant Bit (MSB) transferred first. Since SCL and SDA are open-drain, pull-up resistors must be installed on these pins.

NVT4556

#### 10.8 Slave address

The NVT4556 uses a 7-bit slave address to identify it on the I<sup>2</sup>C-bus. The last bit of the address byte defines the operation to be performed. When set to logic 1, a read is selected, while a logic 0 selects a write operation. The level translator's 7-bit fixed slave address is '60h' for the NVT4556AUK, '61h' for the NVT4556BUK and '62h' for the NVT4556CUK. However, for a write operation (R/W bit = 0) to the NVT4556, the address byte content (8 bits) is 'C0h' for the NVT4556AUK, 'C2h' for the NVT4556BUK, and 'C4h' for the NVT4556CUK.

Remark: Device variant NVT4556CUK is under development.



### 10.9 I<sup>2</sup>C-bus interface

There is only one data register in this device, so the Pointer register is always set to '00h'. For this reason, a subaddress is not required for reading or writing. Only data is required to be sent on the bus after a slave address acknowledge.

A 'write' to this device always includes the slave address byte and data byte.

A 'read' to this device always includes the slave address byte and data byte.

The data byte has the most significant bit first. At the end of a read, this device can accept either Acknowledge (ACK) or No Acknowledge (NACK) from the Master (No Acknowledge is typically used as a signal for the slave that the Master has read its last byte).



#### **NXP Semiconductors**

#### SIM card interface level translator with I<sup>2</sup>C-bus control and LDO



#### **10.10** Write operations

#### 10.10.1 Byte Write

In Byte Write mode, the master creates a START condition and then broadcasts the slave address and data to be written. The slave acknowledges the bytes by pulling down the SDA line during the ninth clock cycle following each byte. The master creates a STOP condition after the last ACK from the slave, which then starts the internal write operation (see Figure 15). During internal write, the slave ignores any read/write request from the master.



NVT4556

#### 10.11 Read operations

#### 10.11.1 Byte Read

If the NVT4556 decodes a slave address with a '1' in the R/ $\overline{W}$  bit position (Figure 16), it issues an Acknowledge in the ninth clock cycle and then transmits the data byte. The master can then stop further transmission by issuing a No Acknowledge on the ninth bit then followed by a STOP condition.



#### 10.12 User accessible registers

#### 10.12.1 Register overview

This section describes all the registers used in the NVT4556. The device contains only one register which is read/write-able. No subaddress is necessary when reading or writing to the device.

| Table 8. | Register s | summary |
|----------|------------|---------|
|----------|------------|---------|

| Address | Register name | Description                                          |
|---------|---------------|------------------------------------------------------|
| 00h     | DEV_CFG       | Device information and revision and enable functions |

### 10.12.2 Register map

#### Table 9. User accessible register maps

Legend: \* = default. Register modes and default values are only valid with operating the NVT4556 in PC-bus mode.

| Address | Register<br>name | Symbol | Bit | Description                                                                                                                                                                                                                                  |
|---------|------------------|--------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 00h     | DEV_CFG          |        |     | Device information. Contains enable functions.                                                                                                                                                                                               |
|         |                  | D7     | 7   | LDO disable; enables/disables the LDO. The I/O paths are still operational. $V_{VSIM}$ (VSIM pin) must be provided from the system. $V_{BAT}$ must be connected to the battery voltage.<br>$0^* - LDO$ enabled (default)<br>1 - LDO disabled |
|         |                  | D6     | 6   | RST_HOST/EN pin mode select<br><b>0</b> * — RST_HOST enabled (default)                                                                                                                                                                       |
|         |                  |        |     | The RST_HOST/EN pin passes the logic on the input directly to the RST_SIM pin.<br>1 — EN                                                                                                                                                     |
|         |                  |        |     | The RST_HOST/EN pin becomes an enable/disable pin for the device. The polarity of the RST_HOST/EN pin is set by bit 3.                                                                                                                       |
|         |                  |        |     | The RST_SIM signal is sent through bit 5.                                                                                                                                                                                                    |
|         |                  | D5     | 5   | RST_SIM active: this bit is active only when bit $6 = 1$ .                                                                                                                                                                                   |
|         |                  |        |     | <b>0</b> * — RST_SIM disable (default)                                                                                                                                                                                                       |
|         |                  |        |     | This sends and latches a logic LOW to the RST_SIM pin.                                                                                                                                                                                       |
|         |                  |        |     | 1 — RST_SIM enabled                                                                                                                                                                                                                          |
|         |                  |        |     | This sends and latches a logic HIGH to the RST_SIM pin.                                                                                                                                                                                      |
|         |                  | D4     | 4   | Latch IO states                                                                                                                                                                                                                              |
|         |                  |        |     | Setting this bit latches the state of the input pins IO_HOST, CLK_HOST and RST_HOST/EN (when bit $6 = 0$ ) to the output pins IO_SIM, CLK_SIM, and RST_SIM.                                                                                  |
|         |                  |        |     | This can be used for clock stop when two NVT4556 devices are used on the same host.                                                                                                                                                          |
|         |                  |        |     | <b>0</b> * — Latch OFF (default)                                                                                                                                                                                                             |
|         |                  |        |     | 1 — I/Os latched                                                                                                                                                                                                                             |
|         |                  | D3     | 3   | Enable polarity. This bit sets the RST_HOST/EN pin polarity when bit 6 is set to 1.                                                                                                                                                          |
|         |                  |        |     | <b>0</b> * — Active HIGH enable: Device enables when RST_HOST/EN pin = 1.                                                                                                                                                                    |
|         |                  |        |     | 1 — Active LOW enable: Device enables when RST_HOST/EN pin = 0.                                                                                                                                                                              |
|         |                  | -      | 2   | reserved                                                                                                                                                                                                                                     |
|         |                  | D1     | 1   | Voltage selection: selects the output voltage of the LDO                                                                                                                                                                                     |
|         |                  |        |     | <b>0*</b> — 1.8 V (default)                                                                                                                                                                                                                  |
|         |                  |        |     | 1 — 3 V                                                                                                                                                                                                                                      |
|         |                  | D0     | 0   | Device enable                                                                                                                                                                                                                                |
|         |                  |        |     | 0* — Disable (default)                                                                                                                                                                                                                       |
|         |                  |        |     | 1 — Enable                                                                                                                                                                                                                                   |
|         |                  |        |     | bit 6 = 0: R/W                                                                                                                                                                                                                               |
|         |                  |        |     | bit 6 = 1: R only and displays RST_HOST/EN status                                                                                                                                                                                            |

## 11. Package outline



#### Fig 17. Package outline NVT4556UK (WLCSP12)

All information provided in this document is subject to legal disclaimers.

## **12. Soldering of WLCSP packages**

#### 12.1 Introduction to soldering WLCSP packages

This text provides a very brief insight into a complex technology. A more in-depth account of soldering WLCSP (Wafer Level Chip-Size Packages) can be found in application note *AN10439 "Wafer Level Chip Scale Package"* and in application note *AN10365 "Surface mount reflow soldering description"*.

Wave soldering is not suitable for this package.

All NXP WLCSP packages are lead-free.

#### 12.2 Board mounting

Board mounting of a WLCSP requires several steps:

- 1. Solder paste printing on the PCB
- 2. Component placement with a pick and place machine
- 3. The reflow soldering itself

#### 12.3 Reflow soldering

Key characteristics in reflow soldering are:

- Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to higher minimum peak temperatures (see <u>Figure 18</u>) than a SnPb process, thus reducing the process window
- Solder paste printing issues, such as smearing, release, and adjusting the process window for a mix of large and small components on one board
- Reflow temperature profile; this profile includes preheat, reflow (in which the board is heated to the peak temperature), and cooling down. It is imperative that the peak temperature is high enough for the solder to make reliable solder joints (a solder paste characteristic) while being low enough that the packages and/or boards are not damaged. The peak temperature of the package depends on package thickness and volume and is classified in accordance with <u>Table 10</u>.

| Package thickness (mm) | Package reflow temperature (°C)<br>Volume (mm <sup>3</sup> ) |             |        |
|------------------------|--------------------------------------------------------------|-------------|--------|
|                        |                                                              |             |        |
|                        | < 350                                                        | 350 to 2000 | > 2000 |
| < 1.6                  | 260                                                          | 260         | 260    |
| 1.6 to 2.5             | 260                                                          | 250         | 245    |
| > 2.5                  | 250                                                          | 245         | 245    |

#### Table 10. Lead-free process (from J-STD-020D)

Moisture sensitivity precautions, as indicated on the packing, must be respected at all times.

Studies have shown that small packages reach higher temperatures during reflow soldering, see Figure 18.

## NVT4556

#### SIM card interface level translator with I<sup>2</sup>C-bus control and LDO



For further information on temperature profiles, refer to application note AN10365 "Surface mount reflow soldering description".

#### 12.3.1 Stand off

The stand off between the substrate and the chip is determined by:

- The amount of printed solder on the substrate
- The size of the solder land on the substrate
- The bump height on the chip

The higher the stand off, the better the stresses are released due to TEC (Thermal Expansion Coefficient) differences between substrate and chip.

#### 12.3.2 Quality of solder joint

A flip-chip joint is considered to be a good joint when the entire solder land has been wetted by the solder from the bump. The surface of the joint should be smooth and the shape symmetrical. The soldered joints on a chip should be uniform. Voids in the bumps after reflow can occur during the reflow process in bumps with high ratio of bump diameter to bump height, i.e. low bumps with large diameter. No failures have been found to be related to these voids. Solder joint inspection after reflow can be done with X-ray to monitor defects such as bridging, open circuits and voids.

#### 12.3.3 Rework

In general, rework is not recommended. By rework we mean the process of removing the chip from the substrate and replacing it with a new chip. If a chip is removed from the substrate, most solder balls of the chip will be damaged. In that case it is recommended not to re-use the chip again.

Device removal can be done when the substrate is heated until it is certain that all solder joints are molten. The chip can then be carefully removed from the substrate without damaging the tracks and solder lands on the substrate. Removing the device must be done using plastic tweezers, because metal tweezers can damage the silicon. The surface of the substrate should be carefully cleaned and all solder and flux residues and/or underfill removed. When a new chip is placed on the substrate, use the flux process instead of solder on the substrate. Place and align the new chip while viewing with a microscope. To reflow the solder, use the solder profile shown in application note *AN10365 "Surface mount reflow soldering description"*.

#### 12.3.4 Cleaning

Cleaning can be done after reflow soldering.

### **13. Abbreviations**

| Table 11. Abbre      | viations                                   |
|----------------------|--------------------------------------------|
| Acronym              | Description                                |
| CDM                  | Charged-Device Model                       |
| EMI                  | ElectroMagnetic Interference               |
| ESD                  | ElectroStatic Discharge                    |
| GPIO                 | General Purpose Input/Output               |
| HBM                  | Human Body Model                           |
| I <sup>2</sup> C-bus | Inter-Integrated Circuit bus               |
| I/O                  | Input/Output                               |
| LDO                  | Low DropOut regulator                      |
| PCB                  | Printed-Circuit Board                      |
| PMOS                 | Positive-channel Metal-Oxide Semiconductor |
| SIM                  | Subscriber Identification Module           |
| UVLO                 | UnderVoltage Lock-Out                      |

## 14. Revision history

#### Table 12.Revision history

| Document ID    | Release date                                                                                                   | Data sheet status  | Change notice | Supersedes  |
|----------------|----------------------------------------------------------------------------------------------------------------|--------------------|---------------|-------------|
| NVT4556 v.1.1  | 20150825                                                                                                       | Product data sheet | -             | NVT4556 v.1 |
| Modifications: | <ul> <li><u>Table 3 "Pin description</u>": V<sub>CC</sub> description; changed "1.0 nF" to "100 nF"</li> </ul> |                    |               |             |
| NVT4556 v.1    | 20140602                                                                                                       | Product data sheet | -             | -           |

NVT4556 Product data sheet

## **15. Legal information**

#### 15.1 Data sheet status

| Document status[1][2]          | Product status <sup>[3]</sup> | Definition                                                                            |
|--------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>.

#### 15.2 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### 15.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

© NXP Semiconductors N.V. 2015. All rights reserved.

#### **NXP Semiconductors**

## NVT4556

#### SIM card interface level translator with I<sup>2</sup>C-bus control and LDO

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

#### 15.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

I<sup>2</sup>C-bus — logo is a trademark of NXP Semiconductors N.V.

## **16. Contact information**

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: salesaddresses@nxp.com

#### **NXP Semiconductors**

## NVT4556

SIM card interface level translator with I<sup>2</sup>C-bus control and LDO

## **17. Contents**

| 1                | General description                      | . 1 |
|------------------|------------------------------------------|-----|
| 2                | Features and benefits                    | . 1 |
| 3                | Applications                             | . 2 |
| 4                | Ordering information                     |     |
| 4.1              | Ordering options                         |     |
| 5                | Functional diagram                       |     |
| 6                | Pinning information                      |     |
| 6.1              | Pin description                          |     |
| 7                | Functional description                   |     |
| 7.1              | Shutdown sequence of NVT4556             |     |
| 7.2              | RST_HOST/EN pin.                         |     |
| 7.3              | Clock stop, latch I/O state              |     |
| 7.4              | Software reset.                          |     |
| 8                | Limiting values                          |     |
| 9                | Characteristics                          |     |
| 9.1              | Waveforms                                |     |
| 10               | Application information.                 |     |
| 10.1             | Input/output capacitor considerations    |     |
| 10.2             | Layout consideration                     |     |
| 10.3             | Dropout voltage                          |     |
| 10.4             | Level translator stage                   |     |
| 10.5             | LDO block diagram.                       |     |
| 10.6             | Power-on reset                           |     |
| 10.7             | Serial bus interface                     | 16  |
| 10.8             | Slave address                            | 17  |
| 10.9             | I <sup>2</sup> C-bus interface           | 17  |
| 10.10            | Write operations                         | 18  |
| 10.10.1          | Byte Write                               | 18  |
| 10.11            | Read operations                          |     |
| 10.11.1          | Byte Read                                |     |
| 10.12            | User accessible registers                |     |
| 10.12.1          | Register overview                        |     |
| 10.12.2          | Register map                             |     |
| 11               | Package outline                          |     |
| 12               | Soldering of WLCSP packages              |     |
| 12.1             | Introduction to soldering WLCSP packages |     |
| 12.2             | Board mounting                           |     |
| 12.3             | Reflow soldering                         |     |
| 12.3.1           | Stand off                                |     |
| 12.3.2           | Quality of solder joint                  |     |
| 12.3.3<br>12.3.4 | Rework                                   |     |
|                  | Cleaning                                 |     |
| 13               | Abbreviations                            |     |
| 14               | Revision history                         |     |
| 15               | Legal information                        | 25  |

| 15.1 | Data sheet status   | 25 |
|------|---------------------|----|
| 15.2 | Definitions         | 25 |
| 15.3 | Disclaimers         | 25 |
| 15.4 | Trademarks          | 26 |
| 16   | Contact information | 26 |
| 17   | Contents            | 27 |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

© NXP Semiconductors N.V. 2015.

#### All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 25 August 2015 Document identifier: NVT4556

## **Mouser Electronics**

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

NXP: NVT4556AUKZ NVT4556BUKZ