# INTEGRATED CIRCUITS



Product specification

1995 Jul 17

IC15 Data Handbook



74F193

#### FEATURES

- Synchronous reversible 4-bit counting
- Asynchronous parallel load capability
- Asynchronous reset (clear)
- Cascadable without external logic

## DESCRIPTION

The 74F193 is a 4-bit synchronous up/down counter in the binary mode. Separate up/down clocks,  $CP_U$  and  $CP_D$  respectively, simplify operation. The outputs change state synchronously with the Low-to-High transition of either clock input. If the  $CP_U$  clock is pulsed while  $CP_D$  is held High, the device will count up. If  $CP_D$  clock is pulsed while  $CP_U$  is held High, the device will count down. The device can be cleared at any time by the asynchronous reset pin. It may also be loaded in parallel by activating the asynchronous parallel load pin.

Inside the device are four master-slave JK flip-flops with the necessary steering logic to provide the asynchronous reset, asynchronous preset, load, and synchronous count up and count down functions.

Each flip-flop contains JK feedback from slave to master, such that a Low-to-High transition on the  $\mathsf{CP}_\mathsf{D}$  input will decrease the count by one, while a similar transition on the  $\mathsf{CP}_\mathsf{U}$  input will advance the count by one.

One clock should be held High while counting with the other, because the circuit will either count by twos or not at all, depending on the state of the first JK flip-flop, which cannot toggle as long as either clock input is Low. Applications requiring reversible operation must make the reversing decision while the activating clock is High to avoid erroneous counts.

The Terminal Count Up ( $\overline{TC}_U$ ) and Terminal Count Down ( $\overline{TC}_D$ ) outputs are normally High. When the circuit has reached the maximum count state of 15, the next High-to-Low transition of CP<sub>U</sub> will cause  $\overline{TC}_U$  to go Low.  $\overline{TC}_U$  will stay Low until CP<sub>U</sub> goes High again, duplicating the count up clock, although delayed by two gate delays. Likewise, the  $\overline{TC}_D$  output will go Low when the circuit is in the zero state and the CP<sub>D</sub> goes Low. The  $\overline{TC}$  outputs can be used as the clock input signals to the next higher order circuit in a multistage counter, since they duplicate the clock waveforms.

## INPUT AND OUTPUT LOADING AND FAN-OUT TABLE

Multistage counters will not be fully synchronous since there is a two-gate delay time difference added for each stage that is added.

The counter may be preset by the asynchronous parallel load capability of the circuit. Information present on the parallel Data inputs (D0 - D3) is loaded into the counter and appears on the outputs regardless of the conditions of the clock inputs when the Parallel Load ( $\overline{PL}$ ) input is Low. A High level on the Master Reset (MR) input will disable the parallel load gates, override both clock inputs, and set all Q outputs Low. If one of the clock inputs is Low during and after a reset or load operation, the next Low-to-High transition of the clock will be interpreted as a legitimate signal and will be counted.

| TYPE   | TYPICAL f <sub>MAX</sub> | TYPICAL<br>SUPPLY CURRENT<br>(TOTAL) |
|--------|--------------------------|--------------------------------------|
| 74F193 | 125MHz                   | 32mA                                 |

## **ORDERING INFORMATION**

PIN CONFIGURATION

| DESCRIPTION        | $\begin{array}{l} \mbox{COMMERCIAL RANGE} \\ \mbox{V}_{CC} = 5V \pm 10\%, \\ \mbox{T}_{amb} = 0^\circ \mbox{C} \ to \ +70^\circ \mbox{C} \end{array}$ | PKG DWG # |  |
|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|--|
| 16-pin plastic DIP | N74F193N                                                                                                                                              | SOT38-4   |  |
| 16-pin plastic SO  | N74F193D                                                                                                                                              | SOT109-1  |  |

#### D1 1 Vcc 15 D0 Q1 2 Q0 3 14 MR 13 TCD CPD 4 CPU 5 12 TCU Q2 6 PL 11 10 D2 Q3 7 GND 8 9 D3 SF00745

| PINS    | DESCRIPTION                                           | 74F(U.L.)<br>HIGH/LOW | LOAD VALUE<br>HIGH/LOW |
|---------|-------------------------------------------------------|-----------------------|------------------------|
| D0 - D3 | Data inputs                                           | 1.0/1.0               | 20µA/0.6mA             |
| CPU     | Count up clock input (active rising edge)             | 1.0/3.0               | 20µA/1.8mA             |
| CPD     | Count down clock input (active rising edge)           | 1.0/3.0               | 20µA/1.8mA             |
| PL      | Asynchronous parallel load control input (active Low) | 1.0/1.0               | 20µA/0.6mA             |
| MR      | Asynchronous master reset input                       | 1.0/1.0               | 20µA/0.6mA             |
| Q0 - Q3 | Flip-flop outputs                                     | 50/33                 | 1.0mA/20mA             |
| TCU     | Terminal count up (carry) output (active Low)         | 50/33                 | 1.0mA/20mA             |
| TCD     | Terminal count down (borrow) output (active Low)      | 50/33                 | 1.0mA/20mA             |

NOTE: One (1.0) FAST Unit Load (U.L.) is defined as: 20µA in the High state and 0.6mA in the Low state.

## 74F193

## LOGIC SYMBOL



## STATE DIAGRAM



## LOGIC SYMBOL (IEEE/IEC)



## LOGIC DIAGRAM



## **FUNCTION TABLE**

|    | INPUTS |            |     |    |    |    | OUTPUTS |    |       |       |    | OPERATING      |                |               |
|----|--------|------------|-----|----|----|----|---------|----|-------|-------|----|----------------|----------------|---------------|
| MR | PL     | CPU        | CPD | D0 | D1 | D2 | D3      | Q0 | Q1    | Q2    | Q3 | TCU            | TCD            | MODE          |
| н  | Х      | Х          | L   | Х  | Х  | Х  | Х       | L  | L     | L     | L  | н              | L              | Reset (clear) |
| Н  | Х      | Х          | Н   | Х  | Х  | Х  | Х       | L  | L     | L     | L  | Н              | н              |               |
| L  | L      | Х          | L   | L  | L  | L  | L       | L  | L     | L     | L  | н              | L              |               |
| L  | L      | Х          | Н   | L  | L  | L  | L       | L  | L     | L     | L  | н              | н              | Parallel load |
| L  | L      | L          | Х   | Н  | Н  | н  | Н       | н  | Н     | Н     | Н  | L              | н              |               |
| L  | L      | Н          | Х   | Н  | Н  | Н  | Н       | Н  | Н     | Н     | Н  | н              | н              |               |
| L  | Н      | $\uparrow$ | Н   | Х  | Х  | Х  | Х       |    | Cou   | nt up |    | H <sup>1</sup> | Н              | Count up      |
| L  | Н      | Н          | Ŷ   | Х  | Х  | Х  | Х       |    | Count | down  |    | Н              | H <sup>2</sup> | Count down    |

H = High voltage level L = Low voltage level

= Don't care

X ↑ = Low-to-High clock transition NOTES:

 $TC_U=CP_U$  at terminal count up (HHHH)  $TC_D=CP_D$  at terminal count down (LLLL)

74F193

### **ABSOLUTE MAXIMUM RATINGS**

(Operation beyond the limits set forth in this table may impair the useful life of the device. Unless otherwise noted these limits are over the operating free-air temperature range.)

| SYMBOL           | PARAMETER                                      | RATING                   | UNIT |
|------------------|------------------------------------------------|--------------------------|------|
| V <sub>CC</sub>  | Supply voltage                                 | -0.5 to +7.0             | V    |
| V <sub>IN</sub>  | Input voltage                                  | -0.5 to +7.0             | V    |
| I <sub>IN</sub>  | Input current                                  | -30 to +5.0              | mA   |
| V <sub>OUT</sub> | Voltage applied to output in High output state | -0.5 to +V <sub>CC</sub> | V    |
| I <sub>OUT</sub> | Current applied to output in Low output state  | 40                       | mA   |
| T <sub>amb</sub> | Operating free-air temperature range           | 0 to +70                 | °C   |
| T <sub>stg</sub> | Storage temperature                            | -65 to +150              | °C   |

## **RECOMMENDED OPERATING CONDITIONS**

| SYMBOL           | PARAMETER                            |     | UNIT |     |      |
|------------------|--------------------------------------|-----|------|-----|------|
| STWBUL           | PARAMETER                            | MIN | NOM  | MAX | UNIT |
| V <sub>CC</sub>  | Supply voltage                       | 4.5 | 5.0  | 5.5 | V    |
| V <sub>IH</sub>  | High-level input voltage             | 2.0 |      |     | V    |
| V <sub>IL</sub>  | Low-level input voltage              |     |      | 0.8 | V    |
| I <sub>IK</sub>  | Input clamp current                  |     |      | -18 | mA   |
| I <sub>OH</sub>  | High-level output current            |     |      | -1  | mA   |
| I <sub>OL</sub>  | Low-level output current             |     |      | 20  | mA   |
| T <sub>amb</sub> | Operating free-air temperature range | 0   |      | +70 | °C   |

## DC ELECTRICAL CHARACTERISTICS

(Over recommended operating free-air temperature range unless otherwise noted.)

|                                          | PARAMETER                                      |                              |                                               |                   |               | LIMITS |      |    |
|------------------------------------------|------------------------------------------------|------------------------------|-----------------------------------------------|-------------------|---------------|--------|------|----|
| SYMBOL                                   |                                                |                              | TEST CONDITIONS                               | MIN               | TYP<br>NO TAG | MAX    | UNIT |    |
| Varia                                    | High-level output voltage                      |                              | V <sub>CC</sub> = MIN, V <sub>IL</sub> = MAX, | $\pm 10\% V_{CC}$ | 2.5           |        |      | V  |
| V <sub>OH</sub>                          | High-level output voltage                      |                              | $I_{OH} = MAX, V_{IH} = MIN$                  | $\pm 5\%V_{CC}$   | 2.7           | 3.4    |      | V  |
| M                                        |                                                |                              | V <sub>CC</sub> = MIN, V <sub>IL</sub> = MAX, | $\pm 10\% V_{CC}$ |               | 0.35   | 0.50 | V  |
| V <sub>OL</sub> Low-level output voltage |                                                | $I_{OL} = MAX, V_{IH} = MIN$ | $\pm 5\% V_{CC}$                              |                   | 0.35          | 0.50   | V    |    |
| V <sub>IK</sub>                          | Input clamp voltage                            |                              | $V_{CC} = MIN, I_I = I_{IK}$                  |                   | -0.73         | -1.2   | V    |    |
| I <sub>I</sub>                           | Input current at maximum input voltage         |                              | $V_{CC} = MAX, V_I = 7.0V$                    |                   |               |        | 100  | μΑ |
| I <sub>IH</sub>                          | High-level input current                       | _                            | $V_{CC} = MAX, V_I = 2.7V$                    |                   |               |        | 20   | μΑ |
| IIL                                      | Low-level input                                | $CP_U, CP_D$                 |                                               |                   |               |        | -1.8 | mA |
| current                                  |                                                | Others                       | $V_{CC} = MAX, V_I = 0.5V$                    |                   |               |        | -0.6 | mA |
| los                                      | Short-circuit output current <sup>NO TAG</sup> |                              | $V_{CC} = MAX$                                |                   | -60           |        | -150 | mA |
| I <sub>CC</sub>                          | Supply current (total) <sup>4</sup>            |                              | V <sub>CC</sub> = MAX                         |                   |               | 32     | 50   | mA |

#### NOTES:

All typical values are at  $V_{CC} = 5V$ ,  $T_{amb} = 25^{\circ}C$ . 2.

<sup>1.</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions for the applicable type.

Not more than one output should be shorted at a time. For testing IOS, the use of high-speed test apparatus and/or sample-and-hold 3. techniques are preferable in order to minimize internal heating and more accurately reflect operational values. Otherwise, prolonged shorting of a High output may raise the chip temperature well above normal and thereby cause invalid readings in other parameter tests. In any sequence of parameter tests, I<sub>OS</sub> tests should be performed last.
4. Measure I<sub>CC</sub> with parallel load and Master reset inputs grounded, all other inputs at 4.5V and all outputs open.

## 74F193

## AC ELECTRICAL CHARACTERISTICS

|                                      |                                                                                                   |                 |            | LIMITS                                                       |              |                                                                           |              |          |  |  |
|--------------------------------------|---------------------------------------------------------------------------------------------------|-----------------|------------|--------------------------------------------------------------|--------------|---------------------------------------------------------------------------|--------------|----------|--|--|
| SYMBOL                               | PARAMETER                                                                                         | TEST CONDITIONS | V          | amb = +25°<br><sub>CC</sub> = +5.0<br>50pF, R <sub>L</sub> = | V            | T <sub>amb</sub> = 0°0<br>V <sub>CC</sub> = +5.<br>C <sub>L</sub> = 50pF, | UNIT         |          |  |  |
|                                      |                                                                                                   |                 | MIN        | TYP                                                          | MAX          | MIN                                                                       | MAX          |          |  |  |
| f <sub>MAX</sub>                     | Maximum clock frequency                                                                           | Waveform 1      | 100        | 125                                                          |              | 90                                                                        |              | MHz      |  |  |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay $CP_U$ or $\overline{CP_D}$ to $\overline{TC}_U$ or $\overline{TC}_D$           | Waveform 2      | 2.5<br>3.0 | 5.5<br>5.0                                                   | 8.5<br>8.0   | 2.5<br>3.0                                                                | 9.0<br>9.0   | ns<br>ns |  |  |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>CP <sub>U</sub> or CP <sub>D</sub> to Qn                                     | Waveform 1      | 2.5<br>5.0 | 5.5<br>8.5                                                   | 8.5<br>12.0  | 2.5<br>5.0                                                                | 9.0<br>13.0  | ns<br>ns |  |  |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>D <sub>n</sub> to Qn                                                         | Waveform 4      | 2.0<br>6.0 | 4.0<br>9.5                                                   | 7.0<br>13.5  | 1.5<br>6.0                                                                | 8.0<br>15.0  | ns<br>ns |  |  |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>PL to Qn                                                                     | Waveform 3      | 4.5<br>5.5 | 6.5<br>8.5                                                   | 10.0<br>12.0 | 4.0<br>5.0                                                                | 11.0<br>13.0 | ns<br>ns |  |  |
| t <sub>PHL</sub>                     | Propagation delay<br>MR to Qn                                                                     | Waveform 5      | 5.0        | 7.5                                                          | 11.0         | 5.0                                                                       | 12.0         | ns       |  |  |
| t <sub>PLH</sub>                     | Propagation delay<br>MR to TC <sub>U</sub>                                                        | Waveform 5      | 6.0        | 8.5                                                          | 12.0         | 5.5                                                                       | 13.0         | ns       |  |  |
| t <sub>PHL</sub>                     | Propagation delay<br>MR to TC <sub>D</sub>                                                        | Waveform 5      | 5.0        | 7.5                                                          | 11.0         | 5.0                                                                       | 12.0         | ns       |  |  |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | $\frac{Propagation}{PL} \frac{delay}{DL} \text{ to } \overline{TC}_U \text{ or } \overline{TC}_D$ | Waveform 3      | 6.0<br>6.0 | 9.5<br>9.0                                                   | 13.5<br>12.0 | 6.0<br>6.0                                                                | 15.0<br>13.0 | ns<br>ns |  |  |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay Dn to $\overline{TC}_U$ or $\overline{TC}_D$                                    | Waveform 4      | 5.5<br>4.5 | 9.0<br>8.5                                                   | 13.0<br>12.5 | 5.0<br>4.5                                                                | 14.0<br>13.5 | ns<br>ns |  |  |

## AC SETUP REQUIREMENTS

| SYMBOL                                   | PARAMETER                                                     | TEST CONDITIONS | T <sub>amb</sub> = +25°C<br>V <sub>CC</sub> = +5.0V<br>C <sub>L</sub> = 50pF, R <sub>L</sub> = 500Ω |     |     | T <sub>amb</sub> = 0°C<br>V <sub>CC</sub> = +5.<br>C <sub>L</sub> = 50pF, | UNIT |          |
|------------------------------------------|---------------------------------------------------------------|-----------------|-----------------------------------------------------------------------------------------------------|-----|-----|---------------------------------------------------------------------------|------|----------|
|                                          |                                                               |                 | MIN                                                                                                 | TYP | MAX | MIN                                                                       | MAX  |          |
| t <sub>s</sub> (H)<br>t <sub>s</sub> (L) | Setup time, High or Low<br>Dn to PL                           | Waveform 6      | 4.5<br>4.5                                                                                          |     |     | 5.0<br>5.0                                                                |      | ns<br>ns |
| t <sub>h</sub> (H)<br>t <sub>h</sub> (L) | Hold time, High or Low<br>Dn to PL                            | Waveform 6      | 2.0<br>2.0                                                                                          |     |     | 2.0<br>2.0                                                                |      | ns<br>ns |
| t <sub>w</sub> (L)                       | PL Pulse width<br>Low                                         | Waveform 3      | 6.0                                                                                                 |     |     | 6.0                                                                       |      | ns       |
| t <sub>w</sub> (H)<br>t <sub>w</sub> (L) | CP <sub>U</sub> or CP <sub>D</sub> Pulse width<br>High or Low | Waveform 1      | 3.5<br>5.0                                                                                          |     |     | 3.5<br>5.0                                                                |      | ns<br>ns |
| t <sub>w</sub> (L)                       | $CP_U$ or $CP_D$ Pulse width<br>Low (Change of direction)     | Waveform 1      | 10.0                                                                                                |     |     | 10.0                                                                      |      | ns       |
| t <sub>w</sub> (H)                       | MR Pulse width<br>High                                        | Waveform 5      | 6.0                                                                                                 |     |     | 6.0                                                                       |      | ns       |
| t <sub>rec</sub>                         | Recovery time,<br>PL to CP <sub>U</sub> or CP <sub>D</sub>    | Waveform 3      | 6.0                                                                                                 |     |     | 6.0                                                                       |      | ns       |
| t <sub>rec</sub>                         | Recovery time<br>MR to CP <sub>U</sub> or CP <sub>D</sub>     | Waveform 5      | 4.0                                                                                                 |     |     | 4.0                                                                       |      | ns       |

74F193

### **AC WAVEFORMS**

For all waveforms Vm = 1.5V











Waveform 5. Master Reset Pulse Width, Master Reset to Output Delay and Master Reset to Clock Recovery Time



Waveform 2. Propagation Delay, Clock to Terminal Count



Waveform 4. Propagation Delay, Data to Flip-Flop Outputs, Terminal Count Up and Down Outputs



Waveform 6. Data Setup and Hold Times



PULSE GENERATOR

- R<sub>L</sub> = Load resistor;
- see AC ELECTRICAL CHARACTERISTICS for value. Load capacitance includes jig and probe capacitance;  $C_L =$ see AC ELECTRICAL CHARACTERISTICS for value.

Test Circuit for Totem-Pole Outputs

VCC

D.U.T.

VOUT

+ cΓ ₹ RL

Termination resistance should be equal to  $Z_{OUT}$  of  $R_T =$ pulse generators.

Timing Diagram (Typical clear, load, and count sequence)



**Binary Counter** 

## **TEST CIRCUIT AND WAVEFORMS**

VIN

6

≷

RT



#### **INPUT PULSE REQUIREMENTS** family $V_{\mathsf{M}}$ amplitude rep. rate tw t<sub>TLH</sub> t<sub>THL</sub> 74F 3.0V 1.5V 1MHz 500ns 2.5ns 2.5ns



#### Note

inches

0.17

0.020

0.13

1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.

1.30

0.068

0.051

0.38

0.021

0.015

0.85

0.049

0.033

0.23

0.014

0.009

| OUTLINE |     | REFER | ISSUE DATE |            |                                  |
|---------|-----|-------|------------|------------|----------------------------------|
| VERSION | IEC | JEDEC | EIAJ       | PROJECTION | ISSUE DATE                       |
| SOT38-4 |     |       |            |            | <del>-92-11-17</del><br>95-01-14 |

18.55

0.77

0.73

6.20

0.26

0.24

0.10

0.30

3.05

0.14

0.12

7.80

0.32

0.31

8.3

0.39

0.33

0.01

0.030

# Product specification 74F193

COTOO 4

#### SO16: plastic small outline package; 16 leads; body width 3.9 mm SOT109-1 А D Х = v 🕅 A 16 Q A<sub>2</sub> $(A_3)$ А pin 1 index p 丗 H П 8 e + + M detail X bp 0 2.5 5 mm scale DIMENSIONS (inch dimensions are derived from the original mm dimensions) Α E<sup>(1)</sup> Z<sup>(1)</sup> A<sub>2</sub> D<sup>(1)</sup> ${\rm H}_{\rm E}$ UNIT $A_1$ $A_3$ bp С L Q w θ е Lp v у max. 10.0 4.0 0.7 0.25 1.45 0.49 0.25 6.2 1.0 0.7 1.27 1.05 0.25 mm 1.75 0.25 0.25 0.1 8° 0.10 1.25 0.36 0.19 9.8 3.8 5.8 0.4 0.6 0.3 00 0.028 0.010 0.057 0.019 0.0100 0.39 0.16 0.244 0.039 0.028 0.050 0.041 inches 0.069 0.01 0.01 0.01 0.004 0.004 0.049 0.014 0.0075 0.38 0.15 0.228 0.016 0.020 0.012 Note 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included. REFERENCES OUTLINE EUROPEAN **ISSUE DATE** PROJECTION VERSION IEC JEDEC EIAJ 95-01-23 SOT109-1 076E07S MS-012AC $\odot$ E

74F193

97-05-22

74F193

NOTES

## 74F193

#### Data sheet status

| Data sheet<br>status      | Product<br>status | Definition <sup>[1]</sup>                                                                                                                                                                                                                                       |
|---------------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Objective specification   | Development       | This data sheet contains the design target or goal specifications for product development.<br>Specification may change in any manner without notice.                                                                                                            |
| Preliminary specification | Qualification     | This data sheet contains preliminary data, and supplementary data will be published at a later date.<br>Philips Semiconductors reserves the right to make chages at any time without notice in order to<br>improve design and supply the best possible product. |
| Product specification     | Production        | This data sheet contains final specifications. Philips Semiconductors reserves the right to make changes at any time without notice in order to improve design and supply the best possible product.                                                            |

[1] Please consult the most recently issued datasheet before initiating or completing a design.

#### Definitions

Short-form specification — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition - Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

Application information - Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

#### Disclaimers

Life support — These products are not designed for use in life support appliances, devices or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

Right to make changes — Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

**Philips Semiconductors** 811 East Arques Avenue P.O. Box 3409 Sunnyvale, California 94088-3409 Telephone 800-234-7381

© Copyright Philips Electronics North America Corporation 1998 All rights reserved. Printed in U.S.A.

Document order number:

print code

Date of release: 10-98 9397-750-05094

Let's make things better.



