## Analog Multiplexer/ Demultiplexer

## High-Performance Silicon-Gate CMOS

The MC74LVXT8051 utilizes silicon–gate CMOS technology to achieve fast propagation delays, low ON resistances, and low OFF leakage currents. This analog multiplexer/demultiplexer controls analog voltages that may vary across the complete power supply range (from  $V_{CC}$  to GND).

The LVXT8051 is similar in pinout to the high-speed HC4051A and the metal-gate MC14051B. The Channel-Select inputs determine which one of the Analog Inputs/Outputs is to be connected by means of an analog switch to the Common Output/Input. When the Enable pin is HIGH, all analog switches are turned off.

The Channel–Select and Enable inputs are compatible with TTL–type input thresholds. The input protection circuitry on this device allows overvoltage tolerance on the input, allowing the device to be used as a logic–level translator from 3.0 V CMOS logic to 5.0V CMOS Logic or from 1.8V CMOS logic to 3.0 V CMOS Logic while operating at the higher–voltage power supply.

The MC74LVXT8051 input structure provides protection when voltages up to 7.0 V are applied, regardless of the supply voltage. This allows the MC74LVXT8051 to be used to interface 5.0 V circuits to 3.0 V circuits.

This device has been designed so that the ON resistance  $(R_{on})$  is more linear over input voltage than  $R_{on}$  of metal–gate CMOS analog switches.

#### Features

- Fast Switching and Propagation Speeds
- Low Crosstalk Between Switches
- Diode Protection on All Inputs/Outputs
- Analog Power Supply Range  $(V_{CC} GND) = 2.0$  to 6.0 V
- Digital (Control) Power Supply Range  $(V_{CC} GND) = 2.0$  to 6.0 V
- Improved Linearity and Lower ON Resistance Than Metal–Gate Counterparts
- Low Noise
- In Compliance With the Requirements of JEDEC Standard No. 7A
- These Devices are Pb-Free and are RoHS Compliant



## **ON Semiconductor®**

http://onsemi.com



**PIN ASSIGNMENT** 



MARKING DIAGRAMS



#### ORDERING INFORMATION

See detailed ordering and shipping information in the package dimensions section on page 10 of this data sheet.



Figure 1. LOGIC DIAGRAM Single–Pole, 8–Position Plus Common Off

#### FUNCTION TABLE - MC74LVXT8051

| Control Inputs |   |        |   |             |
|----------------|---|--------|---|-------------|
|                |   | Select | t |             |
| Enable         | С | В      | Α | ON Channels |
| L              | L | L      | L | X0          |
| L              | L | L      | Н | X1          |
| L L            | L | Н      | L | X2          |
| L L            | L | Н      | Н | X3          |
| L L            | н | L      | L | X4          |
| L L            | н | L      | Н | X5          |
| L              | Н | Н      | L | X6          |
| L              | Н | Н      | Н | X7          |
| Н              | Х | Х      | Х | NONE        |

X = Don't Care

#### MAXIMUM RATINGS

| Symbol           | Parameter                                                       | Value                         | Unit |
|------------------|-----------------------------------------------------------------|-------------------------------|------|
| V <sub>CC</sub>  | Positive DC Supply Voltage (Referenced to GND)                  | –0.5 to + 7.0                 | V    |
| V <sub>IS</sub>  | Analog Input Voltage                                            | –0.5 to V <sub>CC</sub> + 0.5 | V    |
| V <sub>in</sub>  | Digital Input Voltage (Referenced to GND)                       | –0.5 to V <sub>CC</sub> + 0.5 | V    |
| I                | DC Current, Into or Out of Any Pin                              | -20                           | mA   |
| P <sub>D</sub>   | Power Dissipation in Still Air, SOIC Package†<br>TSSOP Package† | 500<br>450                    | mW   |
| T <sub>stg</sub> | Storage Temperature Range                                       | -65 to + 150                  | °C   |
| TL               | Lead Temperature, 1 mm from Case for 10 Seconds                 | 260                           | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

†Derating: SOIC Package: -7 mW/°C from 65° to 125°C

TSSOP Package: -6.1 mW/°C from 65° to 125°C

This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit. For proper operation, V<sub>in</sub> and V<sub>out</sub> should be constrained to the range GND  $\leq$  (V<sub>in</sub> or V<sub>out</sub>)  $\leq$  V<sub>CC</sub>.

Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or  $V_{CC}$ ). Unused outputs must be left open.

#### **RECOMMENDED OPERATING CONDITIONS**

| Symbol                          | Parameter                                              |                                                          |        | Мах             | Unit |
|---------------------------------|--------------------------------------------------------|----------------------------------------------------------|--------|-----------------|------|
| V <sub>CC</sub>                 | Positive DC Supply Voltage (Referenced to GND)         |                                                          |        | 6.0             | V    |
| VIS                             | Analog Input Voltage                                   |                                                          |        | V <sub>CC</sub> | V    |
| Vin                             | Digital Input Voltage (Referenced to GND)              |                                                          |        | V <sub>CC</sub> | V    |
| V <sub>IO</sub> *               | Static or Dynamic Voltage Across Switch                |                                                          |        | 1.2             | V    |
| T <sub>A</sub>                  | Operating Temperature Range, All Package Types         |                                                          |        | +85             | °C   |
| t <sub>r</sub> , t <sub>f</sub> | Input Rise/Fall Time (Channel Select or Enable Inputs) | $V_{CC} = 3.3 V \pm 0.3 V$<br>$V_{CC} = 5.0 V \pm 0.5 V$ | 0<br>0 | 100<br>20       | ns/V |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond

the Recommended Operating Ranges limits may affect device reliability. \*For voltage drops across switch greater than 1.2 V (switch on), excessive V<sub>CC</sub> current may be drawn; i.e., the current out of the switch may contain both V<sub>CC</sub> and switch input components. The reliability of the device will be unaffected unless the Maximum Ratings are exceeded.

#### DC CHARACTERISTICS - Digital Section (Voltages Referenced to GND)

|                 |                                                                      |                                                                     | Vcc               | Guara              | nteed Lim          | nit                |      |
|-----------------|----------------------------------------------------------------------|---------------------------------------------------------------------|-------------------|--------------------|--------------------|--------------------|------|
| Symbol          | Parameter                                                            | Condition                                                           | V                 | –55 to 25°C        | ≤85°C              | ≤125°C             | Unit |
| V <sub>IH</sub> | Minimum High-Level Input Voltage,<br>Channel-Select or Enable Inputs | R <sub>on</sub> = Per Spec                                          | 3.0<br>4.5<br>5.5 | 1.2<br>2.0<br>2.0  | 1.2<br>2.0<br>2.0  | 1.2<br>2.0<br>2.0  | V    |
| V <sub>IL</sub> | Maximum Low–Level Input Voltage,<br>Channel–Select or Enable Inputs  | R <sub>on</sub> = Per Spec                                          | 3.0<br>4.5<br>5.5 | 0.53<br>0.8<br>0.8 | 0.53<br>0.8<br>0.8 | 0.53<br>0.8<br>0.8 | V    |
| l <sub>in</sub> | Maximum Input Leakage Current,<br>Channel–Select or Enable Inputs    | V <sub>in</sub> = V <sub>CC</sub> or GND                            | 5.5               | ±0.1               | ±1.0               | ±1.0               | μΑ   |
| Icc             | Maximum Quiescent Supply<br>Current (per Package)                    | Channel Select, Enable and $V_{IS} = V_{CC}$ or GND; $V_{IO} = 0$ V | 5.5               | 4                  | 40                 | 160                | μΑ   |

#### DC ELECTRICAL CHARACTERISTICS Analog Section

|                  |                                                                                          |                                                                                                                                                                  | Vcc               | Guaranteed Limit |                | nit            |      |
|------------------|------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|------------------|----------------|----------------|------|
| Symbol           | Parameter                                                                                | Test Conditions                                                                                                                                                  | v                 | –55 to 25°C      | ≤ <b>85°C</b>  | ≤125°C         | Unit |
| R <sub>on</sub>  | Maximum "ON" Resistance                                                                  | $ \begin{array}{l} V_{in} = V_{IL} \text{ or } V_{IH} \\ V_{IS} = V_{CC} \text{ to } GND \\  I_S   \leq  10.0 \text{ mA (Figures 1, 2)} \end{array} $            | 3.0<br>4.5<br>5.5 | 40<br>30<br>25   | 45<br>32<br>28 | 50<br>37<br>30 | Ω    |
|                  |                                                                                          | $ \begin{array}{l} V_{in} = V_{IL} \text{ or } V_{IH} \\ V_{IS} = V_{CC} \text{ or GND (Endpoints)} \\  I_S   \leq  10.0 \text{ mA (Figures 1, 2)} \end{array} $ | 3.0<br>4.5<br>5.5 | 30<br>25<br>20   | 35<br>28<br>25 | 40<br>35<br>30 |      |
| $\Delta R_{on}$  | Maximum Difference in "ON"<br>Resistance Between Any Two<br>Channels in the Same Package | $ \begin{array}{l} {V_{in} = V_{IL} \ or \ V_{IH}} \\ {V_{IS} = 1/2 \ (V_{CC} - GND)} \\ { I_{S}  \ \leq \ 10.0 \ mA} \end{array} $                              | 3.0<br>4.5<br>5.5 | 15<br>8.0<br>8.0 | 20<br>12<br>12 | 25<br>15<br>15 | Ω    |
| l <sub>off</sub> | Maximum Off-Channel Leakage<br>Current, Any One Channel                                  | $V_{in} = V_{IL} \text{ or } V_{IH};$<br>$V_{IO} = V_{CC} \text{ or } GND;$<br>Switch Off (Figure 3)                                                             | 5.5               | 0.1              | 0.5            | 1.0            | μΑ   |
|                  | Maximum Off–Channel<br>Leakage Current,<br>Common Channel                                | $V_{in} = V_{IL} \text{ or } V_{IH};$<br>$V_{IO} = V_{CC} \text{ or } GND;$<br>Switch Off (Figure 4)                                                             | 5.5               | 0.2              | 2.0            | 4.0            |      |
| I <sub>on</sub>  | Maximum On–Channel<br>Leakage Current,<br>Channel–to–Channel                             | $V_{in} = V_{IL} \text{ or } V_{IH};$<br>Switch-to-Switch =<br>$V_{CC} \text{ or GND};$ (Figure 5)                                                               | 5.5               | 0.2              | 2.0            | 4.0            | μΑ   |

## **AC CHARACTERISTICS** ( $C_L$ = 50 pF, Input $t_r$ = $t_f$ = 3 ns)

|                    |                                                 |              | v <sub>cc</sub> | Guaranteed Limit |                        |        |      |
|--------------------|-------------------------------------------------|--------------|-----------------|------------------|------------------------|--------|------|
| Symbol             | Parameter                                       |              |                 | –55 to 25°C      | ≤ <b>85°C</b>          | ≤125°C | Unit |
| t <sub>PLH</sub> , | Maximum Propagation Delay, Channel–Select to A  | nalog Output | 2.0             | 30               | 35                     | 40     | ns   |
| tPHL               | (Figure 9)                                      |              | 3.0             | 20               | 25                     | 30     |      |
|                    |                                                 |              | 4.5             | 15               | 18                     | 22     |      |
|                    |                                                 |              | 5.5             | 15               | 18                     | 20     |      |
| t <sub>PLH</sub> , | Maximum Propagation Delay, Analog Input to Anal | og Output    | 2.0             | 4.0              | 6.0                    | 8.0    | ns   |
| t <sub>PHL</sub>   | (Figure 10)                                     |              | 3.0             | 3.0              | 5.0                    | 6.0    |      |
|                    |                                                 |              | 4.5             | 1.0              | 2.0                    | 2.0    |      |
|                    |                                                 |              | 5.5             | 1.0              | 2.0                    | 2.0    |      |
| t <sub>PLZ</sub> , | Maximum Propagation Delay, Enable to Analog Ou  | utput        | 2.0             | 30               | 35                     | 40     | ns   |
| t <sub>PHZ</sub>   | (Figure 11)                                     |              | 3.0             | 20               | 25                     | 30     |      |
|                    |                                                 |              | 4.5             | 15               | 18                     | 22     |      |
|                    |                                                 |              | 5.5             | 15               | 18                     | 20     |      |
| t <sub>PZL</sub> , | Maximum Propagation Delay, Enable to Analog Ou  | utput        | 2.0             | 20               | 25                     | 30     | ns   |
| t <sub>PZH</sub>   | (Figure 11)                                     |              | 3.0             | 12               | 14                     | 15     |      |
|                    |                                                 |              | 4.5             | 8.0              | 10                     | 12     |      |
|                    |                                                 |              | 5.5             | 8.0              | 10                     | 12     |      |
| C <sub>in</sub>    | Maximum Input Capacitance, Channel-Select or E  | nable Inputs |                 | 10               | 10                     | 10     | pF   |
| C <sub>I/O</sub>   | Maximum Capacitance                             | Analog I/O   |                 | 35               | 35                     | 35     | pF   |
|                    | (All Switches Off)                              | Common O/I   |                 | 130              | 130                    | 130    |      |
|                    |                                                 | Feedthrough  |                 | 1.0              | 1.0                    | 1.0    |      |
|                    |                                                 |              | Т               | ypical @ 25°C    | , V <sub>CC</sub> = 5. | 0 V    |      |
| C <sub>PD</sub>    | Power Dissipation Capacitance (Figure 13)*      |              |                 | 45               |                        |        | pF   |

\* Used to determine the no–load dynamic power consumption:  $P_D = C_{PD} V_{CC}^2 f + I_{CC} V_{CC}$ .

#### ADDITIONAL APPLICATION CHARACTERISTICS (GND = 0 V)

|        |                                                                             |                                                                                                                                                                                            | Vcc               | Limit*               |                  |
|--------|-----------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|----------------------|------------------|
| Symbol | Parameter                                                                   | Condition                                                                                                                                                                                  | v                 | 25°C                 | Unit             |
| BW     | Maximum On–Channel Bandwidth or<br>Minimum Frequency Response<br>(Figure 6) |                                                                                                                                                                                            | 3.0<br>4.5<br>5.5 | 80<br>80<br>80       | MHz              |
| -      | Off–Channel Feedthrough Isolation<br>(Figure 7)                             | $f_{in}$ = Sine Wave; Adjust $f_{in}$ Voltage to Obtain 0dBm at V <sub>IS</sub><br>$f_{in}$ = 10kHz, R <sub>L</sub> = 600 $\Omega$ , C <sub>L</sub> = 50pF                                 | 3.0<br>4.5<br>5.5 | -50<br>-50<br>-50    | dB               |
|        |                                                                             | f <sub>in</sub> = 1.0MHz, R <sub>L</sub> = 50Ω, C <sub>L</sub> = 10pF                                                                                                                      | 3.0<br>4.5<br>5.5 | -37<br>-37<br>-37    |                  |
| -      | Feedthrough Noise. Channel–Select<br>Input to Common I/O (Figure 8)         | $ \begin{array}{l} V_{in} \leq 1 MHz \mbox{ Square Wave } (t_r = t_f = 3ns); \mbox{ Adjust } R_L \mbox{ at } \\ \mbox{ Setup so that } I_S = 0A; \\ \mbox{ Enable = GND } \\ \end{array} $ | 3.0<br>4.5<br>5.5 | 25<br>105<br>135     | mV <sub>PP</sub> |
|        |                                                                             | R <sub>L</sub> = 10kΩ, C <sub>L</sub> = 10pF                                                                                                                                               | 3.0<br>4.5<br>5.5 | 35<br>145<br>190     |                  |
| -      | Crosstalk Between Any Two<br>Switches (Figure 12)                           | $f_{in}$ = Sine Wave; Adjust $f_{in}$ Voltage to Obtain 0dBm at V <sub>IS</sub><br>$f_{in}$ = 10kHz, R <sub>L</sub> = 600 $\Omega$ , C <sub>L</sub> = 50pF                                 | 3.0<br>4.5<br>5.5 | -50<br>-50<br>-50    | dB               |
|        |                                                                             | f <sub>in</sub> = 1.0MHz, R <sub>L</sub> = 50Ω, C <sub>L</sub> = 10pF                                                                                                                      | 3.0<br>4.5<br>5.5 | -60<br>-60<br>-60    |                  |
| THD    | Total Harmonic Distortion<br>(Figure 14)                                    |                                                                                                                                                                                            | 3.0<br>4.5<br>5.5 | 0.10<br>0.08<br>0.05 | %                |

\*Limits not tested. Determined by design and verified by qualification.









Figure 1c. Typical On Resistance,  $V_{CC}$  = 5.5 V



Figure 2. On Resistance Test Set–Up



Figure 3. Maximum Off Channel Leakage Current, Any One Channel, Test Set–Up



Figure 4. Maximum Off Channel Leakage Current, Common Channel, Test Set–Up



Figure 5. Maximum On Channel Leakage Current, Channel to Channel, Test Set–Up



\*Includes all probe and jig capacitance





Figure 6. Maximum On Channel Bandwidth, Test Set–Up



\*Includes all probe and jig capacitance

Figure 8. Feedthrough Noise, Channel Select to Common Out, Test Set–Up







\*Includes all probe and jig capacitance

#### Figure 9b. Propagation Delay, Test Set–Up Channel Select to Analog Out



# Figure 10a. Propagation Delays, Analog In to Analog Out







\*Includes all probe and jig capacitance

#### Figure 10b. Propagation Delay, Test Set–Up Analog In to Analog Out







\*Includes all probe and jig capacitance

Figure 12. Crosstalk Between Any Two Switches, Test Set–Up



Figure 14a. Total Harmonic Distortion, Test Set-Up



Figure 13. Power Dissipation Capacitance, Test Set–Up



Figure 14b. Plot, Harmonic Distortion

#### **APPLICATIONS INFORMATION**

The Channel Select and Enable control pins should be at  $V_{CC}$  or GND logic levels.  $V_{CC}$  being recognized as a logic high and GND being recognized as a logic low. In this example:

$$V_{CC} = +5V = logic high$$
  
GND = 0V = logic low

The maximum analog voltage swing is determined by the supply voltage  $V_{CC}$ . The positive peak analog voltage should not exceed  $V_{CC}$ . Similarly, the negative peak analog voltage should not go below GND. In this example, the difference between  $V_{CC}$  and GND is five volts. Therefore, using the configuration of Figure 15, a maximum analog signal of five volts peak–to–peak can be controlled. Unused analog inputs/outputs may be left floating (i.e., not

connected). However, tying unused analog inputs and outputs to  $V_{CC}$  or GND through a low value resistor helps minimize crosstalk and feedthrough noise that may be picked up by an unused switch.

Although used here, balanced supplies are not a requirement. The only constraints on the power supplies are that:

#### $V_{CC} - GND = 2$ to 6 volts

When voltage transients above  $V_{CC}$  and/or below GND are anticipated on the analog channels, external Germanium or Schottky diodes ( $D_x$ ) are recommended as shown in Figure 16. These diodes should be able to absorb the maximum anticipated current surges during clipping.



Figure 15. Application Example



Figure 16. External Germanium or **Schottky Clipping Diodes** 

16

11

10

9

+5V

ANALOG

SIGNAL

 $V_{CC} = 3.0V$ 

– +5V

- GND

1.8V - 2.5V

CIRCUITRY

+5V



a. Low Voltage Logic Level Shifting Control

b. 2-Stage Logic Level Shifting Control

Figure 17. Interfacing to Low Voltage CMOS Outputs



Figure 18. Function Diagram, LVXT8051

#### **ORDERING INFORMATION**

| Device            | Package               | Shipping <sup>†</sup> |
|-------------------|-----------------------|-----------------------|
| MC74LVXT8051DG    | SOIC-16<br>(Pb-Free)  | 48 Units / Rail       |
| MC74LVXT8051DR2G  | SOIC-16<br>(Pb-Free)  | 2500 Tape & Reel      |
| MC74LVXT8051DTR2G | TSSOP-16<br>(Pb-Free) | 2500 Tape & Reel      |

+For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

#### PACKAGE DIMENSIONS

#### **TSSOP-16** CASE 948F ISSUE B



G

D

NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSION A DOES NOT INCLUDE MOLD FLASH. PROTRUSIONS OR GATE BURRS.

FLASH. PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE. 4. DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE. 5. DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION. SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION.

CONDITION. 6. TERMINAL NUMBERS ARE SHOWN FOR

REFERENCE ONLY.
7. DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE -W-.

|     | MILLIN | IETERS  | INC       | HES   |
|-----|--------|---------|-----------|-------|
| DIM | MIN    | MAX MIN |           | MAX   |
| Α   | 4.90   | 5.10    | 0.193     | 0.200 |
| в   | 4.30   | 4.50    | 0.169     | 0.177 |
| С   |        | 1.20    |           | 0.047 |
| D   | 0.05   | 0.15    | 0.002     | 0.006 |
| F   | 0.50   | 0.75    | 0.020     | 0.030 |
| G   | 0.65   | BSC     | 0.026     | BSC   |
| н   | 0.18   | 0.28    | 0.007     | 0.011 |
| J   | 0.09   | 0.20    | 0.004     | 0.008 |
| J1  | 0.09   | 0.16    | 0.004     | 0.006 |
| κ   | 0.19   | 0.30    | 0.007     | 0.012 |
| K1  | 0.19   | 0.25    | 0.007     | 0.010 |
| L   | 6.40   |         | 0.252 BSC |       |
| М   | 0 °    | 8 °     | 0 °       | 8 °   |

**SOLDERING FOOTPRINT\*** 





#### PACKAGE DIMENSIONS

SOIC-16 CASE 751B-05 ISSUE K



NOTES:

DIMENSIONING AND TOLERANCING PER ANSI 1.

Y14.5M, 1982. CONTROLLING DIMENSION: MILLIMETER.

2 3

4 5

CONTROLLING A AND B DO NOT INCLIME TER. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION.

|     | MILLIN     | IETERS | INC   | HES   |
|-----|------------|--------|-------|-------|
| DIM | MIN MAX MI |        | MIN   | MAX   |
| Α   | 9.80       | 10.00  | 0.386 | 0.393 |
| В   | 3.80       | 4.00   | 0.150 | 0.157 |
| С   | 1.35       | 1.75   | 0.054 | 0.068 |
| D   | 0.35       | 0.49   | 0.014 | 0.019 |
| F   | 0.40       | 1.25   | 0.016 | 0.049 |
| G   | 1.27       | BSC    | 0.050 | ) BSC |
| J   | 0.19       | 0.25   | 0.008 | 0.009 |
| K   | 0.10       | 0.25   | 0.004 | 0.009 |
| Μ   | 0°         | 7°     | 0 °   | 7°    |
| Ρ   | 5.80       | 6.20   | 0.229 | 0.244 |
| R   | 0.25       | 0.50   | 0.010 | 0.019 |

**SOLDERING FOOTPRINT\*** 



DIMENSIONS: MILLIMETERS

\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

ON Semiconductor and the 💷 are registered trademarks of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries. SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other industries, Ltc (SoLLC) of its subsidiaries interventee to the online of states and/or other control to the secrets, and other industries, Ltc (SoLLC) of its subsidiaries interventee to the control control to the secrets, and other industries, Ltc (SoLLC) of its subsidiaries interventee to the control to the secrets, and other industries, Ltc (SoLLC) of its subsidiaries interventee to the control to the secrets, and states and/or other control to the secrets, and other industries, Ltc (SoLLC) of its subsidiaries interventee to the secrets, and secrets, and other interventee to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights of others. SCILLC products are not designed, intended, or authorized for use a component in surface intervent in events in the surface in which any being in which any being individed for experiments. or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support:

Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative

# **Mouser Electronics**

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

ON Semiconductor: MC74LVXT8051DTRG MC74LVXT8051DG MC74LVXT8051DR2G