



Order

Now





SN74LVC1G79

SCES220U - APRIL 1999-REVISED APRIL 2017

# SN74LVC1G79 Single Positive-Edge-Triggered D-Type Flip-Flop

### 1 Features

Texas

INSTRUMENTS

- Available in the Texas Instruments NanoFree<sup>™</sup> Package
- Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II
- ESD Protection Exceeds JESD 22
  - 2000-V Human-Body Model (A114-A)
  - 200-V Machine Model (A115-A)
  - 1000-V Charged-Device Model (C101)
- Supports 5-V V<sub>CC</sub> Operation
- Inputs Accept Voltages to 5.5 V
- Supports Down Translation to V<sub>CC</sub>
- Max  $t_{pd}$  of 6 ns at 3.3 V and 50 pF load
- Low Power Consumption, 10-µA Max I<sub>CC</sub>
- ±24-mA Output Drive at 3.3 V
- I<sub>off</sub> supports Partial-Power-Down Mode and Back-Drive Protection

### 2 Applications

- Test and Measurement
- Enterprise Switching
- Telecom Infrastructure
- Personal Electronics
- White Goods

### 3 Description

The SN74LVC1G79 device is a single positive-edge-triggered D-type flip-flop that is designed for 1.65-V to 5.5-V  $V_{CC}$  operation.

When data at the data (D) input meets the setup time requirement, the data is transferred to the Q output on the positive-going edge of the clock pulse. Clock triggering occurs at a voltage level and is not directly related to the rise time of the clock pulse. Following the hold-time interval, data at the D input can be changed without affecting the level at the output.

NanoFree<sup>™</sup> package technology is a major breakthrough in IC packaging concepts, using the die as the package.

This device is fully specified for partial-power-down applications using  $I_{off}$ . The  $I_{off}$  circuitry disables the outputs when the device is powered down. This inhibits current backflow into the device which prevents damage to the device.

#### Device Information<sup>(1)</sup>

| PART NUMBER    | PACKAGE    | BODY SIZE         |  |  |  |  |  |  |  |  |
|----------------|------------|-------------------|--|--|--|--|--|--|--|--|
| SN74LVC1G79DBV | SOT-23 (5) | 2.90 mm × 1.60 mm |  |  |  |  |  |  |  |  |
| SN74LVC1G79DCK | SC70 (5)   | 2.00 mm × 1.25 mm |  |  |  |  |  |  |  |  |
| SN74LVC1G79DRL | SOT (5)    | 1.60 mm × 1.20 mm |  |  |  |  |  |  |  |  |
| SN74LVC1G79YZP | DSBGA (5)  | 1.14 mm × 0.91 mm |  |  |  |  |  |  |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### Logic Diagram (Positive Logic)



2

## **Table of Contents**

| 1 | Feat | ures 1                                                                                                                         |
|---|------|--------------------------------------------------------------------------------------------------------------------------------|
| 2 | Арр  | lications1                                                                                                                     |
| 3 | Des  | cription1                                                                                                                      |
| 4 | Rev  | ision History 2                                                                                                                |
| 5 | Pin  | Configuration and Functions 3                                                                                                  |
| 6 | Spe  | cifications                                                                                                                    |
|   | 6.1  | Absolute Maximum Ratings 4                                                                                                     |
|   | 6.2  | ESD Ratings 4                                                                                                                  |
|   | 6.3  | Recommended Operating Conditions5                                                                                              |
|   | 6.4  | Thermal Information 5                                                                                                          |
|   | 6.5  | Electrical Characteristics 6                                                                                                   |
|   | 6.6  | Timing Requirements: $T_A = -40^{\circ}C$ to $+85^{\circ}C$                                                                    |
|   | 6.7  | Timing Requirements: $T_A = -40^{\circ}C$ to $+125^{\circ}C$                                                                   |
|   | 6.8  | Switching Characteristics: $C_L = 15 \text{ pF}$ , $T_A = -40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$                        |
|   | 6.9  | Switching Characteristics: $C_L = 30$ or 50 pF, $T_A = -40^{\circ}$ C to +85°C                                                 |
|   | 6.10 | Switching Characteristics: $C_L = 30 \text{ pF or } 50 \text{ pF}, T_A = -40^{\circ}\text{C} \text{ to } +125^{\circ}\text{C}$ |
|   | 6.11 | Operating Characteristics7                                                                                                     |
|   | 6.12 | Typical Characteristics 8                                                                                                      |
| 7 | Para | ameter Measurement Information                                                                                                 |

| 8  | Deta | iled Description                                | 11 |
|----|------|-------------------------------------------------|----|
|    | 8.1  | Overview                                        | 11 |
|    | 8.2  | Functional Block Diagram                        | 11 |
|    | 8.3  | Feature Description                             | 11 |
|    | 8.4  | Device Functional Modes                         | 12 |
| 9  | App  | lication and Implementation                     | 13 |
|    | 9.1  | Application Information                         | 13 |
|    | 9.2  | Typical Application                             | 13 |
| 10 | Pow  | ver Supply Recommendations                      | 14 |
| 11 | Lay  | out                                             | 14 |
|    |      | Layout Guidelines                               |    |
|    | 11.2 | Layout Example                                  | 14 |
| 12 | Dev  | ice and Documentation Support                   | 15 |
|    | 12.1 |                                                 |    |
|    | 12.2 | Receiving Notification of Documentation Updates | 15 |
|    | 12.3 | Community Resources                             | 15 |
|    | 12.4 | Trademarks                                      | 15 |
|    | 12.5 | Electrostatic Discharge Caution                 | 15 |
|    | 12.6 |                                                 |    |
| 13 | Mec  | hanical, Packaging, and Orderable               |    |
|    |      | mation                                          | 15 |
|    |      |                                                 |    |

### **4** Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### Changes from Revision T (December 2013) to Revision U

### Page Added Device Information table, ESD Ratings table, Thermal Information table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section ...... 1

#### Changes from Revision S (November 2007) to Revision T

| • | Updated document to new TI data sheet format | . 1 |
|---|----------------------------------------------|-----|
| • | Removed Ordering Information table.          | 1   |
| • | Updated I <sub>off</sub> in Features.        | 1   |
| • | Updated operating temperature range.         | 5   |
| • | Added ESD warning.                           | 15  |

XAS STRUMENTS

www.ti.com

#### Page



### 5 Pin Configuration and Functions



See mechanical drawings for dimensions.

# DRL Package 5-Pin SOT Top View D 1 5 V<sub>CC</sub> CLK 2 GND 3 4 Q

YZP Package 5-Pin DSBGA Bottom View



|                 | Pin Functions    |     |     |                                     |  |  |  |  |  |  |  |
|-----------------|------------------|-----|-----|-------------------------------------|--|--|--|--|--|--|--|
| PIN             |                  |     |     |                                     |  |  |  |  |  |  |  |
| NAME            | DBV, DCK,<br>DRL | YZP | I/O | DESCRIPTION                         |  |  |  |  |  |  |  |
| D               | 1                | A1  | I   | Data input                          |  |  |  |  |  |  |  |
| CLK             | 2                | B1  | I   | Positive-Edge-Triggered Clock input |  |  |  |  |  |  |  |
| GND             | 3                | C1  | _   | Ground                              |  |  |  |  |  |  |  |
| Q               | 4                | C2  | 0   | Non-inverted output                 |  |  |  |  |  |  |  |
| V <sub>CC</sub> | 5                | A2  |     | Positive Supply                     |  |  |  |  |  |  |  |

### 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                  |                                                                                             |                     | MIN  | MAX                   | UNIT |
|------------------|---------------------------------------------------------------------------------------------|---------------------|------|-----------------------|------|
| V <sub>CC</sub>  | Supply voltage                                                                              |                     | -0.5 | 6.5                   | V    |
| VI               | Input voltage <sup>(2)</sup>                                                                |                     |      | 6.5                   | V    |
| Vo               | Voltage range applied to any output in the high-impedance or power-off state <sup>(2)</sup> |                     |      | 6.5                   | V    |
| Vo               | Voltage range applied to any output in the high or low state <sup>(2)(3)</sup>              |                     |      | V <sub>CC</sub> + 0.5 | V    |
| I <sub>IK</sub>  | Input clamp current                                                                         | V <sub>1</sub> < 0  |      | -50                   | mA   |
| I <sub>OK</sub>  | Output clamp current                                                                        | V <sub>O</sub> < 0  |      | -50                   | mA   |
| I <sub>O</sub>   | Continuous output current                                                                   |                     |      | ±50                   | mA   |
|                  | Continuous current through $V_{CC}$ or GND                                                  |                     | ±100 | mA                    |      |
| T <sub>stg</sub> | Storage temperature                                                                         | Storage temperature |      |                       |      |
| TJ               | Junction temperature                                                                        |                     |      | 150                   | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed.

(3) The value of V<sub>CC</sub> is provided in the *Recommended Operating Conditions* table.

### 6.2 ESD Ratings

|                    |                            |                                                                                | VALUE | UNIT |
|--------------------|----------------------------|--------------------------------------------------------------------------------|-------|------|
|                    |                            | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic<br>discharge | Charged device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | V    |
|                    | alcondigo                  | Machine Model (MM), A115-A                                                     | 200   |      |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



#### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                       |                                    |                                          | MIN                    | MAX                    | UNIT |  |
|-----------------------|------------------------------------|------------------------------------------|------------------------|------------------------|------|--|
|                       | Questions                          | Operating                                | 1.65                   | 5.5                    | V    |  |
| V <sub>CC</sub>       | Supply voltage                     | Data retention only                      | 1.5                    |                        | V    |  |
|                       |                                    | V <sub>CC</sub> = 1.65 V to 1.95 V       | 0.65 × V <sub>CC</sub> |                        |      |  |
| V                     | $V_{\rm CC} = 2.3$                 | V <sub>CC</sub> = 2.3 V to 2.7 V         | 1.7                    |                        | V    |  |
| VIH                   | High-level input voltage           | V <sub>CC</sub> = 3 V to 3.6 V           | 2                      |                        | v    |  |
|                       |                                    | V <sub>CC</sub> = 4.5 V to 5.5 V         | 0.7 × V <sub>CC</sub>  |                        |      |  |
|                       |                                    | V <sub>CC</sub> = 1.65 V to 1.95 V       |                        | 0.35 × V <sub>CC</sub> |      |  |
| V                     |                                    | V <sub>CC</sub> = 2.3 V to 2.7 V         |                        | 0.7                    | v    |  |
| VIL                   | Low-level input voltage            | V <sub>CC</sub> = 3 V to 3.6 V           |                        | 0.8                    | v    |  |
|                       |                                    | V <sub>CC</sub> = 4.5 V to 5.5 V         |                        | $0.3 \times V_{CC}$    |      |  |
| VI                    | Input voltage                      |                                          | 0                      | 5.5                    | V    |  |
| Vo                    | Output voltage                     |                                          | 0                      | V <sub>CC</sub>        | V    |  |
| -                     |                                    | V <sub>CC</sub> = 1.65 V                 |                        | -4                     |      |  |
|                       |                                    | V <sub>CC</sub> = 2.3 V                  |                        | -8                     |      |  |
| I <sub>OH</sub>       | High-level output current          |                                          |                        | -16                    | mA   |  |
|                       |                                    | $V_{CC} = 3 V$                           |                        | -24                    |      |  |
|                       |                                    | V <sub>CC</sub> = 4.5 V                  |                        | -32                    |      |  |
|                       |                                    | V <sub>CC</sub> = 1.65 V                 |                        | 4                      |      |  |
|                       |                                    | V <sub>CC</sub> = 2.3 V                  |                        | 8                      |      |  |
| I <sub>OL</sub>       | Low-level output current           |                                          |                        | 16                     | mA   |  |
|                       |                                    | $V_{CC} = 3 V$                           |                        | 24                     |      |  |
|                       |                                    | V <sub>CC</sub> = 4.5 V                  |                        | 32                     |      |  |
|                       |                                    | $V_{CC}$ = 1.8 V ± 0.15 V, 2.5 V ± 0.2 V |                        | 20                     |      |  |
| $\Delta t / \Delta v$ | Input transition rise or fall rate | V <sub>CC</sub> = 3.3 V ± 0.3 V          |                        | 10                     | ns/V |  |
|                       |                                    | $V_{CC} = 5 \text{ V} \pm 0.5 \text{ V}$ |                        | 5                      |      |  |
| T <sub>A</sub>        | Operating free-air temperature     | · · · ·                                  | -40                    | 125                    | °C   |  |

 All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. See Implications of Slow or Floating CMOS Inputs, SCBA004.

#### 6.4 Thermal Information

|                      | THERMAL METRIC <sup>(1)</sup>                   | DBV (SOT-23) | DCK (SC70) | DRL (SOT) | YZP (DSBGA) | UNIT |
|----------------------|-------------------------------------------------|--------------|------------|-----------|-------------|------|
|                      |                                                 | 5 PINS       | 5 PINS     | 5 PINS    | 5 PINS      |      |
| $R_{\thetaJA}$       | Junction-to-ambient thermal resistance          | 247.2        | 277.6      | 294.3     | 144.4       | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance       | 154.5        | 179.5      | 129.9     | 1.3         | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance            | 86.8         | 75.9       | 143.4     | 39.9        | °C/W |
| ΨJT                  | Junction-to-top characterization parameter      | 58.0         | 49.7       | 14.3      | 0.5         | °C/W |
| ΨЈВ                  | Junction-to-board characterization<br>parameter | 86.4         | 75.1       | 144.0     | 39.7        | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

#### SN74LVC1G79

SCES220U - APRIL 1999-REVISED APRIL 2017

www.ti.com

TRUMENTS

XAS

#### 6.5 Electrical Characteristics

over recommended operating free-air temperature range (unless otherwise noted)

|                  |                                                                   |                 | T <sub>A</sub> = -40°C to +85°C | T <sub>A</sub> = -40°C to +125°C | LINUT |
|------------------|-------------------------------------------------------------------|-----------------|---------------------------------|----------------------------------|-------|
| PARAMETER        | TEST CONDITIONS                                                   | V <sub>cc</sub> | MIN TYP <sup>(1)</sup> MAX      | MIN TYP <sup>(1)</sup> MAX       | UNIT  |
|                  | I <sub>OH</sub> = -100 μA                                         | 1.65 V to 5.5 V | V <sub>CC</sub> – 0.1           | V <sub>CC</sub> - 0.1            |       |
|                  | $I_{OH} = -4 \text{ mA}$                                          | 1.65 V          | 1.2                             | 1.2                              |       |
| M                | $I_{OH} = -8 \text{ mA}$                                          | 2.3 V           | 1.9                             | 1.9                              | v     |
| V <sub>OH</sub>  | I <sub>OH</sub> = -16 mA                                          | 3 V             | 2.4                             | 2.4                              | v     |
|                  | $I_{OH} = -24 \text{ mA}$                                         | 3 V             | 2.3                             | 2.3                              |       |
|                  | I <sub>OH</sub> = -32 mA                                          | 4.5 V           | 3.8                             | 3.8                              |       |
|                  | I <sub>OL</sub> = 100 μA                                          | 1.65 V to 5.5 V | 0.1                             | 0.1                              |       |
|                  | I <sub>OL</sub> = 4 mA                                            | 1.65 V          | 0.45                            | 0.45                             |       |
| M                | I <sub>OL</sub> = 8 mA                                            | 2.3 V           | 0.3                             | 0.3                              | v     |
| V <sub>OL</sub>  | I <sub>OL</sub> = 16 mA                                           | 2.1/            | 0.4                             | 0.4                              |       |
|                  | I <sub>OL</sub> = 24 mA                                           | 3 V             | 0.55                            | 0.55                             |       |
|                  | I <sub>OL</sub> = 32 mA                                           | 4.5 V           | 0.55                            | 0.55                             |       |
| II All inputs    | V <sub>I</sub> = 5.5 V or GND                                     | 0 to 5.5 V      | ±10                             | ±5                               | μA    |
| l <sub>off</sub> | $V_1 \text{ or } V_0 = 5.5 \text{ V}$                             | 0               | ±10                             | ±10                              | μA    |
| I <sub>CC</sub>  | $V_{\rm I} = 5.5$ V or GND, $I_{\rm O} = 0$                       | 1.65 V to 5.5 V | 10                              | 10                               | μA    |
| Δl <sub>CC</sub> | One input at $V_{CC}$ – 0.6 V,<br>Other inputs at $V_{CC}$ or GND | 3 V to 5.5 V    | 500                             | 500                              | μA    |
| Ci               | $V_I = V_{CC}$ or GND                                             | 3.3 V           | 4                               | 4                                | pF    |

(1) All typical values are at V<sub>CC</sub> = 3.3 V,  $T_A$  = 25°C.

### 6.6 Timing Requirements: $T_A = -40^{\circ}C$ to $+85^{\circ}C$

over operating free-air temperature range (unless otherwise noted) (see Figure 3)

|                    |                                    |           |     |                                            | T <sub>A</sub> = -40°C to +85°C |            |                                  |     |                                    |     |                                  |  |      |
|--------------------|------------------------------------|-----------|-----|--------------------------------------------|---------------------------------|------------|----------------------------------|-----|------------------------------------|-----|----------------------------------|--|------|
| PARAMETER          |                                    | PARAMETER |     | ARAMETER V <sub>CC</sub> = 1.8<br>± 0.15 V |                                 | 1.8<br>5 V | V <sub>CC</sub> = 2.5<br>± 0.2 V |     | V <sub>CC</sub> = 3.3 V<br>± 0.3 V |     | V <sub>CC</sub> = 5 V<br>± 0.5 V |  | UNIT |
|                    |                                    |           | MIN | MAX                                        | MIN                             | MAX        | MIN                              | MAX | MIN                                | MAX |                                  |  |      |
| f <sub>clock</sub> | lock Clock frequency               |           |     | 160                                        |                                 | 160        |                                  | 160 |                                    | 160 | MHz                              |  |      |
| tw                 | Pulse duration, CLK high or low    |           | 2.5 |                                            | 2.5                             |            | 2.5                              |     | 2.5                                |     | ns                               |  |      |
|                    | Satur time before CLKA             | Data high | 2.2 |                                            | 1.4                             |            | 1.3                              |     | 1.2                                |     |                                  |  |      |
| t <sub>su</sub>    | Setup time before CLK <sup>↑</sup> | Data low  | 2.6 |                                            | 1.4                             |            | 1.3                              |     | 1.2                                |     | ns                               |  |      |
| t <sub>h</sub>     | Hold time, data after CLK↑         |           | 0.3 |                                            | 0.4                             |            | 1                                |     | 0.5                                |     | ns                               |  |      |

### 6.7 Timing Requirements: $T_A = -40^{\circ}C$ to $+125^{\circ}C$

over operating free-air temperature range (unless otherwise noted) (see Figure 3)

|                    |                                 |           |     | T <sub>A</sub> = -40°C to +125°C  |     |                                  |     |           |                                  |     |      |
|--------------------|---------------------------------|-----------|-----|-----------------------------------|-----|----------------------------------|-----|-----------|----------------------------------|-----|------|
| PARAMETER          |                                 | PARAMETER |     | V <sub>CC</sub> = 1.8<br>± 0.15 V |     | V <sub>CC</sub> = 2.5<br>± 0.2 V |     | .3 V<br>V | V <sub>CC</sub> = 5 V<br>± 0.5 V |     | UNIT |
|                    |                                 |           | MIN | MAX                               | MIN | MAX                              | MIN | MAX       | MIN                              | MAX |      |
| f <sub>clock</sub> | Clock frequency                 |           |     | 160                               |     | 160                              |     | 160       |                                  | 160 | MHz  |
| t <sub>w</sub>     | Pulse duration, CLK high or low |           | 2.5 |                                   | 2.5 |                                  | 2.5 |           | 2.5                              |     | ns   |
|                    | Satur time before CLKA          | Data high | 2.2 |                                   | 1.4 |                                  | 1.3 |           | 1.2                              |     |      |
| t <sub>su</sub>    | Setup time before CLK↑          | Data low  | 2.6 |                                   | 1.4 |                                  | 1.3 |           | 1.2                              |     | ns   |
| t <sub>h</sub>     | Hold time, data after CLK↑      |           | 0.3 |                                   | 0.4 |                                  | 1   |           | 0.5                              |     | ns   |



### 6.8 Switching Characteristics: $C_L = 15 \text{ pF}$ , $T_A = -40^{\circ}\text{C}$ to +85°C

<u>over recommended operating free-air temperature range</u>,  $C_L = 15 \text{ pF}$  (unless otherwise noted) (see Figure 3)

| PARAMETER FROM<br>(INPUT) |     | TO<br>(OUTPUT) | V <sub>CC</sub> = 1.8 V<br>± 0.15 V |     | V <sub>CC</sub> = 2.5 V<br>± 0.2 V |     | V <sub>CC</sub> = 3.3 V<br>± 0.3 V |     | V <sub>CC</sub> = 5 V<br>± 0.5 V |     | UNIT |
|---------------------------|-----|----------------|-------------------------------------|-----|------------------------------------|-----|------------------------------------|-----|----------------------------------|-----|------|
|                           |     |                | MIN                                 | MAX | MIN                                | MAX | MIN                                | MAX | MIN                              | MAX |      |
| f <sub>max</sub>          |     |                | 160                                 |     | 160                                |     | 160                                |     | 160                              |     | MHz  |
| t <sub>pd</sub>           | CLK | Q              | 2.5                                 | 9.1 | 1.2                                | 6   | 1                                  | 4   | 0.8                              | 3.8 | ns   |

### 6.9 Switching Characteristics: $C_L = 30$ or 50 pF, $T_A = -40^{\circ}C$ to $+85^{\circ}C$

over recommended operating free-air temperature range, C<sub>L</sub> = 30 pF or 50 pF (unless otherwise noted) (see Figure 4)

| PARAMETER FROM<br>(INPUT) |     | TO<br>(OUTPUT) | V <sub>CC</sub> = 1.8 V<br>± 0.15 V |     | V <sub>CC</sub> = 2.5 V<br>± 0.2 V |     | V <sub>CC</sub> = 3.3 V<br>± 0.3 V |     | V <sub>CC</sub> = 5 V<br>± 0.5 V |     | UNIT |
|---------------------------|-----|----------------|-------------------------------------|-----|------------------------------------|-----|------------------------------------|-----|----------------------------------|-----|------|
|                           |     |                | MIN                                 | MAX | MIN                                | MAX | MIN                                | MAX | MIN                              | MAX |      |
| f <sub>max</sub>          |     |                | 160                                 |     | 160                                |     | 160                                |     | 160                              |     | MHz  |
| t <sub>pd</sub>           | CLK | Q              | 3.9                                 | 9.9 | 2                                  | 7   | 1.7                                | 5   | 1                                | 4.5 | ns   |

### 6.10 Switching Characteristics: $C_L = 30 \text{ pF}$ or 50 pF, $T_A = -40^{\circ}\text{C}$ to $+125^{\circ}\text{C}$

over recommended operating free-air temperature range, C<sub>L</sub> = 30 pF or 50 pF (unless otherwise noted) (see Figure 4)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = 1.8 V<br>± 0.15 V |     | V <sub>CC</sub> = 2.5 V<br>± 0.2 V |     | V <sub>CC</sub> = 3.3 V<br>± 0.3 V |     | V <sub>CC</sub> = 5 V<br>± 0.5 V |     | UNIT |
|------------------|-----------------|----------------|-------------------------------------|-----|------------------------------------|-----|------------------------------------|-----|----------------------------------|-----|------|
|                  |                 |                | MIN                                 | MAX | MIN                                | MAX | MIN                                | MAX | MIN                              | MAX |      |
| f <sub>max</sub> |                 |                | 160                                 |     | 160                                |     | 160                                |     | 160                              |     | MHz  |
| t <sub>pd</sub>  | CLK             | Q              | 3.9                                 | 12  | 2                                  | 8.5 | 1.7                                | 6   | 1                                | 5   | ns   |

### 6.11 Operating Characteristics

 $T_A = 25^{\circ}C$ 

|                   | PARAMETER                     | TEST       | V <sub>CC</sub> = 1.8 V | V <sub>CC</sub> = 2.5 V | V <sub>CC</sub> = 3.3 V | $V_{CC} = 5 V$ | UNIT |  |
|-------------------|-------------------------------|------------|-------------------------|-------------------------|-------------------------|----------------|------|--|
|                   | FARAMETER                     | CONDITIONS | ТҮР                     | TYP                     | TYP                     | TYP            | UNIT |  |
| $\mathbf{C}_{pd}$ | Power dissipation capacitance | f = 10 MHz | 26                      | 26                      | 27                      | 30             | pF   |  |

#### SN74LVC1G79

SCES220U-APRIL 1999-REVISED APRIL 2017



www.ti.com

#### 6.12 Typical Characteristics

This plot shows the different  $I_{CC}$  values for various voltages on the data input (D). Voltage sweep on the input is from 0 V to 6.5 V.





#### Parameter Measurement Information 7



| TEST                               | S1    |
|------------------------------------|-------|
| $t_{_{PLH}}/t_{_{PHL}}$            | Open  |
| $t_{PLZ}/t_{PZL}$                  | VLOAD |
| t <sub>PHZ</sub> /t <sub>PZH</sub> | GND   |

| N                 | INPUTS          |         | N N                | N                   | •     | _            |        |
|-------------------|-----------------|---------|--------------------|---------------------|-------|--------------|--------|
| V <sub>cc</sub>   | V               | t,/t,   | V <sub>M</sub>     | $V_{load}$          | C     | R            | V      |
| 1.8 V ± 0.15 V    | V <sub>cc</sub> | ≤2 ns   | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub> | 15 pF | <b>1 Μ</b> Ω | 0.15 V |
| $2.5 V \pm 0.2 V$ | V <sub>cc</sub> | ≤2 ns   | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub> | 15 pF | <b>1 Μ</b> Ω | 0.15 V |
| $3.3 V \pm 0.3 V$ | 3 V             | ≤2.5 ns | 1.5 V              | 6 V                 | 15 pF | <b>1 Μ</b> Ω | 0.3 V  |
| $5~V~\pm~0.5~V$   | V <sub>cc</sub> | ≤2.5 ns | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub> | 15 pF | <b>1 Μ</b> Ω | 0.3 V  |









NOTES: A. C, includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control. C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz, Z<sub>o</sub> = 50  $\Omega$ .
- D. The outputs are measured one at a time, with one transition per measurement.
- E.  $t_{\mbox{\tiny PLZ}}$  and  $\dot{t}_{\mbox{\tiny PHZ}}$  are the same as  $t_{\mbox{\tiny dis}}$
- F.  $t_{\mbox{\tiny PZL}}$  and  $t_{\mbox{\tiny PZH}}$  are the same as  $t_{\mbox{\tiny en}}.$
- G.  $t_{Pl\,H}$  and  $t_{PHl}$  are the same as  $t_{rd}$ .
- H. All parameters and waveforms are not applicable to all devices.

#### Figure 3. Load Circuit and Voltage Waveforms



Parameter Measurement Information (continued)

NOTES: A.  $C_{L}$  includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
  C. All input pulses are supplied by generators having the following characteristics: PRR ≤ 10 MHz, Z<sub>0</sub> = 50 Ω.
- D. The outputs are measured one at a time, with one transition per measurement.
- E.  $t_{PLZ}$  and  $\dot{t}_{PHZ}$  are the same as  $t_{dis}$ .
- F.  $t_{PZL}$  and  $t_{PZH}$  are the same as  $t_{en}$ .
- G.  $t_{\mbox{\tiny PLH}}$  and  $t_{\mbox{\tiny PHL}}$  are the same as  $t_{\mbox{\tiny pd}}$
- H. All parameters and waveforms are not applicable to all devices.



**ISTRUMENTS** 

EXAS



### 8 Detailed Description

#### 8.1 Overview

The SN74LVC1G79 is a single positive-edge-triggered D-type flip-flop. Data at the input (D) is transferred to the output (Q) on the positive-going edge of the clock pulse when the setup time requirement is met. Because the clock triggering occurs at a voltage level, it is not directly related to the rise time of the clock pulse. This allows for data at the input to be changed without affecting the level at the output, following the hold-time interval.

### 8.2 Functional Block Diagram



Figure 5. Logic Diagram (Positive Logic)

#### 8.3 Feature Description

#### 8.3.1 Balanced High-Drive CMOS Push-Pull Outputs

A balanced output allows the device to sink and source similar currents. The high drive capability of this device creates fast edges into light loads so routing and load conditions should be considered to prevent ringing. Additionally, the outputs of this device are capable of driving larger currents than the device can sustain without being damaged. It is important for the power output of the device to be limited to avoid thermal runaway and damage due to over-current. The electrical and thermal limits defined the in the *Absolute Maximum Ratings* must be followed at all times.

#### 8.3.2 Standard CMOS Inputs

Standard CMOS inputs are high impedance and are typically modeled as a resistor in parallel with the input capacitance given in the *Electrical Characteristics*. The worst case resistance is calculated with the maximum input voltage, given in the *Recommended Operating Conditions*, and the maximum input leakage current, given in the *Electrical Characteristics*, using ohm's law ( $R = V \div I$ ).

Signals applied to the inputs need to have fast edge rates, as defined by  $\Delta t/\Delta v$  in *Recommended Operating Conditions* to avoid excessive currents and oscillations. If tolerance to a slow or noisy input signal is required, a device with a Schmitt-trigger input should be utilized to condition the input signal prior to the standard CMOS input.



#### Feature Description (continued)

#### 8.3.3 Clamp Diodes

The inputs and outputs to this device have negative clamping diodes.

#### CAUTION

Voltages beyond the values specified in the *Absolute Maximum Ratings* table can cause damage to the device. The input negative-voltage and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed.





#### 8.3.4 Partial Power Down (I<sub>off</sub>)

The inputs and outputs for this device enter a high impedance state when the supply voltage is 0 V. The maximum leakage into or out of any input or output pin on the device is specified by I<sub>off</sub> in the *Electrical Characteristics*.

#### 8.3.5 Over-Voltage Tolerant Inputs

Input signals to this device can be driven above the supply voltage so long as they remain below the maximum input voltage value specified in the *Absolute Maximum Ratings*.

#### 8.4 Device Functional Modes

Table 1 lists the functional modes of SN74LVC1G79.

| INPL | INPUTS |                |  |  |  |  |  |
|------|--------|----------------|--|--|--|--|--|
| CLK  | D      | Y              |  |  |  |  |  |
| ↑    | Н      | Н              |  |  |  |  |  |
| Ŷ    | L      | L              |  |  |  |  |  |
| L    | Х      | Q <sub>0</sub> |  |  |  |  |  |

#### Table 1. Function Table



### 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

A useful application for the SN74LVC1G79 is using it as a data latch with low-voltage data retention. This application implements the use of a microcontroller GPIO pin to act as a clock to set the output state and a second GPIO to provide the input data. If the SN74LVC1G79 is being powered from 1.8 V and there is concern that a power glitch could exist as low as 1.5 V, the device will retain the state of the Q output. An example of this data retention is shown in Figure 8 where the V<sub>CC</sub> drops to 1.5 V and the Q output maintains the HIGH output state when V<sub>CC</sub> returns to 1.8 V. If the V<sub>CC</sub> voltage drops below 1.5 V, data retention is not guaranteed.

#### 9.2 Typical Application



Copyright © 2017, Texas Instruments Incorporated

Figure 7. Low Voltage Data Retention With SN74LVC1G79

#### 9.2.1 Design Requirements

The SN74LVC1G79 device uses CMOS technology and has balanced output drive. Take care to avoid bus contention because it can drive currents that would exceed maximum limits.

#### 9.2.2 Detailed Design Procedure

- 1. Recommended input conditions:
  - For rise time and fall time specifications, see  $\Delta t/\Delta v$  in *Recommended Operating Conditions*.
  - For specified high and low levels, see V<sub>IH</sub> and V<sub>IL</sub> in *Recommended Operating Conditions*.
  - Input voltages are recommended to not go below 0 V and not exceed 5.5 V for any V<sub>CC</sub>. See *Recommended Operating Conditions*.
- 2. Recommended output conditions:
  - Load currents should not exceed ±50 mA. See Absolute Maximum Ratings.
  - Output voltages are recommended to not go below 0 V and not exceed the V<sub>CC</sub> voltage. See Recommended Operating Conditions.



### **Typical Application (continued)**

#### 9.2.3 Application Curve



Figure 8. Data Retention With V<sub>CC</sub> Glitch Down to 1.5 V

### **10** Power Supply Recommendations

The power supply can be any voltage between the minimum and maximum supply voltage rating listed in *Recommended Operating Conditions*. A 0.1- $\mu$ F bypass capacitor is recommended to be connected from the VCC terminal to GND to prevent power disturbance. To reject different frequencies of noise, use multiple bypass capacitors in parallel. Capacitors with values of 0.1  $\mu$ F and 1  $\mu$ F are commonly used in parallel. The bypass capacitor must be installed as close to the power terminal as possible for best results.

### 11 Layout

#### 11.1 Layout Guidelines

When a PCB trace turns a corner at a 90° angle, a reflection can occur. A reflection occurs primarily because of the change of width of the trace. At the apex of the turn, the trace width increases to 1.414 times the width. This increase upsets the transmission-line characteristics, especially the distributed capacitance and self–inductance of the trace which results in the reflection. Not all PCB traces can be straight and therefore some traces must turn corners. Figure 9 shows progressively better techniques of rounding corners. Only the last example (BEST) maintains constant trace width and minimizes reflections.

### 11.2 Layout Example





### **12 Device and Documentation Support**

#### **12.1** Documentation Support

#### 12.1.1 Related Documentation

For related documentation see the following:

- Implications of Slow or Floating CMOS Inputs, SCBA004
- Understanding and Interpreting Standard Logic Data Sheets, SZZA036
- Power-Up Behavior of Clocked Devices, SCHA005

### 12.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 12.3 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.4 Trademarks

NanoFree, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners.

#### 12.5 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 12.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

### 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser based versions of this data sheet, refer to the left hand navigation.



6-Feb-2020

### PACKAGING INFORMATION

| Orderable Device  | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2)            | Lead/Ball Finish<br>(6) | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5)     | Samples |
|-------------------|--------|--------------|--------------------|------|----------------|----------------------------|-------------------------|--------------------|--------------|-----------------------------|---------|
| SN74LVC1G79DBVR   | ACTIVE | SOT-23       | DBV                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | NIPDAU   SN             | Level-1-260C-UNLIM | -40 to 125   | (C795, C79F, C79J,<br>C79R) | Samples |
| SN74LVC1G79DBVT   | ACTIVE | SOT-23       | DBV                | 5    | 250            | Green (RoHS<br>& no Sb/Br) | NIPDAU   SN             | Level-1-260C-UNLIM | -40 to 125   | (C795, C79F, C79J,<br>C79R) | Samples |
| SN74LVC1G79DBVTG4 | ACTIVE | SOT-23       | DBV                | 5    | 250            | Green (RoHS<br>& no Sb/Br) | NIPDAU                  | Level-1-260C-UNLIM | -40 to 125   | C79F                        | Samples |
| SN74LVC1G79DCKR   | ACTIVE | SC70         | DCK                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | NIPDAU   SN             | Level-1-260C-UNLIM | -40 to 125   | (CR5, CRF, CRJ, CR<br>R)    | Samples |
| SN74LVC1G79DCKRE4 | ACTIVE | SC70         | DCK                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | NIPDAU                  | Level-1-260C-UNLIM | -40 to 125   | CR5                         | Samples |
| SN74LVC1G79DCKRG4 | ACTIVE | SC70         | DCK                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | NIPDAU                  | Level-1-260C-UNLIM | -40 to 125   | CR5                         | Samples |
| SN74LVC1G79DCKT   | ACTIVE | SC70         | DCK                | 5    | 250            | Green (RoHS<br>& no Sb/Br) | NIPDAU   SN             | Level-1-260C-UNLIM | -40 to 125   | (CR5, CRF, CRJ, CR<br>R)    | Samples |
| SN74LVC1G79DCKTG4 | ACTIVE | SC70         | DCK                | 5    | 250            | Green (RoHS<br>& no Sb/Br) | NIPDAU                  | Level-1-260C-UNLIM | -40 to 125   | CR5                         | Samples |
| SN74LVC1G79DRLR   | ACTIVE | SOT-5X3      | DRL                | 5    | 4000           | Green (RoHS<br>& no Sb/Br) | NIPDAU   NIPDAUAG       | Level-1-260C-UNLIM | -40 to 125   | (CR7, CRR)                  | Samples |
| SN74LVC1G79YZPR   | ACTIVE | DSBGA        | YZP                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | SNAGCU                  | Level-1-260C-UNLIM | -40 to 85    | (CR7, CRN)                  | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.



6-Feb-2020

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN74LVC1G79 :

- Automotive: SN74LVC1G79-Q1
- Enhanced Product: SN74LVC1G79-EP

NOTE: Qualified Version Definitions:

- Automotive Q100 devices qualified for high-reliability automotive applications targeting zero defects
- Enhanced Product Supports Defense, Aerospace and Medical Applications

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION





### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device            | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN74LVC1G79DBVR   | SOT-23          | DBV                | 5    | 3000 | 178.0                    | 9.2                      | 3.3        | 3.23       | 1.55       | 4.0        | 8.0       | Q3               |
| SN74LVC1G79DBVR   | SOT-23          | DBV                | 5    | 3000 | 178.0                    | 9.0                      | 3.3        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| SN74LVC1G79DBVR   | SOT-23          | DBV                | 5    | 3000 | 180.0                    | 8.4                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| SN74LVC1G79DBVR   | SOT-23          | DBV                | 5    | 3000 | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| SN74LVC1G79DBVT   | SOT-23          | DBV                | 5    | 250  | 178.0                    | 9.0                      | 3.3        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| SN74LVC1G79DBVT   | SOT-23          | DBV                | 5    | 250  | 178.0                    | 9.0                      | 3.3        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| SN74LVC1G79DBVT   | SOT-23          | DBV                | 5    | 250  | 180.0                    | 8.4                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| SN74LVC1G79DBVT   | SOT-23          | DBV                | 5    | 250  | 178.0                    | 9.2                      | 3.3        | 3.23       | 1.55       | 4.0        | 8.0       | Q3               |
| SN74LVC1G79DBVTG4 | SOT-23          | DBV                | 5    | 250  | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| SN74LVC1G79DCKR   | SC70            | DCK                | 5    | 3000 | 178.0                    | 9.0                      | 2.4        | 2.5        | 1.2        | 4.0        | 8.0       | Q3               |
| SN74LVC1G79DCKR   | SC70            | DCK                | 5    | 3000 | 178.0                    | 9.2                      | 2.4        | 2.4        | 1.22       | 4.0        | 8.0       | Q3               |
| SN74LVC1G79DCKR   | SC70            | DCK                | 5    | 3000 | 178.0                    | 9.0                      | 2.4        | 2.5        | 1.2        | 4.0        | 8.0       | Q3               |
| SN74LVC1G79DCKR   | SC70            | DCK                | 5    | 3000 | 180.0                    | 8.4                      | 2.47       | 2.3        | 1.25       | 4.0        | 8.0       | Q3               |
| SN74LVC1G79DCKRG4 | SC70            | DCK                | 5    | 3000 | 178.0                    | 9.2                      | 2.4        | 2.4        | 1.22       | 4.0        | 8.0       | Q3               |
| SN74LVC1G79DCKT   | SC70            | DCK                | 5    | 250  | 178.0                    | 9.0                      | 2.4        | 2.5        | 1.2        | 4.0        | 8.0       | Q3               |
| SN74LVC1G79DCKT   | SC70            | DCK                | 5    | 250  | 178.0                    | 9.0                      | 2.4        | 2.5        | 1.2        | 4.0        | 8.0       | Q3               |
| SN74LVC1G79DCKT   | SC70            | DCK                | 5    | 250  | 178.0                    | 9.2                      | 2.4        | 2.4        | 1.22       | 4.0        | 8.0       | Q3               |
| SN74LVC1G79DCKTG4 | SC70            | DCK                | 5    | 250  | 178.0                    | 9.2                      | 2.4        | 2.4        | 1.22       | 4.0        | 8.0       | Q3               |

# PACKAGE MATERIALS INFORMATION



www.ti.com

18-Jan-2020

| Device          | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN74LVC1G79DRLR | SOT-5X3         | DRL                | 5 | 4000 | 180.0                    | 9.5                      | 1.78       | 1.78       | 0.69       | 4.0        | 8.0       | Q3               |
| SN74LVC1G79DRLR | SOT-5X3         | DRL                | 5 | 4000 | 180.0                    | 8.4                      | 1.98       | 1.78       | 0.69       | 4.0        | 8.0       | Q3               |
| SN74LVC1G79YZPR | DSBGA           | YZP                | 5 | 3000 | 178.0                    | 9.2                      | 1.02       | 1.52       | 0.63       | 4.0        | 8.0       | Q1               |





\*All dimensions are nominal

| Device            | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74LVC1G79DBVR   | SOT-23       | DBV             | 5    | 3000 | 180.0       | 180.0      | 18.0        |
| SN74LVC1G79DBVR   | SOT-23       | DBV             | 5    | 3000 | 180.0       | 180.0      | 18.0        |
| SN74LVC1G79DBVR   | SOT-23       | DBV             | 5    | 3000 | 202.0       | 201.0      | 28.0        |
| SN74LVC1G79DBVR   | SOT-23       | DBV             | 5    | 3000 | 180.0       | 180.0      | 18.0        |
| SN74LVC1G79DBVT   | SOT-23       | DBV             | 5    | 250  | 180.0       | 180.0      | 18.0        |
| SN74LVC1G79DBVT   | SOT-23       | DBV             | 5    | 250  | 180.0       | 180.0      | 18.0        |
| SN74LVC1G79DBVT   | SOT-23       | DBV             | 5    | 250  | 202.0       | 201.0      | 28.0        |
| SN74LVC1G79DBVT   | SOT-23       | DBV             | 5    | 250  | 180.0       | 180.0      | 18.0        |
| SN74LVC1G79DBVTG4 | SOT-23       | DBV             | 5    | 250  | 180.0       | 180.0      | 18.0        |
| SN74LVC1G79DCKR   | SC70         | DCK             | 5    | 3000 | 180.0       | 180.0      | 18.0        |
| SN74LVC1G79DCKR   | SC70         | DCK             | 5    | 3000 | 180.0       | 180.0      | 18.0        |
| SN74LVC1G79DCKR   | SC70         | DCK             | 5    | 3000 | 180.0       | 180.0      | 18.0        |
| SN74LVC1G79DCKR   | SC70         | DCK             | 5    | 3000 | 202.0       | 201.0      | 28.0        |
| SN74LVC1G79DCKRG4 | SC70         | DCK             | 5    | 3000 | 180.0       | 180.0      | 18.0        |

# PACKAGE MATERIALS INFORMATION



www.ti.com

18-Jan-2020

| Device            | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74LVC1G79DCKT   | SC70         | DCK             | 5    | 250  | 180.0       | 180.0      | 18.0        |
| SN74LVC1G79DCKT   | SC70         | DCK             | 5    | 250  | 180.0       | 180.0      | 18.0        |
| SN74LVC1G79DCKT   | SC70         | DCK             | 5    | 250  | 180.0       | 180.0      | 18.0        |
| SN74LVC1G79DCKTG4 | SC70         | DCK             | 5    | 250  | 180.0       | 180.0      | 18.0        |
| SN74LVC1G79DRLR   | SOT-5X3      | DRL             | 5    | 4000 | 184.0       | 184.0      | 19.0        |
| SN74LVC1G79DRLR   | SOT-5X3      | DRL             | 5    | 4000 | 202.0       | 201.0      | 28.0        |
| SN74LVC1G79YZPR   | DSBGA        | YZP             | 5    | 3000 | 220.0       | 220.0      | 35.0        |

DCK (R-PDSO-G5)

PLASTIC SMALL-OUTLINE PACKAGE



- NOTES: A. All linear dimensions are in millimeters.
  - B. This drawing is subject to change without notice.
  - C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
  - D. Falls within JEDEC MO-203 variation AA.



## LAND PATTERN DATA



NOTES:

- A. All linear dimensions are in millimeters.B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.



# **DBV0005A**



# **PACKAGE OUTLINE**

## SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Refernce JEDEC MO-178.

- 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.



# DBV0005A

# **EXAMPLE BOARD LAYOUT**

## SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

5. Publication IPC-7351 may have alternate designs.

6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# DBV0005A

# **EXAMPLE STENCIL DESIGN**

## SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

8. Board assembly site may have different recommendations for stencil design.



# YZP0005



# **PACKAGE OUTLINE**

## DSBGA - 0.5 mm max height

DIE SIZE BALL GRID ARRAY



- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.



# YZP0005

# **EXAMPLE BOARD LAYOUT**

## DSBGA - 0.5 mm max height

DIE SIZE BALL GRID ARRAY



NOTES: (continued)

3. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. For more information, see Texas Instruments literature number SNVA009 (www.ti.com/lit/snva009).



# YZP0005

# **EXAMPLE STENCIL DESIGN**

## DSBGA - 0.5 mm max height

DIE SIZE BALL GRID ARRAY



NOTES: (continued)

4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release.



DRL (R-PDSO-N5)

PLASTIC SMALL OUTLINE



NOTES:

All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. Α. B. This drawing is subject to change without notice.

🖄 Body dimensions do not include mold flash, interlead flash, protrusions, or gate burrs. Mold flash, interlead flash, protrusions, or gate burrs shall not exceed 0,15 per end or side.





DRL (R-PDSO-N5)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.
- E. Maximum stencil thickness 0,127 mm (5 mils). All linear dimensions are in millimeters.
- F. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- G. Side aperture dimensions over-print land for acceptable area ratio > 0.66. Customer may reduce side aperture dimensions if stencil manufacturing process allows for sufficient release at smaller opening.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated