



SLOS584-APRIL 2009

2.8-W/Ch Stereo Class-D Audio Amplifier with SmartGain<sup>™</sup> Dynamic Range Compression and AGC

## FEATURES

www.ti.com

- Filter-Free Class-D Architecture
  - 3 SmartGain<sup>™</sup> functions
  - AGC DRC Function
  - AGC Limiter Function
  - AGC Noise Gate Function
- 1.7 W/Ch Into 8 Ω at 5 V (10% THD+N)
- 750 mW/Ch Into 8 Ω at 3.6 V (10% THD+N)
- 2.8 W/Ch Into 4 Ω at 5 V (10% THD+N)
- 1.5 W/Ch Into 4 Ω at 3.6 V (10% THD+N)
- Power Supply Range: 2.5 V to 5.5 V
- Low Supply Current: 3.5 mA
- Low Shutdown Current: 0.2 μA
- High PSRR: 75 dB at 217 Hz
- Fast Start-up Time: 5 ms
- Short-Circuit and Thermal Protection
- Space-Saving Package
  - 4 mm × 4 mm QFN (RTJ)

## **APPLICATIONS**

- Wireless or Cellular Handsets and PDAs
- Portable Navigation Devices
- Portable DVD Player
- Notebook PCs
- Portable Radio
- Portable Games
- Educational Toys
- USB Speakers

## DESCRIPTION

The TPA2017D2 (sometimes referred to as TPA2017) is a stereo, filter-free Class-D audio power amplifier with SmartGain<sup>TM</sup> dynamic range compression (DRC), automatic gain control (AGC), and noise gate. It is available in a 4 mm x 4mm QFN package.

SmartGain<sup>™</sup> functions configured are to automatically prevent distortion of the audio signal and enhance quiet passages that are normally not heard. SmartGain<sup>TM</sup> is a combined AGC DRC and Limiter that protects the speaker from damage at high power levels and compress the dynamic range of voice or music to fit within the dynamic range of the speaker. SmartGain<sup>™</sup> DRC, limiter, and noise gate functions can be enabled or disabled. The TPA2017D2 (TPA2017) is capable of driving 1.7 W/Ch at 4 V or 750mW/Ch at 3.6 V into 8 Ω load or 2.8 W/Ch at 5 V or 1.5 W/Ch at 3.6 V into 4  $\Omega.$  The device features an enable pin and also provides thermal and short circuit protection.

In addition to these features, a fast start-up time and small package size make the TPA2017D2 (TPA2017) an ideal choice for Notebook PCs, PDAs and other portable applications.

## SIMPLIFIED APPLICATION DIAGRAM





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

## **TPA2017D2**



www.ti.com

#### SLOS584-APRIL 2009



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.



FUNCTIONAL BLOCK DIAGRAM

SLOS584-APRIL 2009



www.ti.com

### **TERMINAL FUNCTIONS**

| TERI  | MINAL  | I/O/P | DESCRIPTION                                                     |
|-------|--------|-------|-----------------------------------------------------------------|
| NAME  | QFN    | _     |                                                                 |
| INR+  | 15     | I     | Right channel positive audio input                              |
| INR-  | 14     | I     | Right channel negative audio input                              |
| INL+  | 1      | I     | Left channel positive audio input                               |
| INL-  | 2      | I     | Left channel negative audio input                               |
| EN    | 18     | I     | Enable terminal (active high)                                   |
| AGC2  | 19     | I     | AGC select function pin 2                                       |
| AGC1  | 17     | I     | AGC select function pin 1                                       |
| OUTR+ | 10     | 0     | Right channel positive differential output                      |
| OUTR- | 9      | 0     | Right channel negative differential output                      |
| OUTL+ | 6      | 0     | Left channel positive differential output                       |
| OUTL- | 7      | 0     | Left channel negative differential output                       |
| AVDD  | 13     | Р     | Analog supply (must be the same as PVDDR and PVDDL)             |
| AGND  | 3      | Р     | Analog ground (all GND pins need to be connected)               |
| PVDDR | 11, 12 | Р     | Right channel power supply (must be the same as AVDD and PVDDL) |
| PGND  | 8      | Р     | Power ground (all GND pins need to be connected)                |
| PVDDL | 4, 5   | Р     | Left channel power supply (must be the same as AVDD and PVDDR)  |

## ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted).

|                   |                                    |                            | VALUE / UNIT                     |
|-------------------|------------------------------------|----------------------------|----------------------------------|
| $V_{DD}$          | Supply voltage                     | AVDD, PVDDR, PVDDL         | –0.3 V to 6 V                    |
|                   | Innut voltogo                      | INR+, INR-, INL+, INL-     | –0.3 V to V <sub>DD</sub> +0.3 V |
|                   | Input voltage                      | EN, AGC1, AGC2             | –0.3 V to 6 V                    |
|                   | Continuous total power dissipation | ation                      | See Dissipation Ratings Table    |
| T <sub>A</sub>    | Operating free-air temperature     | –40°C to 85°C              |                                  |
| TJ                | Operating junction temperatur      | e range                    | -40°C to 150°C                   |
| T <sub>stg</sub>  | Storage temperature range          |                            | –65°C to 150°C                   |
| ESD               | Electro-Static Discharge           | Human Body Model (HBM)     | 2 KV                             |
| E9D               | Tolerance, all pins                | Charged Device Model (CDM) | 500 V                            |
| R <sub>LOAD</sub> | Minimum load resistance            |                            | 3.6 Ω                            |

(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## **DISSIPATION RATINGS TABLE<sup>(1)</sup>**

| PACKAGE    | T <sub>A</sub> ≤ 25°C | DERATING FACTOR | T <sub>A</sub> = 70°C | T <sub>A</sub> = 85°C |  |
|------------|-----------------------|-----------------|-----------------------|-----------------------|--|
| 20-pin QFN | 5.2 W                 | 41.6 mW/°C      | 3.12 W                | 2.7 W                 |  |

(1) Dissipations ratings are for a 2-side, 2-plane PCB.

# TPA2017D2

SLOS584-APRIL 2009

TEXAS INSTRUMENTS

www.ti.com

## AVAILABLE OPTIONS<sup>(1)</sup>

| T <sub>A</sub> | PACKAGED DEVICES <sup>(2)</sup>                                                                         | PART NUMBER   | SYMBOL |
|----------------|---------------------------------------------------------------------------------------------------------|---------------|--------|
| –40°C to 85°C  | $20 \operatorname{pin} 4 \operatorname{pm} + 4 \operatorname{pm} \operatorname{OEN}(\operatorname{PT})$ | TPA2017D2RTJR | _      |
| -40 C 10 85 C  | 20-pin, 4 mm × 4 mm QFN (RTJ)                                                                           | TPA2017D2RTJT | _      |

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI Web site at www.ti.com

(2) The RTJ packages are only available taped and reeled. The suffix R indicates a reel of 3000; the suffix T indicates a reel of 250.

## **RECOMMENDED OPERATING CONDITIONS**

|                 |                              |                    | MIN | MAX | UNIT |
|-----------------|------------------------------|--------------------|-----|-----|------|
| $V_{DD}$        | Supply voltage               | AVDD, PVDDR, PVDDL | 2.5 | 5.5 | V    |
| $V_{\text{IH}}$ | High-level input voltage     | EN, AGC1, AGC2     | 1.3 |     | V    |
| $V_{\text{IL}}$ | Low-level input voltage      | EN, AGC1, AGC2     |     | 0.6 | V    |
| T <sub>A</sub>  | Operating free-air temperatu | re                 | -40 | 85  | °C   |

## ELECTRICAL CHARACTERISTICS

at  $T_A = 25^{\circ}C$ ,  $V_{DD} = 3.6$  V, EN = 1.3 V, and  $R_L = 8 \Omega + 33 \mu H$  (unless otherwise noted).

|                    | PARAMETER                                                                                                                                                                                                                                          | TEST CONDITIONS                                                                                             | MIN   | TYP | MAX                                                                     | UNIT |
|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|-------|-----|-------------------------------------------------------------------------|------|
| $V_{DD}$           | Supply voltage range                                                                                                                                                                                                                               |                                                                                                             | 2.5   | 3.6 | 5.5                                                                     | V    |
|                    |                                                                                                                                                                                                                                                    | $EN = 0.35 V, V_{DD} = 2.5 V$                                                                               |       | 0.1 | 1                                                                       |      |
| I <sub>SD</sub>    | Shutdown quiescent current                                                                                                                                                                                                                         | $EN = 0.35 V, V_{DD} = 3.6 V$                                                                               |       | 0.2 | 1                                                                       | μA   |
|                    |                                                                                                                                                                                                                                                    | $EN = 0.35 \text{ V}, \text{ V}_{DD} = 5.5 \text{ V}$                                                       |       | 0.3 | 5.5<br>1<br>1<br>1<br>4.9<br>5.1<br>5.5<br>325<br>1<br>2.3<br>1<br>0.75 |      |
|                    |                                                                                                                                                                                                                                                    | V <sub>DD</sub> = 2.5 V                                                                                     |       | 3.5 | 4.9                                                                     |      |
| I <sub>DD</sub>    | Shutdown quiescent current         Supply current         Class D Switching Frequency         High-level input current         Low-level input current         Start-up time         Power on reset ON threshold         Power on reset hysteresis | V <sub>DD</sub> = 3.6 V                                                                                     |       | 3.7 | 5.1                                                                     | mA   |
|                    |                                                                                                                                                                                                                                                    | V <sub>DD</sub> = 5.5 V                                                                                     |       | 4.5 | 5.5<br>1<br>1<br>1<br>4.9<br>5.1<br>5.5<br>325<br>1<br>2.3<br>10        |      |
| f <sub>SW</sub>    | Class D Switching Frequency                                                                                                                                                                                                                        |                                                                                                             | 275   | 300 | 325                                                                     | kHz  |
| I <sub>IH</sub>    | High-level input current                                                                                                                                                                                                                           | V <sub>DD</sub> = 5.5 V, EN = 5.8 V                                                                         |       |     | 1                                                                       | μA   |
| IIL                | Low-level input current                                                                                                                                                                                                                            | V <sub>DD</sub> = 5.5 V, EN = -0.3 V                                                                        | -1    |     |                                                                         | μA   |
| t <sub>START</sub> | Start-up time                                                                                                                                                                                                                                      | $2.5 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}$ no pop, $\text{C}_{\text{IN}} \le 1 \mu\text{F}$ |       | 5   |                                                                         | ms   |
| POR                | Power on reset ON threshold                                                                                                                                                                                                                        |                                                                                                             |       | 2   | 2.3                                                                     | V    |
| PUR                | Power on reset hysteresis                                                                                                                                                                                                                          |                                                                                                             |       | 0.2 |                                                                         | V    |
| CMRR               | Input common mode rejection                                                                                                                                                                                                                        | $R_{L}$ = 8 $\Omega,$ $V_{icm}$ = 0.5 V and $V_{icm}$ = $V_{DD}$ – 0.8 V, differential inputs shorted       |       | -70 |                                                                         | dB   |
| V <sub>oo</sub>    | Output offset voltage                                                                                                                                                                                                                              | $V_{DD}$ = 3.6 V, $A_V$ = 6 dB, $R_L$ = 8 $\Omega$ , inputs ac grounded                                     | -10   | 0   | 10                                                                      | mV   |
| ZO                 | Output Impedance in shutdown mode                                                                                                                                                                                                                  | EN = 0.35 V                                                                                                 |       | 2   |                                                                         | kΩ   |
|                    | Gain accuracy                                                                                                                                                                                                                                      | Compression and limiter disabled, Gain = 0 to 30 dB                                                         | -0.75 |     | 0.75                                                                    | dB   |
| PSRR               | Power supply rejection ratio                                                                                                                                                                                                                       | V <sub>DD</sub> = 2.5 V to 4.7 V                                                                            |       | -80 |                                                                         | dB   |

ÈXAS

**NSTRUMENTS** 

SLOS584-APRIL 2009

## **OPERATING CHARACTERISTICS**

at  $T_A = 25^{\circ}$ C,  $V_{DD} = 3.6$ V, EN = 1.3 V,  $R_L = 8 \Omega + 33 \mu$ H, and  $A_V = 6 d$ B (unless otherwise noted).

| PARAM               | ETER                                | TEST CONDITIONS                                                               | MIN TYP | MAX                                                                                        | UNIT |
|---------------------|-------------------------------------|-------------------------------------------------------------------------------|---------|--------------------------------------------------------------------------------------------|------|
| k <sub>SVR</sub>    | power-supply ripple rejection ratio | $V_{DD}$ = 3.6 Vdc with ac of 200 mV <sub>PP</sub> at 217 Hz                  | -68     |                                                                                            | dB   |
|                     |                                     | f <sub>aud_in</sub> = 1 kHz; P <sub>O</sub> = 550 mW; V <sub>DD</sub> = 3.6 V | 0.1%    |                                                                                            |      |
|                     | Total harmonic distortion , noise   | $f_{aud\_in} = 1 \text{ kHz}; P_O = 1 \text{ W}; V_{DD} = 5 \text{ V}$        |         |                                                                                            |      |
|                     | Total harmonic distortion + noise   | $f_{aud\_in} = 1 \text{ kHz}; P_0 = 630 \text{ mW}; V_{DD} = 3.6 \text{ V}$   | 1%      | 68<br>0.1%<br>0.1%<br>1%<br>1%<br>44<br>333<br>20 20000<br>2.8<br>1.5<br>1.4<br>630<br>90% |      |
|                     |                                     | $f_{aud\_in} = 1 \text{ kHz}; P_O = 1.4 \text{ W}; V_{DD} = 5 \text{ V}$      | 1%      |                                                                                            |      |
| Nr                  | Output integrated noise             | Av = 6 dB                                                                     | 44      |                                                                                            | μV   |
|                     |                                     | Av = 6 dB floor, A-weighted                                                   | 33      |                                                                                            | μV   |
| f                   | Frequency response                  | Av = 6 dB                                                                     | 20      | 20000                                                                                      | Hz   |
|                     |                                     | THD+N = 10%, $V_{DD}$ = 5 V, $R_L$ = 4 $\Omega$                               | 2.8     |                                                                                            | W    |
| P                   | Maximum autout naviar               | THD+N = 10%, $V_{DD}$ = 3.6 V, $R_L$ = 4 $\Omega$                             | 1.5     |                                                                                            | W    |
| P <sub>O(max)</sub> | Maximum output power                | THD+N = 10%, $V_{DD}$ = 5 V, $R_L$ = 8 $\Omega$                               | 1.4     | 68<br>0.1%<br>0.1%<br>1%<br>1%<br>44<br>33<br>20 20000<br>2.8<br>1.5<br>1.4<br>630<br>90%  | W    |
|                     |                                     | THD+N = 10% , $V_{DD}$ = 3.6 V, $R_L$ = 8 $\Omega$                            | 630     |                                                                                            | mW   |
|                     | <b>Efficiency</b>                   | THD+N = 1%, $V_{DD}$ = 3.6 V, $R_{L}$ = 8 $\Omega$ , $P_{O}$ = 0.63 W         | 90%     |                                                                                            |      |
| η                   | Efficiency                          | THD+N = 1%, $V_{DD}$ = 5 V, $R_{L}$ = 8 $\Omega$ , $P_{O}$ = 1.4 W            | 90%     |                                                                                            |      |

#### **TEST SET-UP FOR GRAPHS**



- (1) All measurements were taken with a  $1-\mu F C_I$  (unless otherwise noted.)
- (2) A  $33-\mu$ H inductor was placed in series with the load resistor to emulate a small speaker for efficiency measurements.
- (3) The 30-kHz low-pass filter is required, even if the analyzer has an internal low-pass filter. An RC low-pass filter (1 k $\Omega$  4.7 nF) is used on each output for the data sheet graphs.



### SLOS584-APRIL 2009

## TYPICAL CHARACTERISTICS

with  $C_{(DECOUPLE)} = 1 \ \mu F$ ,  $C_I = 1 \ \mu F$ , AGC1 = AGC2 = 0 V. All THD + N graphs are taken with outputs out of phase (unless otherwise noted). All data is taken on left channel.

## **Table of Graphs**

|                                            |                                                          | FIGURE    |
|--------------------------------------------|----------------------------------------------------------|-----------|
| Quiescent supply current                   | vs Supply voltage                                        | Figure 1  |
| Output Level                               | vs Input Level                                           | Figure 2  |
| Output power                               | vs Supply voltage                                        | Figure 3  |
| Total harmonic distortion + noise at 2.5 V | vs Frequency                                             | Figure 4  |
| Total harmonic distortion + noise at 3.6 V | vs Frequency                                             | Figure 5  |
| Total harmonic distortion + noise at 5 V   | vs Frequency                                             | Figure 6  |
| Total harmonic distortion + noise          | vs Output power at 8 $\Omega$                            | Figure 7  |
| Total harmonic distortion + noise          | vs Output power at 4 $\Omega$                            | Figure 8  |
| Efficiency                                 | vs Output power (per channel) at 8 $\boldsymbol{\Omega}$ | Figure 9  |
| Efficiency                                 | vs Output power (per channel) at 4 $\Omega$              | Figure 10 |
| Total power dissipation                    | vs Total output power at 8 $\Omega$                      | Figure 11 |
| Total power dissipation                    | vs Total output power at 4 $\Omega$                      | Figure 12 |
| Total supply current                       | vs Total output power at 8 $\Omega$                      | Figure 13 |
| Total supply current                       | vs Total output power at 4 $\Omega$                      | Figure 14 |
| Supply ripple rejection ratio              | vs Frequency                                             | Figure 15 |
| Crosstalk                                  | vs Frequency                                             | Figure 16 |
| Shutdown time                              |                                                          | Figure 17 |
| Startup time                               |                                                          | Figure 18 |





## **TPA2017D2**



www.ti.com

SLOS584-APRIL 2009















Figure 4.

TOTAL HARMONIC DISTORTION + NOISE vs FREQUENCY













PSRR – Power Supply Rejection Ratio – dB





Figure 15.

Figure 17. Shutdown Time



Figure 16.



SLOS584-APRIL 2009



www.ti.com

## **APPLICATION INFORMATION**

## **AUTOMATIC GAIN CONTROL**

The Automatic Gain Control (AGC) feature provides continuous automatic gain adjustment to the amplifier through an internal PGA. This feature enhances the perceived audio loudness and at the same time prevents speaker damage from occurring (Limiter function).

The AGC works by detecting the audio input envelope. The gain changes depending on the amplitude, the limiter level, the compression ratio, and the attack and release time. The gain changes constantly as the audio signal increases and/or decreases to create the compression effect. The gain step size for the AGC is 0.5 dB. If the audio signal has near-constant amplitude, the gain does not change. Figure 19 shows how the AGC works.



- A. Gain decreases with no delay; attack time is reset. Release time and hold time are reset.
- B. Signal amplitude above limiter level, but gain cannot change because attack time is not over.
- C. Attack time ends; gain is allowed to decrease from this point forward by one step. Gain decreases because the amplitude remains above limiter threshold. All times are reset
- D. Gain increases after release time finishes and signal amplitude remains below desired level. All times are reset after the gain increase.
- E. Gain increases after release time is finished again because signal amplitude remains below desired level. All times are reset after the gain increase.

#### Figure 19. Input and Output Audio Signal vs Time



SLOS584-APRIL 2009

Since the number of gain steps is limited the compression region is limited as well. The following figure shows how the gain changes vs. the input signal amplitude in the compression region.





Figure 20. Input Signal Voltage vs Gain

Thus the AGC performs a mapping of the input signal vs. the output signal amplitude.

Pins AGC1 and AGC 2 are used to enable/disable the limiter, compression, and noise gate function. Table 1 shows each function.

#### Table 1. FUNCTION DEFINITION FOR AGC1 AND AGC2

| AGC1 | AGC2 | Function                                                    |
|------|------|-------------------------------------------------------------|
| 0    | 0    | AGC Function disabled                                       |
| 0    | 1    | AGC Limiter Function enabled                                |
| 1    | 0    | AGC, Limiter, and Compression Functions enabled             |
| 1    | 1    | AGC, Limiter, Compression, and Noise Gate Functions enabled |

The default values for the TPA2017D2 AGC function are given in Table 2. The default values can be changed at the factory during production. Refer to the TI representative for assistance with different default value requests.

| Attack Time          | 6.4 ms / step |
|----------------------|---------------|
| Release Time         | 1.81 sec/step |
| Fixed Gain           | 6 dB          |
| NoiseGate Threshold  | 20 mV         |
| Output Limiter Level | 9 dBV         |
| Max Gain             | 30 dB         |
| Compression Ratio    | 2:1           |

#### **Table 2. AGC DEFAULT VALUES**

#### SLOS584-APRIL 2009

## DECOUPLING CAPACITOR (C<sub>s</sub>)

The TPA2017D2 is a high-performance Class-D audio amplifier that requires adequate power supply decoupling to ensure the efficiency is high and total harmonic distortion (THD) is low. For higher frequency transients, spikes, or digital hash on the line, a good low equivalent-series-resistance (ESR) 1-µF ceramic capacitor (typically) placed as close as possible to the device PVDD (L, R) lead works best. Placing this decoupling capacitor close to the TPA2017D2 is important for the efficiency of the Class-D amplifier, because any resistance or inductance in the trace between the device and the capacitor can cause a loss in efficiency. For filtering lower-frequency noise signals, a 4.7 µF or greater capacitor placed near the audio power amplifier would also help, but it is not required in most applications because of the high PSRR of this device.

## **INPUT CAPACITORS (C<sub>1</sub>)**

The input capacitors and input resistors form a high-pass filter with the corner frequency, f<sub>C</sub>, determined in Equation 1.

$$f_{\rm C} = \frac{1}{(2\pi \times R_{\rm I} \times C_{\rm I})}$$
(1)

The value of the input capacitor is important to consider as it directly affects the bass (low frequency) performance of the circuit. Speakers in wireless phones cannot usually respond well to low frequencies, so the corner frequency can be set to block low frequencies in this application. Not using input capacitors can increase output offset. Equation 2 is used to solve for the input coupling capacitance. If the corner frequency is within the audio band, the capacitors should have a tolerance of ±10% or better, because any mismatch in capacitance causes an impedance mismatch at the corner frequency and below.

$$C_{I} = \frac{1}{(2\pi \times R_{I} \times f_{C})}$$
<sup>(2)</sup>

## COMPONENT LOCATION

Place all the external components very close to the TPA2017D2. Placing the decoupling capacitor, C<sub>S</sub>, close to the TPA2017D2 is important for the efficiency of the Class-D amplifier. Any resistance or inductance in the trace between the device and the capacitor can cause a loss in efficiency.

## **EFFICIENCY AND THERMAL INFORMATION**

The maximum ambient temperature depends on the heat-sinking ability of the PCB system. The derating factor for the packages are shown in the dissipation rating table. Converting this to  $\theta_{JA}$  for the WCSP package:

$$\theta_{JA} = \frac{1}{\text{Derating Factor}} = \frac{1}{0.01} = 100^{\circ}\text{C/W}$$

Given  $\theta_{JA}$  of 100°C/W, the maximum allowable junction temperature of 150°C, and the maximum internal dissipation of 0.4 W (0.2 W per channel) for 1.5 W per channel, 8- $\Omega$  load, 5-V supply, from Figure 9, the maximum ambient temperature can be calculated with the following equation.

$$T_AMax = T_JMax - \theta_{JA}P_{DMAX} = 150 - 100 (0.4) = 110^{\circ}C$$

Equation 4 shows that the calculated maximum ambient temperature is 110°C at maximum power dissipation with a 5-V supply and 8- $\Omega$  a load. The TPA2017D2 is designed with thermal protection that turns the device off when the junction temperature surpasses 150°C to prevent damage to the IC. Also, using speakers more resistive than 8- $\Omega$  dramatically increases the thermal performance by reducing the output current and increasing the efficiency of the amplifier.

## **OPERATION WITH DACS AND CODECS**

In using Class-D amplifiers with CODECs and DACs, sometimes there is an increase in the output noise floor from the audio amplifier. This occurs when mixing of the output frequencies of the CODEC/DAC mix with the switching frequencies of the audio amplifier input stage. The noise increase can be solved by placing a low-pass filter between the CODEC/DAC and audio amplifier. This filters off the high frequencies that cause the problem and allow proper performance. See the functional block diagram.

**TEXAS** 

(3)

(4)



## FILTER FREE OPERATION AND FERRITE BEAD FILTERS

A ferrite bead filter can often be used if the design is failing radiated emissions without an LC filter and the frequency sensitive circuit is greater than 1 MHz. This filter functions well for circuits that just have to pass FCC and CE only test radiated emissions greater than 30 MHz. When choosing a ferrite bead, choose one with high impedance at high frequencies, and low impedance at low frequencies. In addition, select a ferrite bead with adequate current rating to prevent distortion of the output signal.

Use an LC output filter if there are low frequency (< 1 MHz) EMI sensitive circuits and/or there are long leads from amplifier to speaker. Figure 21 shows typical ferrite bead and LC output filters.



Figure 21. Typical Ferrite Bead Filter (Chip bead example: TDK: MPZ1608S221A)



6-Feb-2020

## PACKAGING INFORMATION

| Orderable E | Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2)            | Lead/Ball Finish<br>(6) | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|-------------|--------|---------------|--------------|--------------------|------|----------------|----------------------------|-------------------------|---------------------|--------------|-------------------------|---------|
| TPA2017D2   | 2RTJR  | ACTIVE        | QFN          | RTJ                | 20   | 3000           | Green (RoHS<br>& no Sb/Br) | NIPDAU                  | Level-2-260C-1 YEAR | -40 to 85    | TPA<br>2017D2           | Samples |
| TPA2017D2   | 2RTJT  | ACTIVE        | QFN          | RTJ                | 20   | 250            | Green (RoHS<br>& no Sb/Br) | NIPDAU                  | Level-2-260C-1 YEAR | -40 to 85    | TPA<br>2017D2           | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



PACKAGE OPTION ADDENDUM

6-Feb-2020

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal<br>Device | 1   | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------------------------------|-----|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPA2017D2RTJR                         | QFN | RTJ                | 20 | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| TPA2017D2RTJR                         | QFN | RTJ                | 20 | 3000 | 330.0                    | 12.4                     | 4.3        | 4.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPA2017D2RTJT                         | QFN | RTJ                | 20 | 250  | 180.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| TPA2017D2RTJT                         | QFN | RTJ                | 20 | 250  | 180.0                    | 12.4                     | 4.3        | 4.3        | 1.1        | 8.0        | 12.0      | Q2               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

3-Aug-2017



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPA2017D2RTJR | QFN          | RTJ             | 20   | 3000 | 367.0       | 367.0      | 35.0        |
| TPA2017D2RTJR | QFN          | RTJ             | 20   | 3000 | 370.0       | 355.0      | 55.0        |
| TPA2017D2RTJT | QFN          | RTJ             | 20   | 250  | 210.0       | 185.0      | 35.0        |
| TPA2017D2RTJT | QFN          | RTJ             | 20   | 250  | 195.0       | 200.0      | 45.0        |

# **MECHANICAL DATA**



- B. This drawing is subject to change without notice.
- C. QFN (Quad Flatpack No-Lead) package configuration.
- D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- earroweak Check thermal pad mechanical drawing in the product datasheet for nominal lead length dimensions.



## THERMAL PAD MECHANICAL DATA

# RTJ (S-PWQFN-N20) PLASTIC QUAD FLATPACK NO-LEAD

### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



#### NOTE: All linear dimensions are in millimeters



# RTJ (S-PWQFN-N20) PLASTIC QUAD FLATPACK NO-LEAD



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Publication IPC-7351 is recommended for alternate designs.

D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat-Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.

E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.

F. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in the thermal pad.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated