

# **Multifunction ADPCM CODEC**

# **GENERAL DESCRIPTION**

The ML7029 is a single channel ADPCM CODEC IC which performs mutual transcoding between the analog voice band signal and 32 kbps ADPCM serial data.

# FEATURES

- Single 3 V Power Supply Operation (V<sub>DD</sub>: 2.7 to 3.6 V)
- ADPCM Algorithm:
- Full-Duplex Transmit/Receive Operation
- Transmit/Receive Synchronous Mode Only
- PCM Data Format:
- Serial PCM/ADPCM Transmission Data Rate:
- Low Power Consumption Operating Mode: Power-Down Mode:
- Sampling Frequency:

ITU-T G.726 (32 kbps, 24 kbps, 16 kbps)

μ-law 64 kbps to 2048 kbps (when SYNC = 8 kHz)

18 mW Typ. ( $V_{DD}$  = 3.0 V, SYNC = 8 kHz) 0.03 mW Typ. ( $V_{DD}$  = 3.0 V, SYNC = 8 kHz) 6 kHz to 21 kHz selectable (However, there are limitations to 16 kHz or higher frequencies) Sampling frequency × 1296 When SYNC = 8 kHz: 10.368 MHz

- Master Clock Frequency:
- Transmit/Receive Mute, Transmit/Receive Programmable Gain Control
- Side Tone Path with Programmable Attenuation (8-Step Level Adjustment)
- Serial MCU Interface Control
- Package:
  - 30-pin plastic SSOP (SSOP30-P-56-0.65-K) (ML7029)

# **BLOCK DIAGRAM**



# **PIN CONFIGURATION (TOP VIEW)**



**NC: No Connection** 

**30-Pin Plastic SSOP** 

## **PIN FUNCTIONAL DESCRIPTIONS**

## AIN-, GEX

Transmit analog input and transmit level adjustment.

AIN- is connected to the inverting input of the transmit amplifier. GSX is connected to the transmit amplifier output. During power-down mode, the GSX output is a high impedance state.

#### VFRO

Receive analog output. During power-down mode, the VFRO output is in a high impedance state.

## $\mathbf{SG}$

Analog signal ground.

The output voltage of this pin is approximately 1.4 V. Put 10  $\mu$ F plus 0.1  $\mu$ F (ceramic type) bypass capacitors between this pin and AG. During power-down, this output voltage is 0 V. This pin should be used via a buffer if used externally.

## AG

Analog ground.

## DG

Digital ground.

This ground is separated from the analog signal ground pin (AG). The DG pin must be kept as close as possible to AG on the PCB.

#### Va

Analog +3 V power supply.

## VD

Digital +3 V power supply.

This power supply is separated from the analog signal power supply pin  $(V_A)$ . The  $V_D$  pin must be kept as close as possible to  $V_A$  on the PCB.

## **PDN**

Power-down and reset control input.

A "0" level makes the IC enter a power-down state. At the same time, all control register data are reset to the initial state. Set this pin to "1" during normal operating mode. The power-down state is controlled by a logical OR with CR0-B5 of the control register. When using  $\overline{PDN}$  for power-down and reset control, set CR0-B5 to digital "0". The reset width (a "L" level period) should be 200 ns or more.

Be sure to reset the control registers by executing this power down to keep this pin to digital "0" level for 200 ns or longer after the power is turned on and  $V_{DD}$  exceeds 2.7 V.

#### MCK

Master clock input.

The frequency is 1296 times the SYNC signal. For example, it is 10.368 MHz when the SYNC signal is 8 kHz. The master clock signal may be asynchronous with BCLK and SYNC.

### PCMSO

Transmit PCM data output. PCM is output from MSB in synchronization with the rising edge of BCLK and XSYNC. Refer to Figure 1. During power-down, the PCMSO output is at "L" level.

#### PCMSI

Transmit PCM data input.

This signal is converted to the transmit ADPCM data, PCM is shifted in synchronization with the falling edge of BCLK. Normally, this pin is connected to PCMSO. Refer to Figure 1.

### PCMRO

Receive PCM data output.

PCM is the output signal after ADPCM decoder processing. This signal is output serially from MSB in synchronization with the rising edge of BCLK and RSYNC. Refer to Figure 1. During power-down, the PCMRO output is at "L" level.

#### PCMRI

Receive PCM data input. PCM is shifted on the rising edge of the BCLK and input from MSB. Normally, this pin is connected to PCMRO. Refer to Figure 1.

### IS

Transmit ADPCM signal output.

After having encoded PCM with ADPCM, the signal is output from MSB in synchronization with the rising edge of BCLK and XSYNC. Refer to Figure 1. This pin is at "H" level during power-down.

#### IR

Receive ADPCM signal input. This input signal is shifted serially on the falling edge of BCLK and SYNC and input from MSB. Refer to Figure 1.

#### BCLK

Shift clock input for the PCM and ADPCM data. The frequency is set in the range of 8 to 256 times the SYNC frequency. Refer to Figure 1.

## SYMC

Sampling input for the PCM and ADPCM data. The frequency is 8 kHz or 11.025 kHz and is selected by the control register data CR3-B1.

Synchronize this signal with BCLK signal. SYNC is used to indicate the MSB of the PCM data stream. Refer to Figure 1.



Figure 1 PCM and ADPCM Interface Basic Timing

## LAPIS Semiconductor Co.,Ltd.

## DEN, EXCK, DIN, DOUT

Serial control ports for MCU interface.

Reading and writing data are performed by an external MCU through these pins. The 8-byte cotrol registers (CR0 to 7) are provided on the device.

DEN is the "Enable" control signal input, EXCK is the data shift clock input, DIN is the address and data input, and DOUT is the data output.

Figures 2-1 and 2-2 show the input/output timing diagram. During power-down, the DOUT output is in a high impedance state.



Table 1 shows the register map.

| Nama | A  | ddre | ss |                    |                    | C                  | ontrol and  | Detect Da    | ta          |               |               |     |
|------|----|------|----|--------------------|--------------------|--------------------|-------------|--------------|-------------|---------------|---------------|-----|
| Name | A2 | A1   | A0 | B7                 | B6                 | B5                 | B4          | B3           | B2          | B1            | B0            | R/W |
| CR0  | 0  | 0    | 0  | _                  |                    | PDN<br>ALL         |             | _            |             | 1             |               | R/W |
| CR1  | 0  | 0    | 1  | MODE 1             | MODE 0             | TX<br>RESET        | RX<br>RESET | TX<br>MUTE   | RX<br>MUTE  | _             | RX<br>PAD     | R/W |
| CR2  | 0  | 1    | 0  | TX<br>ON/OFF       | TX<br>GAIN2        | TX<br>GAIN1        | TX<br>GAIN0 | RX<br>ON/OFF | RX<br>GAIN2 | RX<br>GAIN1   | RX<br>GAIN0   | R/W |
| CR3  | 0  | 1    | 1  | Side Tone<br>GAIN2 | Side Tone<br>GAIN1 | Side Tone<br>GAIN0 |             | _            |             | HPF<br>8k/11k | HPF<br>ON/OFF | R/W |

# Table 1 Control Register Map

R/W : Read/Write enable

# ABSOLUTE MAXIMUM RATINGS

| Parameter             | Symbol           | Condition | Rating                       | Unit |
|-----------------------|------------------|-----------|------------------------------|------|
| Power Supply Voltage  | V <sub>DD</sub>  | _         | 3 to +5.0                    | V    |
| Analog Input Voltage  | V <sub>AIN</sub> | _         | –0.3 to V <sub>DD</sub> +0.3 | V    |
| Digital Input Voltage | V <sub>DIN</sub> | _         | –0.3 to V <sub>DD</sub> +0.3 | V    |
| Storage Temperature   | T <sub>stg</sub> | _         | –55 to +150                  | °C   |

# **RECOMMENDED OPERATION CONDITIONS**

| Parameter                                          | Symbol            | Condition                     | Min.                        | Тур.           | Max.                        | Unit |
|----------------------------------------------------|-------------------|-------------------------------|-----------------------------|----------------|-----------------------------|------|
| Power Supply Voltage                               | $V_{\text{DD}}$   | Voltage must be fixed         | +2.7                        | 3.0            | +3.6                        | V    |
| Operating Temperature<br>Range                     | Та                | _                             | -25                         | +25            | +70                         | °C   |
| Digital Input High Voltage                         | V <sub>IH</sub>   | Digital Input Pins            | $0.45 \times V_{\text{DD}}$ | _              | V <sub>DD</sub>             | V    |
| Digital Input Low Voltage                          | VIL               | Digital Input Pins            | 0                           | _              | $0.16 \times V_{\text{DD}}$ | V    |
| Master Clock Frequency                             | f <sub>MCK1</sub> | MCK                           | 7.776                       | 10.368         | 20.736                      | MHz  |
| Master Clock Frequency<br>Accuracy                 | f <sub>MCK2</sub> | MCK                           | -0.01%                      | SYNC ×<br>1296 | +0.01%                      | MHz  |
| Bit Clock Duty                                     | f <sub>BCK</sub>  | BCLK                          | SYNC × 8                    | _              | SYNC ×<br>256               | kHz  |
| Sampling Frequency (*1)                            | f <sub>SYNC</sub> | SYNC                          | 6.0                         | 8.0            | 16                          | kHz  |
| Master Clock Duty Ratio                            | D <sub>MCK</sub>  | MCK (≤20.736 MHz)             | 30                          | 50             | 70                          | %    |
| Clock Duty Ratio                                   | D <sub>CLK</sub>  | BCLK, EXCK                    | 30                          | 50             | 70                          | %    |
| Digital Input Rise Time                            | t <sub>ir</sub>   | Digital Input Pins            | _                           | _              | 50                          | ns   |
| Digital Input Fall Time                            | t <sub>if</sub>   | Digital Input Pins            | _                           |                | 50                          | ns   |
| PCM Sync Signal Setting<br>Time (Continuous BCLK)  | t <sub>BS</sub>   | BCLK ↔ SYNC<br>(see Fig. 3-1) | 100                         | _              | _                           | ns   |
| PCM Sync Signal Setting<br>Time (Burst Mode Clock) | t <sub>SB</sub>   | BCLK ↔ SYNC<br>(see Fig. 3-2) | 0                           | _              | 20                          | μS   |
| SYNC Signal Width<br>(Continuous BCLK)             | t <sub>ws</sub>   | SYNC (see Fig. 3-1)           | 1BCLK                       | _              | SYNC –1<br>BCLK             | μS   |
| SYNC Signal Width<br>(Burst Mode Clock)            | t <sub>wsb</sub>  | SYNC (see Fig. 3-2)           | 1BCLK                       | _              | Burst<br>Clock –1           | μS   |
| PCM, ADPCM Setup Time                              | t <sub>DS</sub>   | —                             | 100                         | _              | _                           | ns   |
| PCM, ADPCM Hold Time                               | t <sub>DH</sub>   | _                             | 100                         | _              |                             | ns   |
| Digital Output Load                                | C <sub>DL</sub>   | Digital Output Pins           |                             | _              | 100                         | pF   |
| Bypass Capacitors for SG                           | C <sub>SG</sub>   | SG to AG                      | 10+0.1                      | _              | —                           | μF   |

\*1: Refer to the Appendix.

# **ELECTRICAL CHARACTERISTICS**

## **DC Characteristics**

|                                         |                  | (\                                        | / <sub>DD</sub> = 2.7 1 | to 3.6 V, <sup>-</sup> | Ta =25 t | to +70°C) |
|-----------------------------------------|------------------|-------------------------------------------|-------------------------|------------------------|----------|-----------|
| Parameter                               | Symbol           | Condition                                 | Min.                    | Тур.                   | Max.     | Unit      |
| Power Supply Current                    | I <sub>DD1</sub> | Operating Mode No Signal                  | _                       | 6.0                    | 12       | mA        |
| (V <sub>DD</sub> = 3.0 V, SYNC = 8 kHz) | I <sub>DD2</sub> | Power Down Mode<br>(Input pins are fixed) | _                       | 0.01                   | 0.1      | mA        |
| Input Leakage Current                   | I <sub>IH</sub>  | $V_{I} = V_{DD}$                          | _                       | _                      | 2.0      | μA        |
|                                         | IIL              | $V_1 = 0 V$                               | _                       | _                      | 0.5      | μA        |
| Output High Voltage                     | V <sub>OH</sub>  | I <sub>ОН</sub> = 4 mA                    | 2.4                     | _                      |          | V         |
| Output Low Voltage                      | V <sub>OL</sub>  | I <sub>OL</sub> = -4 mA                   | _                       | _                      | 0.4      | V         |
| Input Capacitance                       | C <sub>IN</sub>  | _                                         | —                       | 5                      | —        | pF        |

# **Analog Interface Characteristics**

(V<sub>DD</sub>= 2.7 to 3.6 V, Ta = -25 to +70°C)

| Parameter               | Symbol          | Condition                                       | Min. | Тур. | Max. | Unit     |
|-------------------------|-----------------|-------------------------------------------------|------|------|------|----------|
| Input Resistance        | R <sub>IN</sub> | AIN-                                            | _    | 10   | _    | MΩ       |
| Output Load Resistance  | RL              | GSX, VFRO                                       | 20   | _    | _    | kΩ       |
| Output Load Capacitance | CL              | GSX, VFRO                                       | _    | _    | 100  | pF       |
| Output Amplitude (*2)   | V <sub>01</sub> | GSX, VFRO (R <sub>L</sub> = 20 kΩ)              | _    | _    | 1.3  | $V_{PP}$ |
| Offset Voltage          | V <sub>OF</sub> | GSX, VFRO                                       | -100 | _    | +100 | mV       |
| SG Output Voltage       | $V_{SG}$        | SG                                              |      | 1.4  | _    | V        |
| SG Output Resistance    | R <sub>SG</sub> | SG                                              | _    | 40   | _    | kΩ       |
| SG Warm-up Time         | T <sub>SG</sub> | SG↔AG 10+0.1µF<br>(Rise time to max. 90% level) | _    | 700  | _    | ms       |

\*2: –7.7 dBm (600 $\Omega$ ) = 0 dBm0, +3.17 dBm0 = 1.3 V<sub>PP</sub>

## ML7029

# LAPIS Semiconductor Co.,Ltd.

## ML7029

# **AC Characteristics**

| AC Characteristics            |                   |                            | (V <sub>DD</sub> = | = 2.7 to 3. | 6 V, Ta  | =25 to | o +70°C) |
|-------------------------------|-------------------|----------------------------|--------------------|-------------|----------|--------|----------|
| Deremeter                     | Symbol            | Condition                  |                    | Min         | Turn     | Max    | Linit    |
| Parameter                     | Symbol            | Freg. (Hz)                 | Level (dBm0)       | Min.        | Тур.     | Max.   | Unit     |
|                               | LB8T1             | 60                         |                    | 30          |          | _      | dB       |
| Transmit Frequency            | LB8T2             | 300                        |                    | -0.5        |          | 1.5    | dB       |
| Response<br>SYNC = 8 kHz      | LB8T3             | 1015                       | 0                  | Reference   |          | •      | dB       |
| BPF                           | LB8T4             | 3400                       |                    | -0.5        |          | 1.0    | dB       |
|                               | LB8T5             | 3970                       |                    | 12          |          | _      | dB       |
|                               | LB11T1            | 60                         |                    | 30          |          | _      | dB       |
| Transmit Frequency            | LB11T2            | 300                        |                    | -0.5        |          | 1.5    | dB       |
| Response<br>SYNC = 11.025 kHz | LB11T3            | 1400                       | 0                  | Re          | eference | •      | dB       |
| BPF                           | LB11T4            | 4690                       |                    | -0.5        |          | 1.0    | dB       |
|                               | LB11T5            | 5470                       |                    | 12          |          | _      | dB       |
| Transmit Frequency            | LL8T1             | 300                        |                    | -0.5        |          | 0.5    | dB       |
| Response                      | LL8T2             | 1015                       | 0                  | Re          | eference |        | dB       |
| SYNC = 8 kHz                  | LL8T3             | 3400                       | 0                  | -0.5        |          | 1.0    | dB       |
| LPF                           | LL8T4             | 3970                       |                    | 12          |          |        | dB       |
| Transmit Frequency            | LL11T1            | 300                        |                    | -0.5        |          | 0.5    | dB       |
| Response                      | LL11T2            | 1400                       | 0                  | Re          | eference |        | dB       |
| SYNC = 11.025 kHz             | LL11T3            | 4690                       | 0                  | -0.5        |          | 1.0    | dB       |
| LPF                           | LL11T4            | 5470                       |                    | 12          |          |        | dB       |
| Receive Frequency             | LL8R1             | 300                        |                    | -0.5        |          | 0.5    | dB       |
| Response                      | LL8R2             | 1015                       | 0                  | Re          | eference |        | dB       |
| SYNC = 8 kHz                  | LL8R3             | 3400                       | 0                  | -0.5        |          | 1.0    | dB       |
| LPF                           | LL8R4             | 3970                       |                    | 12          |          | _      | dB       |
| Receive Frequency             | LL11R1            | 300                        |                    | -0.5        |          | 0.5    | dB       |
| Response                      | LL11R2            | 1400                       | 0                  | Re          | eference |        | dB       |
| SYNC = 11.025 kHz             | LL11R3            | 4690                       | 0                  | -0.5        |          | 1.0    | dB       |
| LPF                           | LL11R4            | 5470                       |                    | 12          |          | _      | dB       |
| Transmit S/N Ratio            | SD8T1             | f - 1015 Uz                | 3                  | 35          |          | _      | dB       |
| SYNC = 8 kHz (*3)             | SD8T2             | f = 1015 Hz                | -40                | 28          |          | _      | dB       |
| Receive S/N Ratio             | SD8R1             | f - 1015 Uz                | 3                  | 35          |          |        | dB       |
| SYNC = 8 kHz (*3)             | SD8R2             | f = 1015 Hz                | -40                | 28          |          | _      | dB       |
| Transmit S/N Ratio            | SD16T1            | f - 1015 Uz                | 3                  | 35          |          | _      | dB       |
| SYNC = 16 kHz (*3)            | SD16T2            | f = 1015 Hz                | -40                | 28          |          | _      | dB       |
| Receive S/N Ratio             | SD16R1            | f - 1015 Uz                | 3                  | 35          |          | _      | dB       |
| SYNC = 16 kHz (*3)            | SD16R2            | f = 1015 Hz                | -40                | 28          |          | _      | dB       |
| Idle Channel Noise            | NIDLT             |                            | AIN- = SG          | _           |          | -68    | dBm0pP   |
| SYNC = 8 kHz (*3)             | N <sub>IDLR</sub> | 1 —                        | (*4)               | _           | —        | -72    | dBm0pP   |
| Idle Channel Noise            | NIDLT             |                            | AIN- = SG          | _           |          | -68    | dBm0pP   |
| SYNC = 16 kHz (*3)            | N <sub>IDLR</sub> |                            | (*4)               | —           | —        | -72    | dBm0pP   |
| Absolute Signal               | A <sub>VT</sub>   | 1015 Hz(GSX) SYNC = 8 kHz  | 0                  | 0.285       | 0.320    | 0.359  | Vrms     |
| Amplitude (*5)                | A <sub>VR</sub>   | 1015 Hz(VFRO) SYNC = 8 kHz | 0                  | 0.285       | 0.320    | 0.359  | Vrms     |

\*3: Use the P-message weighted filter \*4: PCMRI input code "11111111" ( $\mu$ -law) \*5: 0.320 Vrms = 0 dBm0 = -7.7 dBm (600 $\Omega$ )

# LAPIS Semiconductor Co.,Ltd.

## ML7029

# **Digital Interface**

| Digital Internace                                |                                   |                        | (V <sub>DD</sub>      | = 2.7 to | 3.6 V, Ta | a = -20 to | o +70°C) |
|--------------------------------------------------|-----------------------------------|------------------------|-----------------------|----------|-----------|------------|----------|
| Parameter                                        | Symbol                            | Condition              | Reference             | Min.     | Тур.      | Max.       | Unit     |
|                                                  | $t_{\text{SDX}},t_{\text{SDR}}$   |                        | Fig. 3-1              | 0        |           | 200        | ns       |
| Digital Input/Output Setting                     | $t_{\rm XD1},t_{\rm RD1}$         | 1LSTTL+100 pF          |                       | 0        |           | 200        | ns       |
| Time                                             | $t_{\rm XD2},t_{\rm RD2}$         | 1L311L+100 pr          | Fig. 3-2              | 0        |           | 200        | ns       |
|                                                  | $t_{\text{XD3}},  t_{\text{RD3}}$ |                        |                       | 0        | _         | 200        | ns       |
|                                                  | t <sub>1</sub>                    |                        |                       | 50       | _         | —          | ns       |
|                                                  | t <sub>2</sub>                    |                        |                       | 50       | _         | —          | ns       |
|                                                  | t <sub>3</sub>                    |                        |                       | 50       | _         | —          | ns       |
|                                                  | t4                                |                        | Fig. 4-1<br>Fig. 4-2  | 50       | _         | —          | ns       |
|                                                  | t <sub>5</sub>                    |                        |                       | 100      | _         | —          | ns       |
| Social Dort Digital Input/Output                 | t <sub>6</sub>                    |                        |                       | 30       | _         | —          | ns       |
| Serial Port Digital Input/Output<br>Setting Time | t <sub>7</sub>                    | C <sub>L</sub> = 50 pF |                       | 30       | _         | —          | ns       |
|                                                  | t <sub>8</sub>                    |                        | 1 ig. <del>4</del> -2 | 0        | _         | 50         | ns       |
|                                                  | t <sub>9</sub>                    |                        |                       | 20       |           | —          | ns       |
|                                                  | t <sub>10</sub>                   |                        |                       | 20       | _         | —          | ns       |
|                                                  | t <sub>11</sub>                   |                        |                       | 0        | _         | 50         | ns       |
|                                                  | t <sub>12</sub>                   |                        |                       |          | _         | 3.5(*6)    | ns       |
|                                                  | <sup>12</sup>                     |                        |                       | 5.0(*6)  |           | —          | 115      |
| Shift Clock Frequency                            | <b>f</b> EXCK                     | EXCK                   | EXCK                  | —        |           | 10         | MHz      |

\*6: Don't raise the DEN in the range (3.5ns to 5.0ns) delayed from falling edge of the 12<sup>th</sup> EXCK.

# AC Characteristics (Programmable Gain Stages)

(V<sub>DD</sub> = 2.7 to 3.6 V, Ta = -25 to +70°C)

| Parameter     | Symbol | ymbol Condition                                 |    | Тур. | Max. | Unit |
|---------------|--------|-------------------------------------------------|----|------|------|------|
| Gain Accuracy | $D_G$  | All stages, to programmed value<br>SYNC = 8 kHz | -1 | 0    | +1   | dB   |

Transmit Side PCM/ADPCM Data Interface

## TIMING DIAGRAM

# 



# Receive Side PCM/ADPCM Data Interface



Figure 3-1 PCM/ADPCM Data Interface (Continuous BCLK)



## Transmit Side PCM/ADPCM Data Interface

# Receive Side PCM/ADPCM Data Interface



Figure 3-2 PCM/ADPCM Data Interface (Burst Mode Clock)



## Serial Port Data Transfer for MCU Interface





Figure 4-2 Serial Control Port Interface (DIN = 16 bits)

## **FUNCTIONAL DESCRIPTION**

## **Control Registers**

B5:

(1) CR0 (Basic operating mode setting)

|               | B7 | B6 | B5      | B4 | B3 | B2 | B1 | B0 |
|---------------|----|----|---------|----|----|----|----|----|
| CR0           | _  | _  | PDN ALL | _  |    | _  | _  | —  |
| Initial Value | *  | *  | 0       | *  | *  | *  | *  | *  |

Note: Initial Value: Reset state by PDN (\*: Don't care)

B7, B6, B4 to B0: Not used (These pins are used to test the device. They should be set to "0" during normal operation.)

(2) CR1 (ADPCM operating mode setting)

|               | B7    | B6    | B5       | B4       | B3      | B2             | B1 | B0     |
|---------------|-------|-------|----------|----------|---------|----------------|----|--------|
| CR1           | MODE1 | MODE0 | TX RESET | RX RESET | TX MUTE | <b>RX MUTE</b> | _  | RX PAD |
| Initial Value | 0     | 0     | 0        | 0        | 0       | 0              | *  | 0      |

B7, B6: ADPCM data compression algorithm select (output bit select);

(0, 0): 4-bit output (32 kbps)

(0, 1): 8-bit output (64 kbps)

(1, 0): 3-bit output (24 kbps)

(1, 1): 2-bit output (16 kbps)

Data rates in parentheses: when SYNC = 8 kHz

B5: ADPCM of transmit reset (specified by G.726); 1/Reset\*

- B4: ADPCM of receive reset (specified by G.726); 1/ Reset\*
- B3: ADPCM transmit data mute; 1/Mute 1/Mute
- B2: ADPCM receive data mute;

B1: Not used (This pin is used to test the device. It should be set to "0" during normal operation.

B0: Receive side PAD; 1/inserted in the receive side voice path, 12 dB loss 0/no PAD

\* The reset width should be  $1/f_{sample} \mu s$  or more.

The transmit and receive sides cannnot be reset separately.

They must be reset at the same time.

Power-down (entire system); 0/Power-on, 1/Power-down 0 Red with the inverted external power-down signals. When using this data, set the  $\overline{\text{RDN}}$  pin to "1".

# LAPIS Semiconductor Co.,Ltd.

B3:

ML7029

|                                                                | B7        | B6       | B5       | B4       | B3           | B2       | B1       | B0       |  |  |
|----------------------------------------------------------------|-----------|----------|----------|----------|--------------|----------|----------|----------|--|--|
| CR2                                                            | TX ON/OFF | TX GAIN2 | TX GAIN1 | TX GAIN0 | RX<br>ON/OFF | RX GAIN2 | RX GAIN1 | RX GAIN0 |  |  |
| Initial Value                                                  | 0         | 0        | 1        | 1        | 0            | 0        | 1        | 1        |  |  |
| B7: Transmit PCM signal ON/OFF; 0/ON, 1/OFF                    |           |          |          |          |              |          |          |          |  |  |
| B6, B5, B4: Transmit signal gain adjustment, refer to Table 2. |           |          |          |          |              |          |          |          |  |  |

(3) CR2 (PCM CODEC operating mode setting and transmit/receive gain adjustment)

B2, B1, B0: Receive signal gain adjustment, refer to Table 2.

Receive PCM signal ON/OFF; 0/ON, 1/OFF

| B6 | B5 | B4 | Transmit Gain | B2 | B1 | B0 | Receive Gain |
|----|----|----|---------------|----|----|----|--------------|
| 0  | 0  | 0  | –6 dB         | 0  | 0  | 0  | –6 dB        |
| 0  | 0  | 1  | –4 dB         | 0  | 0  | 1  | –4 dB        |
| 0  | 1  | 0  | –2 dB         | 0  | 1  | 0  | –2 dB        |
| 0  | 1  | 1  | 0 dB          | 0  | 1  | 1  | 0 dB         |
| 1  | 0  | 0  | +2 dB         | 1  | 0  | 0  | +2 dB        |
| 1  | 0  | 1  | +4 dB         | 1  | 0  | 1  | +4 dB        |
| 1  | 1  | 0  | +6 dB         | 1  | 1  | 0  | +6 dB        |
| 1  | 1  | 1  | +8 dB         | 1  | 1  | 1  | +8 dB        |

Table 2 Transmit/Receive Gain Setting (when SYNC = 8 kHz)

| (4) | CR3 | (Side | tone | gain | setting) |  |
|-----|-----|-------|------|------|----------|--|
|-----|-----|-------|------|------|----------|--|

|               | B7                 | B6                 | B5                 | B4 | B3 | B2 | B1            | B0            |
|---------------|--------------------|--------------------|--------------------|----|----|----|---------------|---------------|
| CR3           | Side Tone<br>GAIN2 | Side Tone<br>GAIN1 | Side Tone<br>GAIN0 | _  | _  | _  | HPF<br>8k/11k | HPF<br>ON/OFF |
| Initial Value | 0                  | 0                  | 0                  | *  | *  | *  | 0             | 0             |

B7, B6, B5: Side tone path gain setting. Refer to Table 3.

B4 to B2: Not used (These pins are used to test the device. They should be set to "0" during normal operation.)

Table 3 Side Tone Pash Gain Setting (when SYNC = 8 kHz)

| B7 | B6 | B5 | Side Tone Path Gain |
|----|----|----|---------------------|
| 0  | 0  | 0  | OFF                 |
| 0  | 0  | 1  | –21 dB              |
| 0  | 1  | 0  | –19 dB              |
| 0  | 1  | 1  | –17 dB              |
| 1  | 0  | 0  | –15 dB              |
| 1  | 0  | 1  | –13 dB              |
| 1  | 1  | 0  | –11 dB              |
| 1  | 1  | 1  | –9 dB               |
|    |    |    |                     |

B1: Transmit HPF cut-off frequency select;
0/The cut-off frequency of the transmit HPF is the sampling frequency × 0.0275.
When SYNC = 8 kHz: 220 Hz, when SYNC = 11.025 kHz: 300 Hz.
The transmit frequency characteristics are not guaranteed when selecting SYNC = 11.025 kHz.
1/The cut-off frequency of the transmit HPF is the sampling frequency × 0.0200.
When SYNC = 8 kHz: 160 Hz, when SYNC = 11.025 kHz: 220 Hz.
The transmit frequency characteristics are not guaranteed when selecting SYNC = 8 kHz.
B0: Transmit HPF ON/OFF; 0/ON, 1/OFF

For the frequency characteristics, refer to Figures 9 to 12 in the Reference Data.

# **APPLICATION CIRCUIT**



# **APPLICATION INFORMATION**

## **Burst Mode Clock**

This device can be operated by a burst mode clock (see below).





# **Relationship between SYNC and BLCK**





(1): PCM data serial to parallel conversion output
(2): ADPCM data serial to parallel conversion output
A: (1) Data internal latch timing
B: (2) Data internal latch timing

## Figure 8

In this device, internal operating timing is generated according to the SYNC signal (see Figure 8). Therefore, a data slip may occur in the following timing when the PCM and ADPCM data is input.

1. When the PCM signal (PCMSI) is captured

If TS: PCM signal output (1) after serial/parallel conversion and A: internal latch timing in Figure 6 overlap, a data slip occurs.

2. When the ADPCM signal (IR) is captured

If Tr: ADPCM signal output (2) after serial/parallel conversion and B: internal latch timing in Figure 7 overlap, a data slip occurs.

The data slip occurs at the timing of 1 and 2 above. Therefore, taking internal clock jitters and IC internal delay into consideration, the timing of SYNC and BCLK signals should not be set up in the range of about 1  $\mu$ s from the timing A and B.

# **REFERENCE DATA**

## **Transmit Frequency Characteristics**







Figure 10 Transmit Lowpass Filter Characteristic (Fs = 8 kHz, CR3-B1, B0 = (0, 1))



Figure 11 Transmit Bandpass Filter Characteristic (Fs = 11.025 kHz, CR3-B1, B0 = (1, 0))



Figure 12 Transmit Lowpass Filter Characteristic (Fs = 11.025 kHz, CR3-B1, B0 = (1, 1))

## **Receive Frequency Characteristics**



Figure 13 Receive Lowpass Filter Characteristic (Fs = 8 kHz, CR3-B1, B0 = (0, \*))



Figure 14 Receive Lowpass Filter Characteristic (Fs = 11.025 kHz, CR3-B1, B0 = (1, \*))

## APPENDIX

When the Sampling Frequency is 16 kHz or Higher:

This device enables the operation at 16 kHz or higher sampling frequencies under conditions below. However, be aware that the AC characteristics are not guaranteed under these conditions.

# **Operating Conditions at Sampling Frequency = 19 kHz**

| Parameter                                 | Symbol                   | Condition             | Min.                 | Тур.           | Max.                 | Unit |
|-------------------------------------------|--------------------------|-----------------------|----------------------|----------------|----------------------|------|
| Power Supply Voltage                      | V <sub>DD</sub>          | Voltage must be fixed | 3.0                  | —              | 3.6                  | V    |
| Operating Temperature Range               | Та                       | —                     | -25                  | —              | +50                  | °C   |
| Digital Input High Voltage                | V <sub>IH</sub>          | Digital input pin     | $0.95 \times V_{DD}$ | —              | $V_{\text{DD}}$      | V    |
| Digital Input Low Voltage                 | VIL                      | Digital input pin     | 0                    |                | $0.05 \times V_{DD}$ | V    |
| Master Clock Frequency                    | f <sub>MCK1</sub>        | MCK                   |                      | 24.624         | _                    | MHz  |
| Master Clock Frequency Accuracy           | f <sub>MCK2</sub>        | MCK                   | -0.01%               | SYNC<br>× 1296 | +0.01                | MHz  |
| Sampling Frequency                        | <b>f</b> <sub>SYNC</sub> | SYNC                  | _                    | 19             | —                    | kHz  |
| Master Clock Duty Ratio                   | D <sub>MCK</sub>         | _                     | 40                   | —              | 70                   | %    |
| Transmit S/N Ratio<br>(at 3 dBm0 input)   | SD19T1                   | _                     | _                    | 46.2           | —                    | dB   |
| Transmit S/N Ratio<br>(at –40 dBm0 input) | SD19T2                   |                       |                      | 24.8           | _                    | dB   |
| Receive S/N Ratio<br>(at 3 dBm0 input)    | SD19R1                   | _                     | _                    | 45.4           | _                    | dB   |
| Receive S/N Ratio<br>(at –40 dBm0 input)  | SD19R2                   | _                     | —                    | 38.0           | _                    | dB   |

# LAPIS Semiconductor Co.,Ltd.

ML7029

# Operating Conditions at Sampling Frequency = 21 kHz

|                                           | r                        |                       |                      |                |                      |      |
|-------------------------------------------|--------------------------|-----------------------|----------------------|----------------|----------------------|------|
| Parameter                                 | Symbol                   | Condition             | Min.                 | Тур.           | Max.                 | Unit |
| Power Supply Voltage                      | $V_{DD}$                 | Voltage must be fixed | 3.3                  | —              | 3.6                  | V    |
| Operating Temperature Range               | Та                       | —                     | -25                  | _              | +50                  | °C   |
| Digital Input High Voltage                | V <sub>IH</sub>          | Digital input pin     | $0.95 \times V_{DD}$ | _              | $V_{\text{DD}}$      | V    |
| Digital Input Low Voltage                 | VIL                      | Digital input pin     | 0                    |                | $0.05 \times V_{DD}$ | V    |
| Master Clock Frequency                    | f <sub>MCK1</sub>        | MCK                   |                      | 27.216         | _                    | MHz  |
| Master Clock Frequency Accuracy           | f <sub>MCK2</sub>        | MCK                   | -0.01%               | SYNC<br>× 1296 | +0.01                | MHz  |
| Sampling Frequency                        | <b>f</b> <sub>SYNC</sub> | SYNC                  |                      | 21             |                      | kHz  |
| Master Clock Duty Ratio                   | D <sub>MCK</sub>         | _                     | 40                   | _              | 70                   | %    |
| Transmit S/N Ratio<br>(at 3 dBm0 input)   | SD19T1                   | _                     | _                    | 46.1           | _                    | dB   |
| Transmit S/N Ratio<br>(at –40 dBm0 input) | SD19T2                   |                       |                      | 20.2           | _                    | dB   |
| Receive S/N Ratio<br>(at 3 dBm0 input)    | SD19R1                   | _                     | _                    | 44.8           | _                    | dB   |
| Receive S/N Ratio<br>(at –40 dBm0 input)  | SD19R2                   | _                     | _                    | 37.8           |                      | dB   |

# PACKAGE DIMENSIONS



Notes for Mounting the Surface Mount Type Package

The surface mount type packages are very susceptible to heat in reflow mounting and humidity absorbed in storage.

Therefore, before you perform reflow mounting, contact ROHM's responsible sales person for the product name, package name, pin number, package code and desired mounting conditions (reflow method, temperature and times).

# **REVISION HISTORY**

|              |              | Page                |                    |                                                                                               |  |
|--------------|--------------|---------------------|--------------------|-----------------------------------------------------------------------------------------------|--|
| Document No. | Date         | Previous<br>Edition | Current<br>Edition | Description                                                                                   |  |
| FEDL7029-02  | Nov. 2001    | -                   | -                  | Final edition 2                                                                               |  |
|              |              | -                   | -                  | Final edition 3                                                                               |  |
| FEDL7029-03  | Feb.18, 2004 | 9                   | 9                  | Changed "Symbol" of Setup Time and Hold Time for PCM/ ADPCM.                                  |  |
| FEDL7029-04  | Jun. 8, 2007 | 12                  | 12                 | Added t <sub>12</sub><br>Corrected values of Serial Port Digital<br>Input/Output Setting Time |  |
| FEDL/029-04  | Jun. 6, 2007 | 15                  | 15                 | Added t <sub>12</sub><br>Corrected Figure 4-1 Serial Control<br>Port Interface                |  |

#### NOTES

No copying or reproduction of this document, in part or in whole, is permitted without the consent of LAPIS Semiconductor Co., Ltd.

The content specified herein is subject to change for improvement without notice.

The content specified herein is for the purpose of introducing LAPIS Semiconductor's products (hereinafter "Products"). If you wish to use any such Product, please be sure to refer to the specifications, which can be obtained from LAPIS Semiconductor upon request.

Examples of application circuits, circuit constants and any other information contained herein illustrate the standard usage and operations of the Products. The peripheral conditions must be taken into account when designing circuits for mass production.

Great care was taken in ensuring the accuracy of the information specified in this document. However, should you incur any damage arising from any inaccuracy or misprint of such information, LAPIS Semiconductor shall bear no responsibility for such damage.

The technical information specified herein is intended only to show the typical functions of and examples of application circuits for the Products. LAPIS Semiconductor does not grant you, explicitly or implicitly, any license to use or exercise intellectual property or other rights held by LAPIS Semiconductor and other parties. LAPIS Semiconductor shall bear no responsibility whatsoever for any dispute arising from the use of such technical information.

The Products specified in this document are intended to be used with general-use electronic equipment or devices (such as audio visual equipment, office-automation equipment, communication devices, electronic appliances and amusement devices).

The Products specified in this document are not designed to be radiation tolerant.

While LAPIS Semiconductor always makes efforts to enhance the quality and reliability of its Products, a Product may fail or malfunction for a variety of reasons.

Please be sure to implement in your equipment using the Products safety measures to guard against the possibility of physical injury, fire or any other damage caused in the event of the failure of any Product, such as derating, redundancy, fire control and fail-safe designs. LAPIS Semiconductor shall bear no responsibility whatsoever for your use of any Product outside of the prescribed scope or not in accordance with the instruction manual.

The Products are not designed or manufactured to be used with any equipment, device or system which requires an extremely high level of reliability the failure or malfunction of which may result in a direct threat to human life or create a risk of human injury (such as a medical instrument, transportation equipment, aerospace machinery, nuclear-reactor controller, fuel-controller or other safety device). LAPIS Semiconductor shall bear no responsibility in any way for use of any of the Products for the above special purposes. If a Product is intended to be used for any such special purpose, please contact a ROHM sales representative before purchasing. If you intend to export or ship overseas any Product or technology specified herein that may be controlled under the Foreign Exchange and the Foreign Trade Law, you will be required to obtain a license or permit under the Law.

Copyright 2011 LAPIS Semiconductor Co., Ltd.

# **Mouser Electronics**

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

ROHM Semiconductor: ML7029MBZ0ATL