

SB0S294E - DECEMBER 2003 - REVISED SEPTEMBER 2006

# 3V Video Amplifier with 6dB Gain and Filter in SC70

## **FEATURES**

- EXCELLENT VIDEO PERFORMANCE
- INTERNAL GAIN: 6dB
- 2-POLE RECONSTRUCTION FILTER
- SAG CORRECTION
  - Reduces Coupling Capacitor Size
- INPUT RANGE INCLUDES GROUND
  - DC-Coupled Input
- INTEGRATED LEVEL SHIFTER
  - DC-Coupled Output<sup>(1)</sup>
  - No Output Capacitors Needed
- RAIL-TO-RAIL OUTPUT
- LOW QUIESCENT CURRENT: 6mA
- SHUTDOWN CURRENT: 5μA (max)
- SINGLE-SUPPLY: 2.7V to 3.3V
- SC70-6 PACKAGE: 2.0mm x 2.1mm
- Internal circuitry prevents the output from saturating, even with 0V sync tip level at the input video signal.

# **APPLICATIONS**

- DIGITAL CAMERAS
- CAMERA PHONES
- SET-TOP-BOX VIDEO FILTERS

#### **RELATED LOW VOLTAGE VIDEO AMPS**

| FEATURES                                                           | PRODUCT |
|--------------------------------------------------------------------|---------|
| 2.7V to 5.5V, 200MHz GBW, 300V/μs, 6μA Sleep, SOT23                | OPA355  |
| 2.7V to 5.5V, RRIO, 150V/μs, 5mA I <sub>Q</sub> , 6μA Sleep, SOT23 | OPA357  |
| 2.7V to 3.3V, SC70, 80MHz, 7.5mA I <sub>Q</sub> , 5μA Sleep        | OPA358  |
| 2.5V to 3.3V, SC70, Filter, G = 5.2V/V, 3μA Sleep                  | OPA361  |

## DESCRIPTION

The OPA360 high-speed amplifier is optimized for 3V portable video applications. It has been specifically designed to be compatible with digital-to-analog converters (DACs) embedded in video processors, such as Texas Instruments' family of Digital Media Processors and others. The input common-mode range includes GND, which allows the Video-DAC to be DC-coupled to the OPA360.

The output swings within 25mV of GND and 300mV to V+ with a standard back-terminated video load (150 $\Omega$ ). An internal level shift circuit prevents the output from saturating with 0V input, thus preventing sync-pulse clipping in common video circuits. Therefore, the OPA360 is ideally suited for DC-coupling to the video load. If AC-coupling is preferred, the OPA360 offers a sag-correction feature that significantly reduces the size of the output coupling capacitor.

The OPA360 has been optimized for space-sensitive applications by integrating sag-correction, internal gain setting resistors (G=2), and a 2-pole video-DAC reconstruction filter.

In shutdown mode, the quiescent current is reduced to <  $5\mu A$ , dramatically reducing power consumption and prolonging battery life.

The OPA360 is available in the tiny 2mm x 2.1mm SC70-6 package.





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

All trademarks are the property of their respective owners.





#### ORDERING INFORMATION(1)

| PRODUCT | PACKAGE | PACKAGE DESIGNATOR | PACKAGE MARKING |
|---------|---------|--------------------|-----------------|
| OPA360  | SC70-6  | DCK                | AUW             |

<sup>(1)</sup> For the most current package and ordering information see the Package Option Addendum at at the end of this document, or see the TI web site at www.ti.com.

#### **ABSOLUTE MAXIMUM RATINGS(1)**

| Supply Voltage, V+ to V                                       |
|---------------------------------------------------------------|
| Signal Input Terminals, Voltage(2) (V-) -0.5V to (V+) + 0.5V  |
| Current(2) ±10mA                                              |
| Output Short-Circuit through 75 $\Omega$ to GND(3) Continuous |
| Operating Temperature40°C to +85°C                            |
| Storage Temperature                                           |
| Junction Temperature                                          |

- (1) Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not implied.
- (2) Input terminals are diode-clamped to the power-supply rails. Input signals that can swing more than 0.5V beyond the supply rails should be current-limited to 10mA or less.
- (3) Short-circuit to ground.



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe

proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### PIN CONFIGURATION



(1) Pin 1 of the SC70-6 is determined by orienting the package marking as indicated in the diagram.



# ELECTRICAL CHARACTERISTICS: $V_S = +2.7V$ to +3.3V Single-Supply

**Boldface** limits apply over the temperature range,  $T_A = -40^{\circ}C$  to  $+85^{\circ}C$ .

All specifications at  $T_A = +25^{\circ}C$ ,  $R_L = 150\Omega$  connected to GND, unless otherwise noted.

| PARAMETER                                 |                   | CONDITIONS                                                         | MIN  | TYP        | MAX        | UNITS     |
|-------------------------------------------|-------------------|--------------------------------------------------------------------|------|------------|------------|-----------|
| OFFSET LEVEL-SHIFT VOLTAGE                |                   |                                                                    |      |            |            |           |
| Output Level-Shift Voltage(1)             | Vols              | $V_S = +3.3V$ , $V_{IN} = GND$ , $G = +2$                          | 30   | 60         | 80         | mV        |
| Over Temperature                          |                   | Specified Temperature Range                                        |      | 60         |            | mV        |
| vs. Power Supply                          | PSRR              | $V_S = +2.7V \text{ to } +3.3V$                                    |      | ±80        |            | $\mu V/V$ |
| INPUT BIAS CURRENT                        |                   |                                                                    |      |            |            |           |
| Input Bias Current                        | $I_{B}$           |                                                                    |      | ±3         |            | pA        |
| INPUT VOLTAGE RANGE                       |                   |                                                                    |      |            |            |           |
| Common-Mode Voltage Range <sup>(2)</sup>  | $V_{CM}$          | $V_S = 3.3V, G = +2$                                               | GND  |            | (V+) - 1.5 | V         |
| VOLTAGE GAIN                              |                   |                                                                    |      |            |            |           |
|                                           |                   | $V_S = +3.3V$ , $0 < V_{IN} < 1.5V$                                | 5.8  | 6          | 6.2        | dB        |
| FREQUENCY RESPONSE                        |                   |                                                                    |      |            |            |           |
| Filter Response                           |                   |                                                                    |      |            |            |           |
| Normalized Gain: f <sub>IN</sub> = 4.5MHz |                   | $V_O = 2V_{PP}$                                                    | -0.6 | -0.1       | +0.4       | dB        |
| f <sub>IN</sub> = 27MHz                   |                   | $V_O = 2V_{PP}$                                                    | -18  | -21        |            | dB        |
| Differential Gain Error                   |                   | $R_L = 150\Omega$                                                  |      | 0.5        |            | %         |
| Differential Phase Error                  |                   | $R_L = 150\Omega$                                                  |      | 1          |            | 0         |
| Group Delay Variation                     |                   | 100kHz, 5MHz                                                       |      | 13         |            | ns        |
| Signal-to-Noise Ratio                     | SNR               | 100% White Signal                                                  |      | 70         |            | dB        |
| ОИТРИТ                                    |                   |                                                                    |      |            |            |           |
| Positive Voltage Output Swing from Rail   |                   | $V_S = +3.3V$ , $G = 2$ , $V_{ N} = 2V$ , $R_L = 150\Omega$ to GND |      | 160        | 300        | mV        |
| Negative Voltage Output Swing from Rail   |                   | $V_S = +3.3V$ , G = 2, $V_{IN} = 0V$ , $R_L = 150\Omega$ to GND    |      | 3          | 25         | mV        |
| Positive Voltage Output Swing from Rail   |                   | $V_S = +3.3V$ , G = 2, $V_{IN} = 2V$ , $R_L = 75\Omega$ to GND     |      | 300        |            | mV        |
| Negative Voltage Output Swing from Rail   |                   | $V_S = +3.3V$ , $G = 2$ , $V_{IN} = 0V$ , $R_I = 75\Omega$ to GND  |      | 10         |            | mV        |
| Output Current(3)                         | lo                | V <sub>S</sub> = +3.3V                                             |      | ±80        |            | mA        |
| POWER SUPPLY                              |                   |                                                                    |      |            |            |           |
| Specified Voltage Range                   | $V_S$             |                                                                    | 2.7  |            | 3.3        | V         |
| Minimum Operating Voltage Range           |                   |                                                                    |      | 2.5 to 3.6 |            | V         |
| Quiescent Current                         | IQ                | $V_S = +3.3V$ , Enabled, $I_O = 0$                                 |      | 6          | 7.5        | mA        |
|                                           |                   | Specified Temperature Range                                        |      |            | 9          | mA        |
| ENABLE/SHUTDOWN FUNCTION                  |                   |                                                                    |      |            |            |           |
| Disabled (logic-LOW Threshold)            |                   |                                                                    |      |            | 0.8        | V         |
| Enabled (logic-HIGH Threshold)            |                   |                                                                    | 1.6  |            |            | V         |
| Enable Time                               |                   |                                                                    |      | 1.5        |            | μs        |
| Disable Time                              |                   |                                                                    |      | 50         |            | ns        |
| Shutdown Current                          |                   | $V_S = +3.3$ , Disabled                                            |      | 2.5        | 5          | μΑ        |
| TEMPERATURE RANGE                         |                   |                                                                    |      |            |            |           |
| Specified Range                           |                   |                                                                    | -40  |            | +85        | °C        |
| Operating Range                           |                   |                                                                    | -40  |            | +85        | °C        |
| Storage Range                             |                   |                                                                    | -65  |            | +150       | °C        |
| Thermal Resistance                        | $\theta_{\sf JA}$ |                                                                    |      |            |            |           |
| SC70                                      |                   |                                                                    |      | 250        |            | °C/W      |

<sup>(1)</sup> Output referred. Tested with SAG pin connected to OUT pin.

<sup>(2)</sup> Limited by output swing and internal G = 2. Tested with the SAG pin connected to OUT pin.

<sup>(3)</sup> See typical characteristics Output Voltage Swing vs Output Current.



# TYPICAL CHARACTERISTICS: V<sub>S</sub> = 3.3V

At  $T_A = +25^{\circ}C$  and  $R_L = 150\Omega$ , unless otherwise noted.















# TYPICAL CHARACTERISTICS: V<sub>S</sub> = 3.3V (continued)

At  $T_A = +25^{\circ}C$  and  $R_L = 150\Omega$ , unless otherwise noted.





#### DIFFERENTIAL GAIN



#### DIFFERENTIAL PHASE











# **APPLICATIONS INFORMATION**

The OPA360 video amplifier has been optimized for portable video applications:

- Internal gain setting resistors (G = 2) reduce the number of external components needed in the video circuit.
- A 2-pole filter is incorporated for DAC signal reconstruction.
- The sag correction function reduces the size of the output coupling capacitors without compromising performance.
- OPA360 employs an internal level shift circuit that avoids sync pulse clipping and allows DC-coupled output.
- A shutdown feature reduces quiescent current to less than 5μA—crucial for portable applications such as digital still cameras (DSCs) and camera phones.

The OPA360 interfaces to digital media processors (DM320/270, DSC25). It has been optimized for the requirements of digital still cameras and cell phone/camera designs.

#### **OPERATING VOLTAGE**

The OPA360 is fully specified from 2.7V to 3.3V over a temperature range of -40°C to +85°C. Parameters that vary significantly with operating voltages or temperature are shown in the Typical Characteristics.

Power-supply pins should be bypassed with 100nF ceramic capacitors.

#### **INPUT VOLTAGE**

The input common-mode range of the OPA360 series extends from GND to (V+) – 1.5V. Because of the internal gain, the input voltage range necessary for an output in the valid range will be limited.

#### INPUT OVERVOLTAGE PROTECTION

All OPA360 pins are static-protected with internal ESD protection diodes connected to the supplies. These diodes will provide input overdrive protection if the current is externally limited to 10mA

#### **ENABLE/SHUTDOWN**

The OPA360 has a shutdown feature that disables the output and reduces the quiescent current to less than  $5\mu A$ . This feature is especially useful for portable video applications such as digital still cameras and camera phones, where the equipment is infrequently connected to a TV or other video device.

The Enable logic input voltage is referenced to the OPA360 GND pin. A logic level HIGH applied to the enable pin enables the op amp. A valid logic HIGH is defined as  $\geq$  1.6V above GND. A valid logic LOW is defined as  $\leq$  0.8V above GND. If the Enable pin is not connected, internal pull-up circuitry will enable the amplifier. Enable pin voltage levels are tested for a valid logic HIGH threshold of 1.6V minimum and a valid logic LOW threshold of 0.8V maximum.

#### **INTERNAL 2-POLE FILTER**

The OPA360 filter is a Sallen-Key topology with a 9MHz cutoff frequency. This allows the video signals to pass without any visible distortion, as shown in Figure 3 through Figure 5. The video DACs embedded in Tl's Digital Media Processors over-sample at 27MHz. At this frequency, the attenuation is typically 21dB, which effectively attenuates the sampling aliases.

The filter characteristics vary somewhat with signal source impedance. A source impedance greater than  $500\Omega$  can degrade filter performance. With current-output video DACs, a resistor to GND is often used to create a voltage output which is then applied to the OPA360 input (see Figure 1). Tl's Digital Media Processors, such as the DM270 or DM320, typically use a  $200\Omega$  resistor to GND to convert the current output signal. This  $200\Omega$  source impedance does not degrade video performance.



Figure 1. Filter Structure of OPA360



A capacitor placed in parallel with the resistor (Figure 1) creates an additional filter pole that provides additional stop-band attenuation. With a  $200\Omega$  source impedance, a 67pF ceramic capacitor provides approximately 28dB attenuation at 27MHz without affecting the pass band.

#### **VIDEO PERFORMANCE**

Industry standard video test patterns include:

- Multiburst—packets of different test frequencies to check for basic frequency response.
- Multipulse—pulses modulated at different frequencies to test for comprehensive measurement

of amplitude and group delay errors across the video baseband.

- Chrominance-to-luminence (CCIR17) tests amplitude, phase and some distortion
- 50Hz, 1/2 black-1/2 white screen test signal—tests the worst case signal swing required by the amplifier. Performance on these test signals are shown.

Figure 2 shows the test circuits for Figure 3 through Figure 13 and Figure 16. (NOTE: 1 and 2 indicate measurement points corresponding to the waveforms labeled 1 and 2 in the figures.)



a. Test circuit for Figures 3-5.



**b**. Test circuit for Figures 6, 8, and 16.

c. Test circuits for Figures 10 and 11.



d. Test circuit for Figures 7, 12, and 13.

NOTE: 1 and 2 indicate measurement points corresponding to the waveforms labeled 1 and 2 in the figures.

Figure 2. Test Circuits Used for Figures 3-13



#### FREQUENCY RESPONSE OF THE OPA360

Frequency response measurements evaluate the ability of a video system to uniformly transfer signal components of different frequencies without affecting their respective amplitudes. Figure 3 shows the multiburst test pattern; Figure 4 shows the multipulse. The top waveforms in these figures show the full test pattern. The middle and bottom waveform are a more detailed view of the critical portion of the full waveform. The middle waveform represents the input signal from the video generator; the bottom waveform is the OPA360 output to the line.



Figure 3. Multiburst (CCIR 18) Test Pattern (PAL)



Figure 4. Multipulse Test Pattern (PAL)

Chrominance-to-luminence gain inequality (or relative chrominance level) is a change in the gain ratio of the chrominance and luminence components of a video signal, which are at different frequencies. A common test pattern is the pulse in test pattern CCIR 17, shown in Figure 5. As in Figure 3 and Figure 4, the top waveform shows the full test pattern; the middle and bottom waveform are a more detailed view of the critical portion of the full waveform, with the middle waveform representing the input signal from the video generator and the bottom waveform being the OPA360 output to the line.



Figure 5. CCIR 17 Test Pattern (PAL)

Gain errors most commonly appear as attenuation or peaking of the chrominance information. This shows up in the picture as incorrect color saturation. Delay distortion will cause color smearing or bleeding, particularly at the edges of objects in the picture. It may also cause poor reproduction of sharp luminence transitions.

All waveforms in Figure 3 through Figure 5 were taken using the sag correction feature of OPA360. Figure 3 through Figure 5 show that the OPA360 causes no visible distortion or change in gain throughout the entire video frequency range.

#### **INTERNAL LEVEL SHIFT**

Many common video DACs embedded in digital media processors like TI's TMS320DM270 and the new OMAP2420 processors operate on a single supply (no negative supply). Typically, the lowest point of the sync pulse output by these Video DACs corresponds to 0V. With a 0V input, the output of common single-supply op amps saturates at a voltage > 0V. This effect would clip the tip of the sync pulse and therefore degrade the video signal integrity. The OPA360 employs an internal level shift circuit to avoid clipping. The input signal is typically shifted by



approximately 60mV. This is well within the linear output voltage range of the OPA360 with a standard 150 $\Omega$  video load. Figure 6 shows the function of the level shifter.



Figure 6. Internal Level Shifter, Shifts Input Signal by Approximately 60mV to Prevent Sync Tip Clipping

The level shift function is particularly useful when the output of the OPA360 is DC-coupled to the video load. However, it is also helpful when sag correction is employed. The offset helps to shift the video signal closer to the positive rail, so that with even a small 33µF coupling capacitor, the output is well outside the saturation limits of the OPA360. Figure 7 shows the output swing of the OPA360, operated on 3.0V supplies, with a 22µF sag correction capacitor and a 33µF output coupling capacitor. The test signal is a 50Hz signal constructed to generate a 1/2 black, 1/2 white screen. This video pattern is one of the most difficult patterns to display because it is the worst case signal regarding signal swing. A worst case signal such as this is highly unlikely in normal operation. Any other signal has a lower swing range. Note in Figure 7 that neither the white nor the black portion of the video signal is clipped.



Figure 7. Output Swing with 33µF on 3V Supply

#### **OUTPUT SWING TO GND (SYNC PULSE)**

Figure 8 shows the true output swing capability of the OPA360 by taking the tip of the input sync pulse to a slightly negative voltage. Even when the output sync tip is at 8mV, the output shows no clipping of the sync pulse.



Figure 8. Input Sync Tip at -30mV (Output Shows No Sign of Clipping)



#### SAG CORRECTION

Sag correction provides excellent video performance with two small output coupling capacitors. It eliminates the traditional, large 220 $\mu F$  output capacitor. The traditional 220 $\mu F$  circuit (Figure 9a) creates a single low frequency pole (–3dB frequency) at 5Hz. If this capacitor is made much smaller, excessive phase shift in the critical 50 to 100Hz range produces *field tilt* which can interfere with proper recovery of synchronization signals in the television receiver.

The OPA360 sag correction circuit (Figure 9b, see also Figure 14) creates an amplitude response peak in the 20Hz region. This small amount of peaking (a few tenths of a dB) provides compensation of the phase response in the critical 50Hz to 100Hz range, greatly reducing field tilt. Note that two significantly smaller and lower cost capacitors are required.



Figure 9. Traditional Video Circuit vs OPA360 with Sag Correction

To achieve good performance, a  $22\mu F$  sag correction and  $47\mu F$  coupling capacitor can be used. Figure 10 and Figure 11 show comparisons for a standard video circuit with a  $220\mu F$  coupling capacitor and the OPA360 with sag correction.

Figure 10 shows that the  $22\mu F/47\mu F$  combination leads to only a slightly greater tilt in the 50Hz, 1/2 black – 1/2 white video signal. No degradation in video quality is observed.



Figure 10. Standard Video Circuit with 220μF Capacitor (top trace) vs OPA360 with 22μF and 47μF Capacitors

A field tilt equivalent to that achieved using the standard  $220\mu F$  coupling capacitor can be achieved with a  $22\mu F/67\mu F$  combination – see Figure 11. These capacitor values are optimized—sag correction capacitors larger than  $22\mu F$  do not provide significant improvement. Smaller sag correction capacitors will lead to higher tilt.



Figure 11. 220μF Standard Video Circuit (top trace) vs OPA360 with 22μF and 67μF Capacitors



#### SUPPLY VOLTAGE vs COUPLING CAPACITOR

The output voltage swing is a function of the coupling capacitor value. The value of the sag correction capacitor has only a minor influence. The smaller the coupling capacitor, the greater the output swing. Therefore, to accommodate the large signal swing with very small coupling capacitors ( $22\mu F$  and  $33\mu F$ ), a higher supply voltage might be needed.

1 3V White Black

Ch1 1.00 V Ch2 1.00 V M4.00ms Ch2

As seen in Figure 7, the output swing with a  $33\mu F$  coupling capacitor is already very close to the saturation limit on a 3V supply. Over time and temperature, a capacitor might change its value slightly, which in turn could force the output into saturation. Using the 50Hz, 1/2 black—1/2 white screen test signal as a worst-case analysis, Figure 12 and Figure 13 demonstrate that a 3V supply could be used with a coupling capacitor as low as  $47\mu F$ .



Figure 12. Output Swing with 47μF on 3V Supply

Figure 13. Output Swing with 67μF on 3V Supply



Figure 14. DC-Coupled Input/AC-Coupled Output



#### **DC-COUPLED OUTPUT**

Due to the internal level shift, the OPA360 can also be DC-coupled to a video load. As shown in Figure 15, this eliminates the need for AC-coupling capacitors at the output. This is especially important in portable video applications where board space is restricted.

The DC-coupled output configuration also shows the best video performance. As seen in Figure 16, there is no line or field tilt—allowing use of the lowest power supply. In this mode, the OPA360 will safely operate down to 2.5V with no clipping of the signal.

The disadvantage with DC-coupled output is that it uses somewhat higher supply current.



Figure 15. DC-Coupled Input/DC-Coupled Output



Figure 16. DC-Coupled Output





com 12-Sep-2006

#### PACKAGING INFORMATION

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|------------------------------|
| OPA360AIDCKR     | ACTIVE                | SC70            | DCK                | 6    | 3000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| OPA360AIDCKRE4   | ACTIVE                | SC70            | DCK                | 6    | 3000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| OPA360AIDCKT     | ACTIVE                | SC70            | DCK                | 6    | 250            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| OPA360AIDCKTG4   | ACTIVE                | SC70            | DCK                | 6    | 250            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



#### TAPE AND REEL INFORMATION





| Α  | 0 | Dimension designed to accommodate the component width     |
|----|---|-----------------------------------------------------------|
| В  | 0 | Dimension designed to accommodate the component length    |
|    |   | Dimension designed to accommodate the component thickness |
| ٧  | ٧ | Overall width of the carrier tape                         |
| ГР | 1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |   |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|---------|---------|---------|------------|-----------|------------------|
| OPA360AIDCKR | SC70            | DCK                | 6 | 3000 | 179.0                    | 8.4                      | 2.2     | 2.5     | 1.2     | 4.0        | 8.0       | Q3               |
| OPA360AIDCKT | SC70            | DCK                | 6 | 250  | 179.0                    | 8.4                      | 2.25    | 2.4     | 1.22    | 4.0        | 8.0       | Q3               |





\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| OPA360AIDCKR | SC70         | DCK             | 6    | 3000 | 195.0       | 200.0      | 45.0        |
| OPA360AIDCKT | SC70         | DCK             | 6    | 250  | 195.0       | 200.0      | 45.0        |

# DCK (R-PDSO-G6)

# PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
- D. Falls within JEDEC MO-203 variation AB.



# DCK (R-PDSO-G6)



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.





## PACKAGE OPTION ADDENDUM

24-Aug-2018

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| OPA360AIDCKR     | ACTIVE | SC70         | DCK     | 6    | 3000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | AUW            | Samples |
| OPA360AIDCKRG4   | ACTIVE | SC70         | DCK     | 6    | 3000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | AUW            | Samples |
| OPA360AIDCKT     | ACTIVE | SC70         | DCK     | 6    | 250     | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | AUW            | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



# **PACKAGE OPTION ADDENDUM**

24-Aug-2018

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 3-Aug-2017

## TAPE AND REEL INFORMATION





| Α0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
|    | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       |      | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| OPA360AIDCKR | SC70 | DCK                | 6 | 3000 | 179.0                    | 8.4                      | 2.2        | 2.5        | 1.2        | 4.0        | 8.0       | Q3               |
| OPA360AIDCKR | SC70 | DCK                | 6 | 3000 | 178.0                    | 9.0                      | 2.4        | 2.5        | 1.2        | 4.0        | 8.0       | Q3               |
| OPA360AIDCKT | SC70 | DCK                | 6 | 250  | 179.0                    | 8.4                      | 2.25       | 2.4        | 1.22       | 4.0        | 8.0       | Q3               |
| OPA360AIDCKT | SC70 | DCK                | 6 | 250  | 178.0                    | 9.0                      | 2.4        | 2.5        | 1.2        | 4.0        | 8.0       | Q3               |

www.ti.com 3-Aug-2017



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| OPA360AIDCKR | SC70         | DCK             | 6    | 3000 | 195.0       | 200.0      | 45.0        |
| OPA360AIDCKR | SC70         | DCK             | 6    | 3000 | 180.0       | 180.0      | 18.0        |
| OPA360AIDCKT | SC70         | DCK             | 6    | 250  | 195.0       | 200.0      | 45.0        |
| OPA360AIDCKT | SC70         | DCK             | 6    | 250  | 180.0       | 180.0      | 18.0        |

# DCK (R-PDSO-G6)

# PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
- D. Falls within JEDEC MO-203 variation AB.



# DCK (R-PDSO-G6)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.