



Order

Now





### TPS53513

SLUSBP9C-SEPTEMBER 2013-REVISED JUNE 2018

# TPS53513 1.5-V to 18-V (4.5-V to 25-V Bias) Input, 8-A Single Synchronous Step-Down SWIFT<sup>™</sup> Converter

## 1 Features

- Integrated 13.8-mΩ and 5.9-mΩ MOSFETs With 8-A Continuous Output Current
- Supports All Ceramic Output Capacitors
- Reference Voltage 600 mV ±0.5% Tolerance
- Output Voltage Range: 0.6 V to 5.5 V
- D-CAP3<sup>™</sup> Control Mode With Fast Load-Step Response
- Auto-Skipping Eco-mode<sup>™</sup> for High Light-Load Efficiency
- FCCM for Tight Output Ripple and Voltage Requirements
- Eight Selectable Frequency Settings from 250 kHz to 1 MHz
- Precharged Start-up Capability
- Built-in Output Discharge Circuit
- Open-Drain Power-Good Output
- 3.5 mm × 4.5 mm, 28-Pin, VQFN Package
- Create a Custom Design Using the TPS53513 With the WEBENCH<sup>®</sup> Power Designer

## 2 Applications

- Server and Cloud-Computing POLs
- Broadband, Networking, and Optical Communications Infrastructure
- I/O Supplies

## **Simplified Schematic**



## 3 Description

The TPS53513 device is a small-sized, synchronous buck converter with an adaptive on-time D-CAP3 control mode. The device offers ease-of-use and low external-component count for space-conscious power systems.

Support &

Community

This device features high-performance integrated MOSFETs, accurate 0.5% 0.6-V reference, and an integrated boost switch. Competitive features include very low external-component count, fast load-transient response, auto-skip mode operation, internal soft-start control, and no requirement for compensation.

A forced continuous conduction mode (FCCM) helps meet tight voltage regulation accuracy requirements for performance DSPs and FPGAs. The TPS53513 device is available in a 28-pin VQFN package and is specified from  $-40^{\circ}$ C to  $+85^{\circ}$ C ambient temperature.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE        | BODY SIZE (NOM)   |
|-------------|----------------|-------------------|
| TPS53513    | VQFN-CLIP (28) | 4.50 mm × 3.50 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.





An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA.

1

2

#### **Table of Contents** 8 Features ..... 1

| 2 | Арр  | lications 1                        |    | 8.1         | Арр         |
|---|------|------------------------------------|----|-------------|-------------|
| 3 | Des  | cription1                          |    | 8.2         | Турі        |
| 4 | Rev  | ision History2                     | 9  | Pow         | er S        |
| 5 | Pin  | Configuration and Functions 3      | 10 | Lay         | out         |
| 6 | Spe  | cifications                        |    | 10.1        | La          |
|   | 6.1  | Absolute Maximum Ratings 4         |    | 10.2        | La          |
|   | 6.2  | ESD Ratings 4                      |    | 10.3        | Th          |
|   | 6.3  | Recommended Operating Conditions 5 | 11 | Dev         | ice a       |
|   | 6.4  | Thermal Information5               |    | 11.1        | Do          |
|   | 6.5  | Electrical Characteristics6        |    | 11.2        | Do          |
|   | 6.6  | Typical Characteristics8           |    | 11.3        | Re          |
| 7 | Deta | ailed Description 14               |    | 11.4        | Co          |
|   | 7.1  | Overview                           |    | 11.5        | Tra         |
|   | 7.2  | Functional Block Diagram 15        |    | 11.6        | Ele         |
|   | 7.3  | Feature Description                |    | 11.7        | Glo         |
|   | 7.4  | Device Functional Modes            | 12 | Mec<br>Info | han:<br>han |

| 3 | Арр  | lication and Implementation                     | 25 |
|---|------|-------------------------------------------------|----|
|   | 8.1  | Application Information                         | 25 |
|   | 8.2  | Typical Application                             | 25 |
| ) | Pow  | er Supply Recommendations                       | 29 |
| 0 | Lay  | out                                             | 30 |
|   | 10.1 | Layout Guidelines                               | 30 |
|   | 10.2 | Layout Example                                  | 31 |
|   | 10.3 | Thermal Performance                             | 32 |
| 1 | Dev  | ice and Documentation Support                   | 33 |
|   | 11.1 | Documentation Support                           | 33 |
|   | 11.2 | Documentation Support                           | 33 |
|   | 11.3 | Receiving Notification of Documentation Updates | 33 |
|   | 11.4 | Community Resources                             | 33 |
|   | 11.5 | Trademarks                                      | 33 |
|   | 11.6 | Electrostatic Discharge Caution                 | 33 |
|   | 11.7 | Glossary                                        | 34 |
| 2 | Mec  | hanical, Packaging, and Orderable               |    |
|   | Info | rmation                                         | 34 |
|   |      |                                                 |    |

## **4** Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| C | nanges from Revision B (November 2014) to Revision C Pa |    |  |  |
|---|---------------------------------------------------------|----|--|--|
| • | Added links for WEBENCH                                 | 1  |  |  |
| • | Added content to Power-Good                             | 22 |  |  |

#### Changes from Revision A (November 2013) to Revision B

| • | Added Pin Configuration and Functions section, Handling Rating table, Feature Description section, Device<br>Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout<br>section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information<br>section | . 1 |
|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| • | Changed MODE pin configuration reference from "Table 3" to "Table 4" in the <i>D-CAP3 Mode</i> section.                                                                                                                                                                                                                                   | 19  |

| Cł | anges from Original (September 2013) to Revision A Pa |    |  |
|----|-------------------------------------------------------|----|--|
| •  | Added updates to front page graphics                  | 1  |  |
| •  | Added updates to Pin Descriptions                     | 3  |  |
| •  | Added 5-V LDO and VREG Start-Up section               | 16 |  |
| •  | Added Enable, Soft Start, and Mode Selection section  | 16 |  |
| •  | Added updates to Application Information section      | 24 |  |
| •  | Added Thermal Performance section                     | 32 |  |

## EXAS **ISTRUMENTS**

www.ti.com

Page



## 5 Pin Configuration and Functions



#### **Pin Functions**

| PIN   |     | <b>u</b> (1) | DECODIDION                                                                                                                                                                                                                                                 |  |
|-------|-----|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME  | NO. | 1/0          | DESCRIPTION                                                                                                                                                                                                                                                |  |
| EN    | 3   | I            | The enable pin turns on the DC-DC switching converter.                                                                                                                                                                                                     |  |
| FB    | 23  | I            | V <sub>OUT</sub> feedback input. Connect this pin to a resistor divider between the VOUT pin and GND.                                                                                                                                                      |  |
| GND   | 22  | G            | This pin is the ground of internal analog circuitry and driver circuitry. Connect GND to the PGND plane with a short trace (For example, connect this pin to the thermal pad with a single trace and connect the thermal pad to PGND pins and PGND plane). |  |
| GND1  | 27  | I            | Connect this pin to ground. GND1 is the input of unused internal circuitry and must connect to ground.                                                                                                                                                     |  |
| GND2  | 28  | I            | Connect this pin to ground. GND2 is the input of unused internal circuitry and must connect to ground.                                                                                                                                                     |  |
| MODE  | 21  | I            | The MODE pin sets the forced continuous-conduction mode (FCCM) or Skip-mode operation. It also selects the ramp coefficient of D-CAP3 mode.                                                                                                                |  |
| NO    | 5   |              | Net connected. These size are floating internelly.                                                                                                                                                                                                         |  |
| NC    | 18  |              | Not connected. These pins are floating internally.                                                                                                                                                                                                         |  |
| DNC   | 26  | 0            | Do not connect. This pin is the output of unused internal circuitry and must be floating.                                                                                                                                                                  |  |
|       | 10  |              |                                                                                                                                                                                                                                                            |  |
|       | 11  |              |                                                                                                                                                                                                                                                            |  |
| PGND  | 12  | G            | These ground pins are connected to the return of the internal low-side MOSFET.                                                                                                                                                                             |  |
|       | 13  |              |                                                                                                                                                                                                                                                            |  |
|       | 14  |              |                                                                                                                                                                                                                                                            |  |
| PGOOD | 2   | о            | Open-drain power-good status signal which provides startup delay after the FB voltage falls within the specified limits. After the FB voltage moves outside the specified limits, PGOOD goes low within 2 µs.                                              |  |
| RF    | 1   | I            | RF is the SW-frequency configuration pin. Connect this pin to a resistor divider between VREG and GND to program different SW frequency settings.                                                                                                          |  |
|       | 6   |              |                                                                                                                                                                                                                                                            |  |
| 0.44  | 7   | 1/0          | SW/ is the output quitching terminal of the power converter. Connect this pip to the output inductor                                                                                                                                                       |  |
| 311   | 8   | 1/0          | Sive is the output switching terminal of the power converter. Connect this pin to the output inductor.                                                                                                                                                     |  |
|       | 9   |              |                                                                                                                                                                                                                                                            |  |

(1) I = Input, O = Output, P = Supply, G = Ground

TPS53513 SLUSBP9C-SEPTEMBER 2013-REVISED JUNE 2018

www.ti.com

STRUMENTS

XAS

### Pin Functions (continued)

| PIN  |          | VO <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                                                                                    |  |  |
|------|----------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME | NO.      | 10.               | DESCRIPTION                                                                                                                                                                                                                                    |  |  |
| TRIP | 25       | I/O               | TRIP is the OCL detection threshold setting pin. $I_{TRIP} = 10 \ \mu A$ at room temp, 3000 ppm/°C current is sourced and sets the OCL trip voltage. See the <i>Current Sense and Overcurrent Protection</i> section for detailed OCP setting. |  |  |
| VBST | 4        | Ρ                 | /BST is the supply rail for the high-side gate driver (boost terminal). Connect the bootstrap capacitor<br>rom this pin to the SW node. Internally connected to VREG via bootstrap PMOS switch.                                                |  |  |
| VDD  | 19       | Р                 | Power-supply input pin for controller. Input of the VREG LDO. The input range is from 4.5 to 25 V.                                                                                                                                             |  |  |
|      | 15       |                   |                                                                                                                                                                                                                                                |  |  |
| VIN  | 16<br>17 | Р                 | VIN is the conversion power-supply input pins.                                                                                                                                                                                                 |  |  |
|      |          | 17                |                                                                                                                                                                                                                                                |  |  |
| VREG | 20       | 0                 | VREG is the 5-V LDO output. This voltage supplies the internal circuitry and gate driver.                                                                                                                                                      |  |  |
| VO   | 24       | I                 | VOUT voltage input to the controller.                                                                                                                                                                                                          |  |  |

## 6 Specifications

## 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                       |                             |                   | MIN  | MAX | UNIT |
|---------------------------------------|-----------------------------|-------------------|------|-----|------|
|                                       | EN                          |                   | -0.3 | 7.7 |      |
|                                       | CIM/                        | DC                | -3   | 30  |      |
|                                       | 300                         | Transient < 10 ns | -5   | 32  |      |
|                                       | VBST                        |                   | -0.3 | 36  |      |
| Input voltage range <sup>(2)</sup>    | VBST <sup>(3)</sup>         |                   | -0.3 | 6   | V    |
|                                       | VBST when transient < 10 ns |                   |      | 38  |      |
|                                       | VDD                         |                   | -0.3 | 28  |      |
|                                       | VIN                         |                   | -0.3 | 30  |      |
|                                       | VO, FB, MODE, F             | RF                | -0.3 | 6   |      |
|                                       | PGOOD                       |                   | -0.3 | 7.7 | N/   |
| Output voltage range                  | VREG, TRIP                  |                   | -0.3 | 6   | v    |
| Junction temperature, T <sub>J</sub>  |                             |                   | -40  | 150 | °C   |
| Storage temperature, T <sub>stg</sub> |                             |                   | -55  | 150 | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltages are with respect to network ground terminal.

(3) Voltage values are with respect to the SW terminal.

## 6.2 ESD Ratings

|                    |                         |                                                                                       | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------------------------------------|-------|------|
|                    |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>                     | ±2500 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 $^{\left( 2\right) }$ | ±1500 | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                      |                                | MIN  | MAX | UNIT |
|----------------------|--------------------------------|------|-----|------|
|                      | EN                             | -0.1 | 7   |      |
|                      | SW                             | -3   | 27  |      |
|                      | VBST                           | -0.1 | 28  |      |
| Input voltage range  | VBST <sup>(1)</sup>            | -0.1 | 5.5 | V    |
|                      | VDD                            | 4.5  | 25  |      |
|                      | VIN                            | 1.5  | 18  |      |
|                      | VO, FB, MODE, RF               | -0.1 | 5.5 |      |
| Output voltage range | PGOOD                          | -0.1 | 7   | N/   |
|                      | VREG, TRIP                     | -0.1 | 5.5 | v    |
| T <sub>A</sub>       | Operating free-air temperature | -40  | 85  | °C   |

(1) Voltage values are with respect to the SW pin.

### 6.4 Thermal Information

|                       |                                                             | TPS53513        |      |
|-----------------------|-------------------------------------------------------------|-----------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                               | RVE (VQFN-CLIP) | UNIT |
|                       |                                                             | 28 PINS         |      |
| $R_{\thetaJA}$        | Junction-to-ambient thermal resistance <sup>(2)</sup>       | 37.5            |      |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance <sup>(3)</sup>    | 34.1            |      |
| $R_{\theta JB}$       | Junction-to-board thermal resistance <sup>(4)</sup>         | 18.1            | °C/M |
| ΨJT                   | Junction-to-top characterization parameter <sup>(5)</sup>   | 1.8             | °C/W |
| ΨJB                   | Junction-to-board characterization parameter <sup>(6)</sup> | 18.1            |      |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance <sup>(7)</sup> | 2.2             |      |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

(2) The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a.

(3) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

(4) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.

(5) The junction-to-top characterization parameter,  $\psi$ JT, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining R<sub>0JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7).

(6) The junction-to-board characterization parameter,  $\psi$ JB, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining R<sub>0JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7).

(7) The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

SLUSBP9C-SEPTEMBER 2013-REVISED JUNE 2018

www.ti.com

**ISTRUMENTS** 

EXAS

### 6.5 Electrical Characteristics

over operating free-air temperature range, VREG = 5 V, EN = 5 V (unless otherwise noted)

|                                            | PARAMETER                    | TEST CONDITIONS                                                          | MIN   | ТҮР  | MAX  | UNIT |
|--------------------------------------------|------------------------------|--------------------------------------------------------------------------|-------|------|------|------|
| SUPPLY CU                                  | RRENT                        |                                                                          |       |      |      |      |
| I <sub>VDD</sub>                           | VDD bias current             | $T_A = 25^{\circ}$ C, No load<br>Power conversion enabled (no switching) |       | 1350 | 1850 | μA   |
| IVDDSTBY                                   | VDD standby current          | T <sub>A</sub> = 25°C, No load<br>Power conversion disabled              |       | 850  | 1150 | μA   |
| I <sub>VIN(leak)</sub> VIN leakage current |                              | V <sub>EN</sub> = 0 V                                                    |       |      | 0.5  | μA   |
| VREF OUTP                                  | UT                           |                                                                          |       |      |      |      |
| V <sub>VREF</sub>                          | Reference voltage            | FB w/r/t GND, $T_A = 25^{\circ}C$                                        | 597   | 600  | 603  | mV   |
| V                                          | Potoronco voltago toloranco  | FB w/r/t GND, $T_J = 0^{\circ}C$ to $85^{\circ}C$                        | -0.6% |      | 0.5% |      |
| VREFTOL                                    | Reference voltage tolerance  | FB w/r/t GND, $T_J = -40^{\circ}C$ to $85^{\circ}C$                      | -0.7% |      | 0.5% |      |
| OUTPUT VO                                  | LTAGE                        |                                                                          |       |      |      |      |
| I <sub>FB</sub>                            | FB input current             | V <sub>FB</sub> = 600 mV                                                 |       | 50   | 100  | nA   |
| I <sub>VODIS</sub>                         | VO discharge current         | $V_{VO}$ = 0.5 V, Power Conversion Disabled                              | 10    | 12   | 15   | mA   |
| SMPS FREQ                                  | UENCY                        |                                                                          |       |      | ·    |      |
|                                            |                              | $V_{IN}$ = 12 V, $V_{VO}$ = 3.3 V, $R_{DR}$ < 0.041                      |       | 250  |      |      |
|                                            |                              | V <sub>IN</sub> = 12 V, V <sub>VO</sub> = 3.3 V, R <sub>DR</sub> = 0.096 |       | 300  |      |      |
|                                            |                              | V <sub>IN</sub> = 12 V, V <sub>VO</sub> = 3.3 V, R <sub>DR</sub> = 0.16  |       | 400  |      |      |
| ,                                          | $\mathcal{M}$                | $V_{IN} = 12 \text{ V}, V_{VO} = 3.3 \text{ V}, R_{DR} = 0.229$          | 500   |      |      |      |
| T <sub>SW</sub>                            | vo switching nequency /      | V <sub>IN</sub> = 12 V, V <sub>VO</sub> = 3.3 V, R <sub>DR</sub> = 0.297 |       | 600  |      | KHZ  |
|                                            |                              | V <sub>IN</sub> = 12 V, V <sub>VO</sub> = 3.3 V, R <sub>DR</sub> = 0.375 |       | 750  |      |      |
|                                            |                              | V <sub>IN</sub> = 12 V, V <sub>VO</sub> = 3.3 V, R <sub>DR</sub> = 0.461 |       | 850  |      |      |
|                                            |                              | V <sub>IN</sub> = 12 V, V <sub>VO</sub> = 3.3 V, R <sub>DR</sub> > 0.557 |       | 1000 |      |      |
| t <sub>ON(min)</sub>                       | Minimum on-time              | $T_{A} = 25^{\circ}C^{(2)}$                                              |       | 60   |      | ns   |
| t <sub>OFF(min)</sub>                      | Minimum off-time             | $T_A = 25^{\circ}C$                                                      | 175   | 240  | 310  | ns   |
| INTERNAL B                                 | OOTSTRAP SW                  | 1                                                                        |       |      |      |      |
| V <sub>F</sub>                             | Forward Voltage              | $V_{VREG-VBST}$ , $T_A = 25^{\circ}C$ , $I_F = 10 \text{ mA}$            |       | 0.15 | 0.25 | V    |
| I <sub>VBST</sub>                          | VBST leakage current         | T <sub>A</sub> = 25°C, V <sub>VBST</sub> = 33 V, V <sub>SW</sub> = 28 V  |       | 0.01 | 1.5  | μA   |
| LOGIC THRE                                 | SHOLD                        |                                                                          |       |      |      |      |
| V <sub>ENH</sub>                           | EN enable threshold voltage  |                                                                          | 1.3   | 1.4  | 1.5  | V    |
| V <sub>ENL</sub>                           | EN disable threshold voltage |                                                                          | 1.1   | 1.2  | 1.3  | V    |
| V <sub>ENHYST</sub>                        | EN hysteresis voltage        |                                                                          |       | 0.22 |      | V    |
| V <sub>ENLEAK</sub>                        | EN input leakage current     |                                                                          | -1    | 0    | 1    | μA   |
| SOFT STAR                                  | Г                            |                                                                          |       |      |      |      |
| t <sub>SS</sub>                            | Soft-start time              |                                                                          |       | 1    |      | ms   |
| PGOOD COM                                  | <b>IPARATOR</b>              |                                                                          |       |      |      |      |
|                                            |                              | PGOOD in from higher                                                     | 104%  | 108% | 111% |      |
| .,                                         |                              | PGOOD in from lower                                                      | 89%   | 92%  | 96%  |      |
| VPGTH                                      | VDDQ PGOOD threshold         | PGOOD out to higher                                                      | 113%  | 116% | 120% |      |
|                                            |                              | PGOOD out to lower                                                       | 80%   | 84%  | 87%  |      |
| I <sub>PG</sub>                            | PGOOD sink current           | V <sub>PGOOD</sub> = 0.5 V                                               | 4     | 6    |      | mA   |
|                                            | DOOD dataset                 | Delay for PGOOD going in                                                 | 0.8   | 1.0  | 1.2  | ms   |
| <sup>I</sup> PGDLY                         | PGOOD delay time             | Delay for PGOOD coming out                                               |       | 2    |      | μs   |
| I <sub>PGLK</sub>                          | PGOOD leakage current        | V <sub>PGOOD</sub> = 5 V                                                 | -1    | 0    | 1    | μΑ   |

Resistor divider ratio (R<sub>DR</sub>) is described in Equation 1.
 Specified by design. Not production tested.



## **Electrical Characteristics (continued)**

over operating free-air temperature range, VREG = 5 V, EN = 5 V (unless otherwise noted)

| PARAMETER            |                                                   | TEST CONDITIONS                                           | MIN   | TYP  | MAX  | UNIT |
|----------------------|---------------------------------------------------|-----------------------------------------------------------|-------|------|------|------|
| CURRENT D            | DETECTION                                         |                                                           | u     |      |      |      |
| R <sub>TRIP</sub>    | TRIP pin resistance range                         |                                                           | 20    |      | 50   | kΩ   |
|                      | Current limit threshold wellow                    | R <sub>TRIP</sub> = 34.8 kΩ                               | 6.2   | 8.0  | 9.8  | ^    |
| OCL                  | Current limit threshold, valley                   | R <sub>TRIP</sub> = 25.5 kΩ                               | 4.2   | 6.2  | 8.2  | A    |
|                      | Negative current limit threshold,                 | R <sub>TRIP</sub> = 34.8 kΩ                               | -10.5 | -7.9 | -5.3 | ٨    |
| OCLN                 | valley                                            | R <sub>TRIP</sub> = 25.5 kΩ                               | -8.7  | -6.1 | -3.5 | A    |
| V <sub>ZC</sub>      | Zero cross detection offset                       |                                                           |       | 0    |      | mV   |
| PROTECTIC            | <b>NS</b>                                         |                                                           |       |      | ·    |      |
| V                    | VREG undervoltage-lockout                         | Wake-up                                                   | 3.25  | 3.34 | 3.41 | V    |
| ♥VREGUVLO            | (UVLO) threshold voltage                          | Shutdown                                                  | 3.00  | 3.12 | 3.19 | v    |
| V                    | VDD LIV/L O thread and voltage                    | Wake-up (default)                                         | 4.15  | 4.25 | 4.35 | V    |
| VDDUVLO              | VDD UVLO Infeshold voltage                        | Shutdown                                                  | 3.95  | 4.05 | 4.15 | v    |
| V <sub>OVP</sub>     | Overvoltage-protection (OVP)<br>threshold voltage | OVP detect voltage                                        | 116%  | 120% | 124% |      |
| t <sub>OVPDLY</sub>  | OVP propagation delay                             | With 100-mV overdrive                                     |       | 300  |      | ns   |
| V <sub>UVP</sub>     | Undervoltage-protection (UVP) threshold voltage   | UVP detect voltage                                        | 64%   | 68%  | 71%  |      |
| t <sub>UVPDLY</sub>  | UVP delay                                         | UVP filter delay                                          |       | 1    |      | ms   |
| THERMAL S            | SHUTDOWN                                          |                                                           | L.    |      |      |      |
| -                    | Thermal shutdown threshold $\binom{2}{2}$         | Shutdown temperature                                      |       | 140  |      | °C   |
| SDN                  |                                                   | Hysteresis                                                |       | 40   |      | C    |
| LDO VOLTA            | AGE                                               |                                                           |       |      |      |      |
| V <sub>REG</sub>     | LDO output voltage                                | $V_{IN} = 12 \text{ V}, \text{ I}_{LOAD} = 10 \text{ mA}$ | 4.65  | 5    | 5.45 | V    |
| V <sub>DOVREG</sub>  | LDO low droop drop-out voltage                    | $V_{IN}$ = 4.5 V, $I_{LOAD}$ = 30 mA, $T_A$ = 25°C        |       |      | 365  | mV   |
| ILDOMAX              | LDO overcurrent limit                             | $V_{IN} = 12 V, T_A = 25^{\circ}C$                        | 170   | 200  |      | mA   |
| INTERNAL I           | MOSFETS                                           |                                                           |       |      |      |      |
| R <sub>DS(on)H</sub> | High-side MOSFET on-<br>resistance                | T <sub>A</sub> = 25°C                                     |       | 13.8 | 15.5 | mΩ   |
| R <sub>DS(on)L</sub> | Low-side MOSFET on-<br>resistance                 | $T_A = 25^{\circ}C$                                       |       | 5.9  | 7.0  | mΩ   |



## 6.6 Typical Characteristics







#### TPS53513 SLUSBP9C – SEPTEMBER 2013 – REVISED JUNE 2018

www.ti.com

















## 7 Detailed Description

## 7.1 Overview

The TPS53513 device is a high-efficiency, single-channel, synchronous-buck converter. The device suits lowoutput voltage point-of-load applications with 8-A or lower output current in computing and similar digital consumer applications. The TPS53513 device features proprietary D-CAP3 mode control combined with adaptive on-time architecture. This combination builds modern low-duty-ratio and ultra-fast load-step-response DC-DC converters in an ideal fashion. The output voltage ranges from 0.6 V to 5.5 V. The conversion input voltage ranges from 1.5 V to 18 V and the VDD input voltage ranges from 4.5 V to 25 V. The D-CAP3 mode uses emulated current information to control the modulation. An advantage of this control scheme is that it does not require a phase-compensation network outside which makes the device easy-to-use and also allows low-external component count. Adaptive on-time control tracks the preset switching frequency over a wide range of input and output voltage while increasing switching frequency as needed during load-step transient.



## 7.2 Functional Block Diagram





### 7.3 Feature Description

## 7.3.1 5-V LDO and VREG Start-Up

The TPS53513 device has an internal 5-V LDO feature using input from VDD and output to VREG. When the VDD voltage rises above 2.8 V, the internal LDO is enabled and outputs voltage to the VREG pin. The VREG voltage provides the bias voltage for the internal analog circuitry. The VREG voltage also provides the supply voltage for the gate drives.



Figure 33. Power-up Sequence Waveforms

## 7.3.2 Enable, Soft Start, and Mode Selection

The internal LDO regulator starts immediately and regulates to 5 V at the VREG pin.

When the EN pin voltage rises above the enable threshold voltage (typically 1.4 V), the controller enters its startup sequence. The controller then uses the first 400  $\mu$ s to calibrate the switching frequency setting resistance attached to the RF pin and stores the switching frequency code in internal registers. During this period, the MODE pin also senses the resistance attached to this pin to determine the operation mode. In the second phase, an internal DAC starts ramping up the reference voltage from 0 V to 0.6 V. the ramping up time is 1 ms. The device maintains smooth and constant ramp-up of the output voltage during start-up regardless of load current.

## 7.3.3 Frequency Selection

TPS53513 device lets users select the switching frequency by using the RF pin. Table 1 lists the divider ratio and some example resistor values for the switching frequency selection. The 1% tolerance resistors with a typical temperature coefficient of ±100 ppm/°C are recommended. If the design requires a tighter noise margin for more reliable SW-frequency detection, use higher performance resistors.

(1)

www.ti.com

| SWITCHING                             | RESISTOR                                           | EXAMPLE RF FREQUENCY COMBINATIONS |                        |  |  |  |  |
|---------------------------------------|----------------------------------------------------|-----------------------------------|------------------------|--|--|--|--|
| FREQUENCY<br>(f <sub>SW</sub> ) (kHz) | DIVIDER RATIO <sup>(1)</sup><br>(R <sub>DR</sub> ) | R <sub>RF_H</sub> (kΩ)            | R <sub>RF_L</sub> (kΩ) |  |  |  |  |
| 1000                                  | > 0.557                                            | 1                                 | 300                    |  |  |  |  |
| 850                                   | 0.461                                              | 180                               | 154                    |  |  |  |  |
| 750                                   | 0.375                                              | 200                               | 120                    |  |  |  |  |
| 600                                   | 0.297                                              | 249                               | 105                    |  |  |  |  |
| 500                                   | 0.229                                              | 240                               | 71.5                   |  |  |  |  |
| 400                                   | 0.16                                               | 249                               | 47.5                   |  |  |  |  |
| 300                                   | 0.096                                              | 255                               | 27                     |  |  |  |  |
| 250                                   | < 0.041                                            | 270                               | 11.5                   |  |  |  |  |

### Table 1. Switching Frequency Selection

(1) Resistor divider ratio ( $R_{DR}$ ) is described in Equation 1.

$$\mathsf{R}_{\mathsf{DR}} = \frac{\mathsf{R}_{\mathsf{RF}\_\mathsf{L}}}{\left(\mathsf{R}_{\mathsf{RF}\_\mathsf{L}} + \mathsf{R}_{\mathsf{RF}\_\mathsf{H}}\right)}$$

where

- R<sub>RF\_L</sub> is the low-side resistance of the RF pin resistor divider
- R<sub>RF H</sub> is the high-side resistance of the RF pin resistor divider

#### 7.3.4 D-CAP3 Control and Mode Selection



Vout

Figure 34. Internal RAMP Generation Circuit

The TPS53513 device uses D-CAP3 mode control to achieve fast load transient while maintaining the ease-ofuse feature. An internal RAMP is generated and fed to the VFB pin to reduce jitter and maintain stability. The amplitude of the ramp is determined by the R-C time-constant as shown in Figure 34. At different switching frequencies, ( $f_{SW}$ ) the R-C time-constant varies to maintain relatively constant RAMP amplitude.

#### 7.3.4.1 D-CAP3 Mode

From small-signal loop analysis, a buck converter using the D-CAP3 mode control architecture can be simplified as shown in Figure 35.

**TPS53513** 



The D-CAP3 control architecture includes an internal ripple generation network enabling the use of very low-ESR output capacitors such as multilayered ceramic capacitors (MLCC). No external current sensing network or voltage compensators are required with D-CAP3 control architecture. The role of the internal ripple generation network is to emulate the ripple component of the inductor current information and then combine it with the voltage feedback signal to regulate the loop operation. For any control topologies supporting no external compensation design, there is a minimum and/or maximum range of the output filter it can support. The output filter used with the TPS53513 device is a lowpass L-C circuit. This L-C filter has double pole that is described in Equation 2.

$$f_{P} = \frac{1}{2 \times \pi \times \sqrt{L_{OUT} \times C_{OUT}}}$$

Submit Documentation Feedback

18

At low frequencies, the overall loop gain is set by the output set-point resistor divider network and the internal gain of the TPS53513 device. The low frequency L-C double pole has a 180 degree in phase. At the output filter frequency, the gain rolls off at a -40dB per decade rate and the phase drops rapidly. The internal ripple generation network introduces a high-frequency zero that reduces the gain roll off from -40 dB to -20 dB per decade and increases the phase to 90 degree one decade above the zero frequency.

The inductor and capacitor selected for the output filter must be such that the double pole of Equation 2 is located close enough to the high-frequency zero so that the phase boost provided by the high-frequency zero provides adequate phase margin for the stability requirement.

| SWITCHING<br>FREQUENCIES<br>(f <sub>SW</sub> ) (kHz) | ZERO (f <sub>z</sub> ) LOCATION (kHz) |
|------------------------------------------------------|---------------------------------------|
| 250 and 300                                          | 6                                     |
| 400 and 500                                          | 7                                     |
| 600 and 750                                          | 9                                     |
| 850 and 1000                                         | 12                                    |

| Tahla | 2  | L ocating | the | Zoro |
|-------|----|-----------|-----|------|
| rapie | ∠. | Locating  | the | zero |

After identifying the application requirements, the output inductance should be designed so that the inductor peak-to-peak ripple current is approximately between 25% and 35% of the I<sub>CC(max)</sub> (peak current in the application). Use Table 2 to help locate the internal zero based on the selected switching frequency. In general, where reasonable (or smaller) output capacitance is desired, Equation 3 can be used to determine the necessary output capacitance for stable operation.



www.ti.com

(2)

Copyright © 2013–2018, Texas Instruments Incorporated



$$f_{P} = \frac{1}{2 \times \pi \times \sqrt{L_{OUT} \times C_{OUT}}} = f_{Z}$$

(3)

If MLCC is used, consider the derating characteristics to determine the final output capacitance for the design. For example, when using an MLCC with specifications of  $10-\mu$ F, X5R and 6.3 V, the deratings by DC bias and AC bias are 80% and 50%, respectively. The effective derating is the product of these two factors, which in this case is 40% and 4- $\mu$ F. Consult with capacitor manufacturers for specific characteristics of the capacitors to be used in the system/applications.

Table 3 shows the recommended output filter range for an application design with the following specifications:

- Input voltage, V<sub>IN</sub> = 12 V
- Switching frequency,  $f_{SW} = 600 \text{ kHz}$
- Output current, I<sub>OUT</sub> = 8 A

The minimum output capacitance is verified by the small-signal measurement conducted on the EVM using the following two criteria:

- Loop crossover frequency is less than one-half the switching frequency (300 kHz)
- Phase margin at the loop crossover is greater than 50 degrees

For the maximum output capacitance recommendation, simplify the procedure to adopt an unrealistically high output capacitance for this type of converter design, then verify the small-signal response on the EVM using the following one criteria:

· Phase margin at the loop crossover is greater than 50 degrees

As indicated by the phase margin, the actual maximum output capacitance ( $C_{OUT(max)}$ ) can continue to go higher. However, small-signal measurement (bode plot) should be done to confirm the design.

Select a MODE pin configuration as shown in Table 4 to in double the R-C time-constant option for the maximum output capacitance design and application. Select a MODE pin configuration to use single R-C time constant option for the normal (or smaller) output capacitance design and application.

The MODE pin also selects skip-mode or FCCM-mode operation.

| V <sub>OUT</sub><br>(V) | R <sub>LOWER</sub><br>(kΩ) | R <sub>UPPER</sub><br>(kΩ) | L <sub>оυт</sub><br>(µН) | C <sub>OUT(min)</sub><br>(µF)<br>(1) | CROSS-<br>OVER<br>(kHz) | PHASE<br>MARGIN<br>(°) | C <sub>OUT(max)</sub><br>(µF)<br>(1) | INTERNAL<br>RC SETTING<br>(µs) | INDUCTOR | I <sub>CC(max)</sub><br>(A) |   |
|-------------------------|----------------------------|----------------------------|--------------------------|--------------------------------------|-------------------------|------------------------|--------------------------------------|--------------------------------|----------|-----------------------------|---|
| 0.6                     |                            | 0                          | 0.36                     | 3 × 100                              | 247                     | 70                     |                                      | 40                             | 220/     |                             |   |
| 0.6                     |                            | 0                          | PIMB065T-R36MS           |                                      | 48                      | 62                     | 30 x 100                             | 80                             | 33%      |                             |   |
| 1.0                     |                            | 10                         | 0.68                     | 9 × 22                               | 207                     | 53                     |                                      | 40                             | 220/     |                             |   |
| 1.2                     | 1.2 10 F                   | PIMB065T-R68MS             |                          | 25                                   | 84                      | 30 x 100               | 80                                   | 5578                           |          |                             |   |
| 2.5                     | 10 21.6                    | 10 21.6                    | 24.6                     | 1.2                                  | 4 × 22                  | 185                    | 57                                   |                                | 40       | 2.40/                       | 0 |
| 2.5                     | 10                         | 31.0                       | PIMB065T-1R2MS           |                                      | 11                      | 63                     | 30 x 100                             | 80                             | 34%      | ð                           |   |
| 2.2                     |                            | 45.0                       | 1.5                      | 3 × 22                               | 185                     | 57                     |                                      | 40                             | 220/     |                             |   |
| 3.3                     | 3.3 45.3                   | 45.5                       | PIMB065T-1R5MS           |                                      | 9                       | 59                     | 30 x 100                             | 80                             | 33%      |                             |   |
| <b>. . .</b>            |                            | 2.2                        |                          | 2 × 22                               | 185                     | 51                     |                                      | 40                             | 0.00/    |                             |   |
| 5.5                     | 62.5                       | PIMB065T-2R2MS             |                          | 7                                    | 58                      | 30 x 100               | 80                                   | 20%                            |          |                             |   |

**Table 3. Recommended Component Values** 

(1) All  $C_{OUT(min)}$  and  $C_{OUT(max)}$  capacitor specifications are 1206, X5R, 10 V.

For higher output voltage at or above 2.0 V, additional phase boost might be required to secure sufficient phase margin due to phase delay/loss for higher output voltage (large on-time  $(t_{ON})$ ) setting in a fixed on time topology based operation.

A feedforward capacitor placing in parallel with R<sub>UPPER</sub> is found to be very effective to boost the phase margin at loop crossover. Refer to TI application note SLVA289 for details.

| MODE<br>SELECTION | ACTION           | R <sub>MODE</sub><br>(kΩ) | R-C TIME<br>CONSTANT (µs) | SV<br>FRE<br>f | SWITCHING<br>FREQUENCIES<br>f <sub>SW</sub> (kHz) |      |
|-------------------|------------------|---------------------------|---------------------------|----------------|---------------------------------------------------|------|
|                   |                  |                           | 60                        | 250            | and                                               | 300  |
|                   | Pull down to GND | 0                         | 50                        | 400            | and                                               | 500  |
|                   |                  | 0                         | 40                        | 600            | and                                               | 750  |
| Skip Modo         |                  |                           | 30                        | 850            | and                                               | 1000 |
| Skip wode         |                  |                           | 120                       | 250            | and                                               | 300  |
|                   |                  | 150                       | 100                       | 400            | and                                               | 500  |
|                   |                  | 150                       | 80                        | 600            | and                                               | 750  |
|                   |                  |                           | 60                        | 850            | and                                               | 1000 |
|                   |                  |                           | 60                        | 250            | and                                               | 300  |
|                   | Connect to       | 20                        | 50                        | 400            | and                                               | 500  |
|                   |                  |                           | 40                        | 600            | and                                               | 750  |
| ECCM(1)           |                  |                           | 30                        | 850            | and                                               | 1000 |
| FCCINI            | PGOOD            |                           | 120                       | 250            | and                                               | 300  |
|                   |                  | 150                       | 100                       | 400            | and                                               | 500  |
|                   |                  | 150                       | 80                        | 600            | and                                               | 750  |
|                   |                  |                           | 60                        | 850            | and                                               | 1000 |
|                   |                  |                           | 120                       | 250            | and                                               | 300  |
| ECCM              | Connect to V/REC | 0                         | 100                       | 400            | and                                               | 500  |
| FCCM              | Connect to VREG  | 0                         | 80                        | 600            | and                                               | 750  |
|                   |                  |                           | 60                        | 850            | and                                               | 1000 |

#### Table 4. Mode Selection and Internal RAMP R-C Time Constant

(1) Device goes into Forced CCM (FCCM) after PGOOD becomes high.

### 7.3.4.2 Sample and Hold Circuitry



Figure 36. Sample and Hold Logic Circuitry (Patent Pending)

The sample and hold circuitry is the difference between D-CAP3 and D-CAP2. The sample and hold circuitry, which is an advance control scheme to boost output voltage accuracy higher on the device, is one of features of the device. The sample and hold circuitry generates a new DC voltage of CSN instead of the voltage which is produced by  $R_{C2}$  and  $C_{C2}$  which allows for tight output-voltage accuracy and makes the device more competitive.

| Submit Documentation Feedback |  |
|-------------------------------|--|

20

www.ti.com



TPS53513 SLUSBP9C – SEPTEMBER 2013 – REVISED JUNE 2018



## 7.3.4.3 Adaptive Zero-Crossing

The TPS53513 device uses an adaptive zero-crossing circuit to perform optimization of the zero inductor-current detection during skip-mode operation. This function allows ideal low-side MOSFET turn-off timing. The function also compensates the inherent offset voltage of the Z-C comparator and delay time of the Z-C detection circuit. Adaptive zero-crossing prevents SW-node swing-up caused by too-late detection and minimizes diode conduction period caused by too-early detection. As a result, the device delivers better light-load efficiency.



### 7.3.5 Power-Good

The TPS53513 device has power-good output that indicates high when switcher output is within the target. The power-good function is activated after the soft-start operation is complete. If the output voltage becomes within  $\pm 8\%$  of the target value, internal comparators detect the power-good state and the power-good signal becomes high after a 1-ms internal delay. If the output voltage goes outside of  $\pm 16\%$  of the target value, the power-good signal becomes low after a 2- $\mu$ s internal delay. The power-good output is an open-drain output and must be pulled up externally.

In applications or end systems where PGOOD signal is needed by the load to sequence additional voltage supplies, take care to ensure both threshold and noise level/duration are within the design specification. This is especially true when the PGOOD signal is pulled up to the VREG supply. Because VREG is also being used to supply the internal FET gate drivers, during the active switching of the FETs, switching spikes associated with charging and discharging of the input parasitic capacitance of the FETs can be coupled on the VREG supply.

There are 3 intrinsic factors to consider:

- 1. Level of the spike. The typical spike level could be a few hundred millivolts below VREG. For worst case design, consider using -500 mV.
- 2. Duration of the spike. The worst case spike duration could reach 150 ns.
- 3. DC level of the VREG supply. The DC variation of VREG supply can be found in *Electrical Characteristics*.

Last, when laying out the TPS53513, follow the *Layout Guidelines* closely to minimize the noise impact to the VREG supply. In situations where layout cannot be optimized further, secure real-time measurement to ensure PGOOD design has sufficient margin.

#### 7.3.6 Current Sense and Overcurrent Protection

The TPS53513 device has cycle-by-cycle overcurrent limiting control. The inductor current is monitored during the OFF state and the controller maintains the OFF state during the period that the inductor current is larger than the overcurrent trip level. To provide good accuracy and a cost-effective solution, the TPS53513 device supports temperature compensated MOSFET  $R_{DS(on)}$  sensing. Connect the TRIP pin to GND through the trip-voltage setting resistor,  $R_{TRIP}$ . The TRIP pin sources  $I_{TRIP}$  current, which is 10  $\mu$ A typically at room temperature, and the trip level is set to the OCL trip voltage  $V_{TRIP}$  as shown in Equation 4.

 $V_{\text{TRIP}} = R_{\text{TRIP}} \times I_{\text{TRIP}}$ 

where

- $\bullet \quad V_{\text{TRIP}} \text{ is in } mV \\$
- $R_{TRIP}$  is in k $\Omega$
- $I_{TRIP}$  is in  $\mu A$

(4)

The inductor current is monitored by the voltage between the GND pin and SW pin so that the SW pin is properly connected to the drain pin of the low-side MOSFET. I<sub>TRIP</sub> has a 3000-ppm/°C temperature slope to compensate the temperature dependency of R<sub>DS(on)</sub>. The GND pin acts as the positive current-sensing node. Connect the GND pin to the proper current sensing device, (for example, the source pin of the low-side MOSFET.)

Because the comparison occurs during the OFF state,  $V_{TRIP}$  sets the valley level of the inductor current. Thus, the load current at the overcurrent threshold,  $I_{OCP}$ , is calculated as shown in Equation 5.

$$I_{OCP} = \frac{V_{TRIP}}{\left(8 \times R_{DS(on)}\right)} + \frac{I_{IND(ripple)}}{2} = \frac{V_{TRIP}}{\left(8 \times R_{DS(on)L}\right)} + \frac{1}{2 \times L \times f_{SW}} \times \frac{\left(V_{IN} - V_{OUT}\right) \times V_{OUT}}{V_{IN}}$$

where

• R<sub>DS(on)L</sub> is the on-resistance of the low-side MOSFET

•  $R_{TRIP}$  is in k $\Omega$ 

(5)

Equation 5 calculates the typical DC OCP level (typical low-side on-resistance  $[R_{DS(on)}]$  of 5.9 m $\Omega$  should be used); to design for worst case minimum OCP, maximum low-side on-resistance value of 8 m $\Omega$  should be used.

During an overcurrent condition, the current to the load exceeds the current to the output capacitor thus the output voltage tends to decrease. Eventually, the output voltage crosses the undervoltage-protection threshold and shuts down.

For the TPS53513 device, the overcurrent protection maximum is recommended up to 12 A only.



#### 7.3.7 Overvoltage and Undervoltage Protection

The TPS53513 device monitors a resistor-divided feedback voltage to detect overvoltage and undervoltage. When the feedback voltage becomes lower than 68% of the target voltage, the UVP comparator output goes high and an internal UVP delay counter begins counting. After 1 ms, the TPS53513 device latches OFF both high-side and low-side MOSFETs drivers. The UVP function enables after soft-start is complete.

When the feedback voltage becomes higher than 120% of the target voltage, the OVP comparator output goes high and the circuit latches OFF the high-side MOSFET driver and turns on the low-side MOSFET until reaching a negative current limit. Upon reaching the negative current limit, the low-side FET is turned off and the high-side FET is turned on again for a minimum on-time. The TPS53513 device operates in this cycle until the output voltage is pulled down under the UVP threshold voltage for 1 ms. After the 1-ms UVP delay time, the high-side FET is latched off and low-side FET is latched on. The fault is cleared with a reset of VDD or by retoggling the EN pin.

#### 7.3.8 Out-Of-Bounds Operation

The device has an out-of-bounds (OOB) overvoltage protection that protects the output load at a much lower overvoltage threshold of 8% above the target voltage. OOB protection does not trigger an overvoltage fault, so the device is not latched off after an OOB event. OOB protection operates as an early no-fault overvoltage-protection mechanism. During the OOB operation, the controller operates in forced PWM mode only by turning on the low-side FET. Turning on the low-side FET beyond the zero inductor current quickly discharges the output capacitor thus causing the output voltage to fall quickly toward the setpoint. During the operation, the cycle-by-cycle negative current limit is also activated to ensure the safe operation of the internal FETs.

### 7.3.9 UVLO Protection

The TPS53513 device monitors the voltage on the VDD pin. If the VDD pin voltage is lower than the UVLO offthreshold voltage, the switch mode power supply shuts off. If the VDD voltage increases beyond the UVLO onthreshold voltage, the controller turns back on. UVLO is a nonlatch protection.

#### 7.3.10 Thermal Shutdown

The TPS53513 device monitors internal temperature. If the temperature exceeds the threshold value (typically 140°C), TPS53513 device shuts off. When the temperature falls approximately 40°C below the threshold value, the device turns on. Thermal shutdown is a nonlatch protection.

## 7.4 Device Functional Modes

#### 7.4.1 Auto-Skip Eco-mode Light Load Operation

While the MODE pin is pulled to GND directly or through 150-k $\Omega$  resistor, the TPS53513 device automatically reduces the switching frequency at light-load conditions to maintain high efficiency. This section describes the operation in detail.

As the output current decreases from heavy load condition, the inductor current also decreases until the rippled valley of the inductor current touches zero level. Zero level is the boundary between the continuous-conduction and discontinuous-conduction modes. The synchronous MOSFET turns off when this zero inductor current is detected. As the load current decreases further, the converter runs into discontinuous-conduction mode (DCM). The on-time is maintained to a level approximately the same as during continuous-conduction mode operation so that discharging the output capacitor with a smaller load current to the level of the reference voltage requires more time. The transition point to the light-load operation  $I_{O(LL)}$  (for example: the threshold between continuous-and discontinuous-conduction mode) is calculated as shown in Equation 6.

$$I_{OUT(LL)} = \frac{1}{2 \times L \times f_{SW}} \times \frac{(V_{IN} - V_{OUT}) \times V_{OUT}}{V_{IN}}$$

where

• f<sub>SW</sub> is the PWM switching frequency

Using only ceramic capacitors is recommended for Auto-skip mode.



## **Device Functional Modes (continued)**

#### 7.4.2 Forced Continuous-Conduction Mode

When the MODE pin is tied to the PGOOD pin through a resistor, the controller operates in continuous conduction mode (CCM) during light-load conditions. During CCM, the switching frequency maintained to an almost constant level over the entire load range which is suitable for applications requiring tight control of the switching frequency at the cost of lower efficiency.



## 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 8.1 Application Information

The TPS53513 device is a high-efficiency, single-channel, synchronous-buck converter. The device suits lowoutput voltage point-of-load applications with 8-A or lower output current in computing and similar digital consumer applications.

## 8.2 Typical Application

This design example describes a D-CAP3-mode, 8-A synchronous buck converter with integrated MOSFETs. The device provides a fixed 1.2-V output at up to 8 A from a 12-V input bus.



Figure 43. Application Circuit Diagram

## Typical Application (continued)

## 8.2.1 Design Requirements

This design uses the parameters listed in Table 5.

|                     |                           | rabio of Boolgit Example opeenieu                                                              |     |       |     |           |
|---------------------|---------------------------|------------------------------------------------------------------------------------------------|-----|-------|-----|-----------|
|                     | PARAMETER                 | TEST CONDITIONS                                                                                | MIN | TYP   | MAX | UNIT      |
| INPUT C             | CHARACTERISTIC            |                                                                                                |     |       |     |           |
| V <sub>IN</sub>     | Voltage range             |                                                                                                | 5   | 12    | 18  | V         |
| I <sub>MAX</sub>    | Maximum input current     | V <sub>IN</sub> = 5 V, I <sub>OUT</sub> = 8 A                                                  |     | 2.5   |     | А         |
|                     | No load input current     | $V_{IN}$ = 12 V, $I_{OUT}$ = 0 A with auto skip mode                                           |     | 1     |     | mA        |
| OUTPU               | T CHARACTERISTICS         |                                                                                                |     |       |     |           |
| V <sub>OUT</sub>    | Output voltage            |                                                                                                |     | 1.2   |     | V         |
|                     | Output voltage regulation | Line regulation,<br>5 V $\leq$ V <sub>IN</sub> $\leq$ – 14 V with FCCM                         |     | 0.2%  |     |           |
|                     |                           | Load regulation,<br>$V_{IN} = 12 \text{ V}, 0 \text{ A} \le I_{OUT} \le 8 \text{ A with FCCM}$ |     | 0.5%  |     |           |
| V <sub>RIPPLE</sub> | Output voltage ripple     | $(V_{IN} = 12 \text{ V}, I_{OUT} = 8 \text{ A with FCCM}$                                      |     | 10    |     | $mV_{PP}$ |
| ILOAD               | Output load current       |                                                                                                | 0   |       | 8   | ٨         |
| I <sub>OVER</sub>   | Output over current       |                                                                                                |     | 11    |     | A         |
| t <sub>SS</sub>     | Soft-start time           |                                                                                                |     | 1     |     | ms        |
| SYSTEM              | IS CHARACTERISTICS        |                                                                                                | ·   |       |     |           |
| f <sub>SW</sub>     | Switching frequency       |                                                                                                |     | 1     |     | MHz       |
| η                   | Peak efficiency           | V <sub>IN</sub> = 12 V, V <sub>OUT</sub> = 1.2 V ,I <sub>OUT</sub> = 4 A                       |     | 88.5% |     |           |
|                     | Full load efficiency      | $V_{IN} = 12 \text{ V}, V_{OUT} = 1.2 \text{ V}, I_{OUT} = 8 \text{ A}$                        |     | 86.9% |     |           |
| T <sub>A</sub>      | Operating temperature     |                                                                                                |     | 25    |     | °C        |
|                     |                           |                                                                                                |     |       |     |           |

## **Table 5. Design Example Specifications**

## 8.2.2 Detailed Design Procedure

The external components selection is a simple process using D-CAP3 mode. Select the external components using the following steps

#### 8.2.2.1 Choose the Switching Frequency

The switching frequency is configured by the resistor divider on the RF pin. Select one of eight switching frequencies from 250 kHz to 1 MHz. Refer to Table 1 for the relationship between the switching frequency and resistor-divider configuration.

#### 8.2.2.2 Choose the Operation Mode

Select the operation mode using Table 4.

## 8.2.2.3 Choose the Inductor

Determine the inductance value to set the ripple current at approximately ½ to ½ of the maximum output current. Larger ripple current increases output ripple voltage, improves signal-to-noise ratio, and helps to stabilize operation.

$$L = \frac{1}{I_{\text{IND}(\text{ripple})} \times f_{\text{SW}}} \times \frac{\left(V_{\text{IN}(\text{max})} - V_{\text{OUT}}\right) \times V_{\text{OUT}}}{V_{\text{IN}(\text{max})}} = \frac{3}{I_{\text{OUT}(\text{max})} \times f_{\text{SW}}} \times \frac{\left(V_{\text{IN}(\text{max})} - V_{\text{OUT}}\right) \times V_{\text{OUT}}}{V_{\text{IN}(\text{max})}}$$
$$= \frac{3}{6 \times 500 \text{ kHz}} \times \frac{\left(12 \text{ V} - 1.2 \text{ V}\right) \times 1.2 \text{ V}}{12 \text{ V}} = 1.08 \,\mu\text{H}$$
(7)

The inductor requires a low DCR to achieve good efficiency. The inductor also requires enough room above peak inductor current before saturation. The peak inductor current is estimated using Equation 8.



$$I_{\text{IND}(\text{peak})} = \frac{V_{\text{TRIP}}}{8 \times R_{\text{DS}(\text{on})}} + \frac{1}{L \times f_{\text{SW}}} \times \frac{\left(V_{\text{IN}(\text{max})} - V_{\text{OUT}}\right) \times V_{\text{OUT}}}{V_{\text{IN}(\text{max})}} = \frac{10\,\mu\text{A} \times R_{\text{TRIP}}}{8 \times 5.9\,\text{m}\Omega} + \frac{1}{1\mu\text{H} \times 500\,\text{kHz}} \times \frac{\left(12\,\text{V} - 1.2\,\text{V}\right) \times 1.2\,\text{V}}{12\,\text{V}}$$
(8)

#### 8.2.2.4 Choose the Output Capacitor

The output capacitor selection is determined by output ripple and transient requirement. When operating in CCM, the output ripple has two components as shown in Equation 9. Equation 10 and Equation 11 define these components.

$$V_{\text{RIPPLE}} = V_{\text{RIPPLE(C)}} + V_{\text{RIPPLE(ESR)}}$$

$$I_{\text{L(ripple)}}$$
(9)

$$V_{\text{RIPPLE}(C)} = \frac{L(npple)}{8 \times C_{\text{OUT}} \times f_{\text{SW}}}$$
(10)  
$$V_{\text{RIPPLE}(\text{ESR})} = I_{L(npple)} \times \text{ESR}$$
(11)

#### 8.2.2.5 Determine the Value of R1 and R2

The output voltage is programmed by the voltage-divider resistors, R1 and R2, shown in Equation 12. Connect R1 between the VFB pin and the output, and connect R2 between the VFB pin and GND. The recommended R2 value is from 1 k $\Omega$  to 20 k $\Omega$ . Determine R1 using Equation 12.

$$R1 = \frac{V_{OUT} - 0.6}{0.6} \times R2 = \frac{1.2 \, V - 0.6}{0.6} \times 10 \, k\Omega = 10 \, k\Omega \tag{12}$$

#### 8.2.3 Application Curves



Copyright © 2013–2018, Texas Instruments Incorporated

TEXAS **INSTRUMENTS** 

#### **TPS53513**

SLUSBP9C-SEPTEMBER 2013-REVISED JUNE 2018





TPS53513 SLUSBP9C – SEPTEMBER 2013 – REVISED JUNE 2018



## 9 Power Supply Recommendations

The devices are designed to operate from an input voltage supply range between 1.5 V and 18 V (4.5 V to 25 V biased). This input supply must be well regulated. Proper bypassing of input supplies and internal regulators is also critical for noise performance, as is PCB layout and grounding scheme. See the recommendations in the *Layout* section.

## 10 Layout

## **10.1 Layout Guidelines**

Before beginning a design using the TPS53513 device, consider the following:

- Place the power components (including input and output capacitors, the inductor, and the DPA02259 device) on the solder side of the PCB. To shield and isolate the small signal traces from noisy power lines, insert and connect at least one inner plane to ground.
- All sensitive analog traces and components such as VFB, PGOOD, TRIP, MODE, and RF must be placed away from high-voltage switching nodes such as SW and VBST to avoid coupling. Use internal layers as ground planes and shield the feedback trace from power traces and components.
- GND (pin 22) must be connected directly to the thermal pad. Connect the thermal pad to the PGND terminals and then to the GND plane.
- The GND1 terminal (pin 27) and the GND2 terminal (pin 28) are not actual GND terminals and neither of these terminals should be used for dedicated ground connection. The recommendation is to connect GND1 terminal (pin 27) and the GND2 terminal (pin 28) to the nearby ground.
- Place the VIN decoupling capacitors as close to the VIN and PGND terminals as possible to minimize the input AC-current loop.
- Place the feedback resistor near the device to minimize the VFB trace distance.
- Place the frequency-setting resistor (R<sub>RF</sub>), OCP-setting resistor (R<sub>TRIP</sub>) and mode-setting resistor (R<sub>MODE</sub>) close to the device. Use the common GND via to connect the resistors to the GND plane if applicable.
- Place the VDD and VREG decoupling capacitors as close to the device as possible. Provide GND vias for each decoupling capacitor and ensure the loop is as small as possible.
- This design defines the PCB trace as a switch node, which connects the SW terminals and high-voltage side of the inductor. The switch node should be as short and wide as possible.
- Use separated vias or trace to connect SW node to the snubber, bootstrap capacitor, and ripple-injection resistor. Do not combine these connections.
- Place one more small capacitor (2.2-nF, 0402 size) between the VIN and PGND terminals. This capacitor must be placed as close to the device as possible.
- TI recommends placing a snubber between the SW shape and GND shape for effective ringing reduction. The value of snubber design starts at 3  $\Omega$  + 470 pF.
- Consider R-C-C<sub>C</sub> network (ripple injection network) component placement and place the AC coupling capacitor, C<sub>C</sub>, close to the device, and R and C close to the power stage. (Application designs with output capacitance lower than the minimum may require only an R-C-C network. In this case, Bode plot verification is needed to validate the design).
- See Figure 56 for the layout recommendation.

30 Submit Documentation Feedback



## 10.2 Layout Example



Figure 56. Layout Recommendation



## **10.3 Thermal Performance**



 $T_{A} = 23^{\circ}C, \ f_{SW} = 500 \ \text{kHz}, \ V_{IN} = 12 \ \text{V}, \ V_{OUT} = 1.24 \ \text{V}, \ I_{OUT} = 8 \ \text{A}, \ R_{BOOT} = 0 \ \Omega, \ \text{SNB} = 3 \ \Omega + 470 \ \text{pF}$ Inductor: L<sub>OUT</sub> = 1 µH, PIMB103T-1R0MS-63, 10 mm × 11.2 mm × 3 mm, 5.3 mΩ

Figure 57. SP1: 43°C (TPS53513), SP2: 35.1°C (Inductor)



## **11** Device and Documentation Support

## **11.1 Documentation Support**

### 11.1.1 Custom Design With WEBENCH® Tools

Click here to create a custom design using the TPS53513 device with the WEBENCH® Power Designer.

- 1. Start by entering the input voltage ( $V_{IN}$ ), output voltage ( $V_{OUT}$ ), and output current ( $I_{OUT}$ ) requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
- 3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- Run electrical simulations to see important waveforms and circuit performance
- Run thermal simulations to understand board thermal performance
- · Export customized schematic and layout into popular CAD formats
- Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at www.ti.com/WEBENCH.

## **11.2 Documentation Support**

### 11.2.1 Related Documentation

For related documentation see the following:

Optimizing Transient Response of Internally Compensated dc-dc Converters With Feedforward Capacitor

## 11.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

## **11.4 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

## 11.5 Trademarks

D-CAP3, SWIFT, Eco-mode, E2E are trademarks of Texas Instruments. WEBENCH is a registered trademark of Texas Instruments. All other trademarks are the property of their respective owners.

#### 11.6 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

TEXAS INSTRUMENTS

www.ti.com

## 11.7 Glossary

### SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



5-Oct-2018

## PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan                 | Lead/Ball Finish  | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|--------------------------|-------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                      | (6)               | (3)                 |              | (4/5)          |         |
| DPA02259RVER     | ACTIVE | VQFN-CLIP    | RVE     | 28   | 3000    | Pb-Free (RoHS<br>Exempt) | CU NIPDAU         | Level-2-260C-1 YEAR | -40 to 85    | TPS53513       | Samples |
| TPS53513RVER     | ACTIVE | VQFN-CLIP    | RVE     | 28   | 3000    | Pb-Free (RoHS<br>Exempt) | CU NIPDAU   CU SN | Level-2-260C-1 YEAR | -40 to 85    | TPS53513       | Samples |
| TPS53513RVET     | ACTIVE | VQFN-CLIP    | RVE     | 28   | 250     | Pb-Free (RoHS<br>Exempt) | CU NIPDAU   CU SN | Level-2-260C-1 YEAR | -40 to 85    | TPS53513       | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



5-Oct-2018

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Il dimensions are nomina | I               |                    |      |      |                          |                          |            |            |            |            |           |                  |
|--------------------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                   | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TPS53513RVER             | VQFN-<br>CLIP   | RVE                | 28   | 3000 | 330.0                    | 12.4                     | 3.8        | 4.8        | 1.18       | 8.0        | 12.0      | Q1               |
| TPS53513RVER             | VQFN-<br>CLIP   | RVE                | 28   | 3000 | 330.0                    | 12.4                     | 3.71       | 4.71       | 1.1        | 8.0        | 12.0      | Q1               |
| TPS53513RVET             | VQFN-<br>CLIP   | RVE                | 28   | 250  | 180.0                    | 12.4                     | 3.8        | 4.8        | 1.18       | 8.0        | 12.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

10-May-2019



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS53513RVER | VQFN-CLIP    | RVE             | 28   | 3000 | 370.0       | 355.0      | 55.0        |
| TPS53513RVER | VQFN-CLIP    | RVE             | 28   | 3000 | 367.0       | 367.0      | 35.0        |
| TPS53513RVET | VQFN-CLIP    | RVE             | 28   | 250  | 195.0       | 200.0      | 45.0        |

## **MECHANICAL DATA**



- C. Quad Flatpack, No-leads (QFN) package configuration.
- D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. E. Falls within JEDEC MO-220.



# RVE (R-PVQFN-N28)

## PLASTIC QUAD FLATPACK NO-LEAD

### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.









NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat-Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Electroformed stencils offer adequate release at thicker values/lower Area Ratios. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- E. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2019, Texas Instruments Incorporated