

**[AFE7070](http://www.ti.com/product/afe7070?qgpn=afe7070)**

<span id="page-0-0"></span>

**[www.ti.com](http://www.ti.com)** SLOS761D – FEBRUARY 2012–REVISED JANUARY 2013

## **Dual 14-Bit 65-MSPS Digital-to-Analog Converter With Integrated Analog Quadrature Modulator**

**Check for Samples: [AFE7070](http://www.ti.com/product/afe7070#samples)**

- 
- -
	- **– 334 mW Analog Output Mode**
- **DESCRIPTION • Interleaved CMOS Input, 1.8–3.3 <sup>V</sup> IOVDD**
- 
- 
- 
- 
- 
- 
- 
- with the analog RF output. **• Package: 48-Pin QFN (7-mm × 7-mm)**

## **<sup>1</sup>FEATURES APPLICATIONS**

- **• Maximum Sample Rate: 65 MSPS • Low-Power, Compact Software-Defined Radios**
- **• Low Power: • Femto- and Pico-Cell BTS**
- **– 325 mW LVDS Output Mode • Clock Frequency Translation**

The AFE7070 is a dual 14-bit 65-MSPS digital-to- **• Incertable and DAC** analog converter (DAC) with integrated, **Clocks analog** converter (DAC) with integrated, **programmable fourth-order baseband filter and** analog quadrature modulator. The AFE7070 includes **• 3- or 4-pin SPI Interface for Register** analog quadrature modulator. The AFE7070 includes **Programming**<br> **Programming**<br> **Complex NCO (DDS): 32-Bit Frequency 16-Bit**<br> **Complex NCO (DDS): 32-Bit Frequency 16-Bit**<br> **Complex NCO (DDS): 32-Bit Frequency 16-Bit**<br> **Complex NCO (DDS): 32-Bit Frequency 16-Bit** numerically controlled oscillator for frequency **• Complex NCO (DDS): 32-Bit Frequency, 16-Bit** generation/translation, and <sup>a</sup> quadrature modulator **Phase** correction circuit, providing LO and sideband **• Quadrature Modulator Correction: Gain,** suppression capability. The AFE7070 has an **Phase, Offset for Sideband and LO** interleaved 14-bit 1.8-V to 3.3-V CMOS input. The **Suppression**<br>AFE7070 provides 20 MHz of RF signal bandwidth **Suppression** AFE7070 provides 20 MHz of RF signal bandwidth **• Analog Baseband Filter With Programmable** with an RF output frequency range of 100 MHz to 2.7 **Bandwidth: 20-MHz Maximum RF Bandwidth** GHz. An optional LVDS output can be used to convert the quadrature modulator output to a clock **• RF Ouput: Analog (linear) or LVDS (Clock)** signal up to 800 MHz. Total power consumption is **• RF Frequency Range: 100 MHz to 2.7 GHz** less than 350 mW with the LVDS output and 334 mW

> The AFE7070 package is a  $7$ -mm  $\times$  7mm 48-pin QFN package. The AFE7070 is specified over the full industrial temperature range (–40°C to 85°C).

<span id="page-0-1"></span>

### **AVAILABLE OPTIONS**



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

## **[AFE7070](http://www.ti.com/product/afe7070?qgpn=afe7070)**

SLOS761D – FEBRUARY 2012–REVISED JANUARY 2013 **[www.ti.com](http://www.ti.com)**

**EXAS STRUMENTS** 



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## **BLOCK DIAGRAM**



### **PIN CONFIGURATION**



P0023-25



### **PIN FUNCTIONS**



**STRUMENTS** 

**EXAS** 

### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>



(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) Measured with respect to GND

### **DC ELECTRICAL CHARACTERISTICS**

Typical values at  $T_A = 25^{\circ}$ C, full temperature range is  $T_{MIN} = -40^{\circ}$ C to  $T_{MAX} = 85^{\circ}$ C, DAC sampling rate = 65 MSPS, DVDD18  $= 1.8$  V, CLKVDD18 = 1.8 V, DACVDD18 = 1.8 V, IOVDD = 3.3 V, DACVDD33 = 3.3 V, MODVDD33 = 3.3 V, analog output (unless otherwise noted)





## **DC ELECTRICAL CHARACTERISTICS (continued)**

Typical values at T<sub>A</sub> = 25°C, full temperature range is T<sub>MIN</sub> = –40°C to T<sub>MAX</sub> = 85°C, DAC sampling rate = 65 MSPS, DVDD18 = 1.8 V, CLKVDD18 = 1.8 V, DACVDD18 = 1.8 V, IOVDD = 3.3 V, DACVDD33 = 3.3 V, MODVDD33 = 3.3 V, analog output (unless otherwise noted)





## **ELECTRICAL CHARACTERISTICS**

Typical values at T<sub>A</sub> = 25°C, full temperature range is T<sub>MIN</sub> = –40°C to T<sub>MAX</sub> = 85°C, DAC sampling rate = 65 MSPS, DVDD18 = 1.8 V, CLKVDD18 = 1.8 V, DACVDD18 = 1.8 V, FUSEVDD18 = 1.8 V, IOVDD = 3.3 V, DACVDD33 = 3.3 V, MODVDD33 = 3.3 V, analog output (unless otherwise noted)





## **AC ELECTRICAL CHARACTERISTICS**

Typical values at T<sub>A</sub> = 25°C, full temperature range is T<sub>MIN</sub> = –40°C to T<sub>MAX</sub> = 85°C, DAC sampling rate = 65 MSPS, DVDD18 = 1.8 V, CLKVDD18 = 1.8 V, DACVDD18 = 1.8 V, FUSEVDD18 = 1.8 V, IOVDD = 3.3 V, DACVDD33 = 3.3 V, MODVDD33 = 3.3 V, analog output (unless otherwise noted)

<span id="page-6-0"></span>

## **AC ELECTRICAL CHARACTERISTICS (continued)**

Typical values at T<sub>A</sub> = 25°C, full temperature range is T<sub>MIN</sub> = –40°C to T<sub>MAX</sub> = 85°C, DAC sampling rate = 65 MSPS, DVDD18 = 1.8 V, CLKVDD18 = 1.8 V, DACVDD18 = 1.8 V, FUSEVDD18 = 1.8 V, IOVDD = 3.3 V, DACVDD33 = 3.3 V, MODVDD33 = 3.3 V, analog output (unless otherwise noted)



**STRUMENTS** 

<span id="page-8-0"></span>**[www.ti.com](http://www.ti.com)** SLOS761D – FEBRUARY 2012–REVISED JANUARY 2013

### **TYPICAL PERFORMANCE PLOTS**

 $T_A = 25^{\circ}$ C, DAC sampling rate = 65 MSPS, single-tone IF = 1.1 MHz, two-tone IF = 1 MHz and 2 MHz, DVDD18 = 1.8 V, CLKVDD18 = 1.8 V, DACVDD18 = 1.8 V, FUSEVDD18 = 1.8 V, IOVDD = 3.3 V, DACVDD33 = 3.3 V, MODVDD33 = 3.3 V, analog output, unless otherwise noted



CW Digital Input Power (dBFS) G003







**TYPICAL PERFORMANCE PLOTS (continued)**  $T_A = 25^{\circ}$ C, DAC sampling rate = 65 MSPS, single-tone IF = 1.1 MHz, two-tone IF = 1 MHz and 2 MHz, DVDD18 = 1.8 V,

### Frequency (MHz) G010 Figure 10. OIP2 vs LO Frequency and Supply Voltage Figure 11. Unadjusted Carrier Feethrough vs LO Frequency<br>and LO Power





## **TYPICAL PERFORMANCE PLOTS (continued)**

 $T_A = 25^{\circ}$ C, DAC sampling rate = 65 MSPS, single-tone IF = 1.1 MHz, two-tone IF = 1 MHz and 2 MHz, DVDD18 = 1.8 V, CLKVDD18 = 1.8 V, DACVDD18 = 1.8 V, FUSEVDD18 = 1.8 V, IOVDD = 3.3 V, DACVDD33 = 3.3 V, MODVDD33 = 3.3 V, analog output, unless otherwise noted



Figure 12. Unadjusted Carrier Feethrough vs LO Frequency<br>and Temperature









Figure 12. Unadjusted Carrier Feethrough vs LO Frequency Figure 13. Unadjusted Carrier Feethrough vs LO Frequency<br>and Supply Voltage and Temperature



er and Temperature at the LO Frequency<br>Tigure 14. Adjusted Carrier Feethrough vs LO Frequency Figure 15. Adjusted Carrier Feethrough vs LO Frequency<br>The and Temperature at 940 MHz and Temperature at 1960 MHz







### **TYPICAL PERFORMANCE PLOTS (continued)**



### **TYPICAL PERFORMANCE PLOTS (continued)**

 $T_A = 25^{\circ}$ C, DAC sampling rate = 65 MSPS, single-tone IF = 1.1 MHz, two-tone IF = 1 MHz and 2 MHz, DVDD18 = 1.8 V, CLKVDD18 = 1.8 V, DACVDD18 = 1.8 V, FUSEVDD18 = 1.8 V, IOVDD = 3.3 V, DACVDD33 = 3.3 V, MODVDD33 = 3.3 V, analog output, unless otherwise noted



**ACPR) vs Temperature vs Supply Voltage**

**EXAS ISTRUMENTS** 

### **TYPICAL PERFORMANCE PLOTS (continued)**

 $T_A = 25^{\circ}$ C, DAC sampling rate = 65 MSPS, single-tone IF = 1.1 MHz, two-tone IF = 1 MHz and 2 MHz, DVDD18 = 1.8 V, CLKVDD18 = 1.8 V, DACVDD18 = 1.8 V, FUSEVDD18 = 1.8 V, IOVDD = 3.3 V, DACVDD33 = 3.3 V, MODVDD33 = 3.3 V, analog output, unless otherwise noted



Figure 32. Noise Spectral Density (NSD) at 6-MHz Offset vs<br>LO Frequency and Supply Voltage





Figure 31. Noise Spectral Density (NSD) vs Input Power and<br>LO Frequency



G032 **Figure 32. Noise Spectral Density (NSD) at 6-MHz Offset vs Figure 33. Noise Spectral Density (NSD) at 30-MHz Offset vs LO Frequency and Supply Voltage LO Frequency and Supply Voltage**



**LO Frequency and Temperature vs. LO Frequency and Temperature**



### **TYPICAL PERFORMANCE PLOTS (continued)**

 $T_\text{A}$  = 25°C, DAC sampling rate = 65 MSPS, single-tone IF = 1.1 MHz, two-tone IF = 1 MHz and 2 MHz, DVDD18 = 1.8 V, CLKVDD18 = 1.8 V, DACVDD18 = 1.8 V, FUSEVDD18 = 1.8 V, IOVDD = 3.3 V, DACVDD33 = 3.3 V, MODVDD33 = 3.3 V, analog output, unless otherwise noted





## <span id="page-15-2"></span>**SERIAL INTERFACE**

The serial port of the AFE7070 is a flexible serial interface which communicates with industry-standard microprocessors and microcontrollers. The interface provides read/write access to all registers used to define the operating modes of the AFE7070. The serial port is compatible with most synchronous transfer formats and can be configured as a 3- or 4-pin interface by **sif\_4pin** in **CONFIG3 (bit6)**. In both configurations, **SCLK** is the serial interface input clock and **SDENB** is serial interface enable. For the 3-pin configuration, **SDIO** is a bidirectional pin for both data in and data out. For the 4-pin configuration, **SDIO** is data-in only and **ALARM\_SDO** is data-out only. Data is input into the device with the rising edge of **SCLK**. Data is output from the device on the falling edge of **SCLK.**

Each read/write operation is framed by signal **SDENB** (serial data-enable bar) asserted low for 2 to 5 bytes, depending on the data length to be transferred (1–4 bytes). The first frame byte is the instruction cycle, which identifies the following data transfer cycle as read or write, how many bytes to transfer, and the address to which to transfer the data. [Table](#page-15-0) 1 indicates the function of each bit in the instruction cycle and is followed by a detailed description of each bit. Frame bytes 2 through 5 comprise the data transfer cycle.



<span id="page-15-0"></span>

R/W Identifies the following data transfer cycle as a read or write operation. A high indicates a read operation from the AFE7070, and a low indicates a write operation to the AFE7070.

<span id="page-15-1"></span>[N1 : N0] Identifies the number of data bytes to be transferred, as listed in [Table](#page-15-1) 2. Data is transferred MSB first.



### **Table 2. Number of Transferred Bytes Within One Communication Frame**

[A4 : A0] Identifies the address of the register to be accessed during the read or write operation. For multibyte transfers, this address is the starting address. Note that the address is written to the AFE7070 MSB first and counts down for each byte.

[Figure](#page-16-0) 37 shows the serial interface timing diagram for an AFE7070 write operation. **SCLK** is the serial interface clock input to AFE7070. Serial data enable **SDENB** is an active-low input to the AFE7070. **SDIO** is serial data in. Input data to the AFE7070 is clocked on the rising edges of **SCLK**.







**Figure 37. Serial Interface Write Timing Diagram**

<span id="page-16-0"></span>[Figure](#page-16-1) 38 shows the serial interface timing diagram for an AFE7070 read operation. **SCLK** is the serial interface clock input to AFE7070. Serial data enable **SDENB** is an active-low input to the AFE7070. **SDIO** is serial data-in during the instruction cycle. In the 3-pin configuration, **SDIO** is data-out from the AFE7070 during the data transfer cycle(s), while **ALARM\_SDO** is in a high-impedance state. In the 4-pin configuration, **ALARM\_SDO** is data-out from the AFE7070 during the data transfer cycle(s). At the end of the data transfer, **ALARM\_SDO** outputs low on the final falling edge of **SCLK** until the rising edge of **SDENB**, when it enters the high-impedance state.



<span id="page-16-1"></span>**Figure 38. Serial Interface Read Timing Diagram**



### **REGISTER DESCRIPTIONS**

In the SIF interface there are three types of registers, NORMAL, READ\_ONLY, and WRITE\_TO\_CLEAR. The NORMAL register type allows data to be written and read from the register. All 8 bits of the data are registered at the same time, but there is no synchronizing with an internal clock. All register writes are asynchronous with respect to internal clocks. READ\_ONLY registers only allow reading of the registers—writing to them has no effect. WRITE\_TO\_CLEAR registers are just like NORMAL registers in that they can be written and read; however, when the internal signals set a bit high in these registers, that bit stays high until it is written to 0. This way, interrupts are captured and constant until dealt with and cleared.

### **Register Map**





### **Register name: CONFIG0; Address: 0x00**



### **Table 3. Clock Mode Memory Programming**

<span id="page-18-0"></span>

div2\_sync\_ena: When set to 1, the divide-by-2 is synchronized with the iq\_flag. It is only useful in the dualclock modes when the divide-by-2 is enabled. Care must be take to ensure the input data and DAC clocks are correctly aligned.

clkio\_sel: This bit is used to determine which clock is used to latch the input data. This should be set according to [Table](#page-18-0) 3.

clkio\_out\_ena\_n: When set to 0, the clock CLK\_IO is an output. Depending on the mode, is should be set according to [Table](#page-18-0) 3.

data clk sel: This bit is used to determine which clock is used to latch the input data. This should be set according to [Table](#page-18-0) 3.

data type: When asserted, the phase data is presented at the data interface. The phase data is then updated with each clock. The phase register then holds the value of the I and Q data to be used with the mix operation.

fifo\_ena: When asserted, the FIFO is enabled. Used in dual-input clock mode only. In all other modes, the FIFO is bypassed.

sync\_IorQ: When set to 0, sync is latched on the I phase of the input clock. When set to 1, sync is detected on the Q phase of the clock and is sent to the rest of the chip when the next I data is presented.

Texas<br>Instruments

### **Register name: CONFIG1; Address: 0x01**





### **Register name: CONFIG2; Address: 0x02**

Write-to-clear register bits remain asserted once set. Each bit must be written to 0 before another 1 can **be captured.**



Alarm\_fifo\_2away: When asserted, the FIFO pointers are 2 away from collision. **(WRITE\_TO\_CLEAR)**

Alarm\_fifo\_1away: When asserted, the FIFO pointers are 1 away from collision. **(WRITE\_TO\_CLEAR)**

### **Register name: CONFIG3; Address: 0x03 (INTERFACE SELECTION)**



daca bit 13.

**RUMENTS** 

**EXAS** 

### **Register name: CONFIG4; Address: 0x04**



### **Register name: CONFIG5; Address: 0x05**





### **Register name: CONFIG6; Address: 0x06**



pd\_lvds: When asserted, the LVDS output stage is powered down.

pd\_rf\_out: When asserted, the RF output stage is powered down.

pd\_dac: When asserted, DACs are powered down.

pd\_analog\_out: When asserted, the entire analog circuit after the DACs (filters, modulator, LO input, RF output stage, LVDS output) is powered down.

The following are used to determine what blocks are powered down when the SYNC\_SLEEP pin is used or the sleep register bit is set.

- pd\_lvds\_mask: When asserted, allows the LVDS to be powered down
- pd\_rf\_out\_mask: When asserted, allows the RF output to be powered down
- pd\_dac\_mask: When asserted, allows the DACs to be powered down



### **Register name: CONFIG7; Address: 0x07**



### **Register name: CONFIG8; Address: 0x08**



qmc\_offseta(7:0): Bits 7:0 of qmc\_offseta. The complete registers qmc\_offseta[12:0] and qmc\_offsetb[12:0] are updated when CONFIG8 is written, so CONFIG9, CONFIG10, and CONFIG11 should be written before CONFIG8.

### **Register name: CONFIG9; Address: 0x09**



qmc\_offsetb(7:0): Bits 7:0 of qmc\_offsetb. The complete registers qmc\_offseta[12:0] and qmc\_offsetb[12:0] are updated when CONFIG8 is written, so CONFIG9, CONFIG10, and CONFIG11 should be written before CONFIG8.

### **Register name: CONFIG10; Address: 0x0A**



qmc\_offsetb(12:8): Bits 12:8 of qmc\_offseta. The complete registers qmc\_offseta[12:0] and qmc\_offsetb[12:0] are updated when CONFIG8 is written, so CONFIG9, CONFIG10, and CONFIG11 should be written before CONFIG8.

**STRUMENTS** 

SLOS761D – FEBRUARY 2012–REVISED JANUARY 2013 **[www.ti.com](http://www.ti.com)**

### **Register name: CONFIG11; Address: 0x0B**





qmc\_offsetb(12:8): Bits 12:8 of qmc\_offsetb. The complete registers qmc\_offseta[12:0] and qmc\_offsetb[12:0] are updated when CONFIG8 is written, so CONFIG9, CONFIG10, and CONFIG11 should be written before CONFIG8.

### **Register name: CONFIG12; Address: 0x0C**



qmc\_gaina(7:0): Bits 7:0 of qmc\_gaina. The complete registers qmc\_gaina[10:0], qmc\_gainb[10:0] and qmc\_phase[9:0] are updated when CONFIG12 is written, so CONFIG13, CONFIG14, and CONFIG15 should be written before CONFIG12.

### **Register name: CONFIG13; Address: 0x0D**



qmc\_gainb(7:0): Bits 7:0 of qmc\_gainb. The complete registers qmc\_gaina[10:0], qmc\_gainb[10:0] and qmc\_phase[9:0] are updated when CONFIG12 is written, so CONFIG13, CONFIG14, and CONFIG15 should be written before CONFIG12.

### **Register name: CONFIG14; Address: 0x0E**



qmc\_phase(7:0) Bits 7:0 of qmc\_phase. The complete registers qmc\_gaina[10:0], qmc\_gainb[10:0] and qmc\_phase[9:0] are updated when CONFIG12 is written, so CONFIG13, CONFIG14, and CONFIG15 should be written before CONFIG12.

### **Register name: CONFIG15; Address: 0x0F**



qmc\_phase(9:8): Bits 9:8 of qmc\_phase value

qmc\_gaina(10:8): Bits 9:8 of qmc\_gaina value

qmc\_gainb(10:8): Bits 9:8 of qmc\_gainb value

The complete registers qmc\_gaina[10:0], qmc\_gainb[10:0] and qmc\_phase[9:0] are updated when CONFIG12 is written, so CONFIG13, CONFIG14, and CONFIG15 should be written before CONFIG12.

# Texas<br>Instruments

# **[AFE7070](http://www.ti.com/product/afe7070?qgpn=afe7070)**

**[www.ti.com](http://www.ti.com)** SLOS761D – FEBRUARY 2012–REVISED JANUARY 2013

## **Register name: CONFIG16; Address: 0x10**



must be set to 10 to use the SYNC\_SLEEP pin as a SYNC input.

Texas<br>Instruments

SLOS761D – FEBRUARY 2012–REVISED JANUARY 2013 **[www.ti.com](http://www.ti.com)**

### **Register name: CONFIG23; Address: 0x17**





### **PARALLEL DATA INPUT**

The AFE7070 can input either complex I and Q data interleaved on D[13:0] at a data rate 2x the internal output sample clock frequency, 16-bit NCO phase data interleaved as 8 MSBs and 8 LSBs on pins D[13:6] at a data rate 2x the internal output sample clock frequency, or 14-bit NCO phase data at a data rate 1x the internal output sample clock frequency. These modes are described in detail in the CLOCK MODES section.

### **CLOCK MODES**

The AFE7070 has four clock modes for providing the DAC sample clock and data latching clocks.



### **DUAL-INPUT CLOCK MODE**

In dual-input clock mode, the user provides both a differential DAC clock at pins DACCLKP/N at 2x the internal sample clock frequency and a second single-ended CMOS-level clock at CLK\_IO for latching input data. The DACCLK is divided by 2 internally to provide the internal output sample clock, with the phase determined by the IQ\_FLAG input. The IQ\_FLAG signal can either be a repetitive high/low signal or a single event that is used to reset the clock divider phase and identify the I sample.

CLK\_IO is an SDR clock at the input data rate, or 2× the internal sample-clock frequency. The DAC clock and data clock must be frequency locked, and a FIFO is used internally to absorb the phase difference between the two clock domains. The phase relationship of CLK\_IO and DACCLK can be any phase at the initial sync of the FIFO, and thereafter can move up to  $±4$  clock cycles before the FIFO input and output pointers overrun and cause data errors. In dual-input clock mode, the latency from input data to output samples is not controlled because the FIFO can introduce a one-clock cycle variation in latency, depending on the exact phase relationship between DACCLK and CLK\_IO.

An external sync must be given on the SYNC\_SLEEP pin to reset/initialize internal signal processing blocks. Because the internal processing blocks process I and Q in parallel, the user can provide the sync signal during either the I or Q input times (or both). Note that the internal sync signal must propagate through the input FIFO, and therefore the latency of the sync updates of the signal processing blocks is not controlled.





**Figure 39. Dual-Input Clock Mode**

### **DUAL-OUTPUT CLOCK MODE**

In dual-output clock mode, the user provides a differential DAC clock at pins DACCLKP/N at 2x the internal sample clock frequency. The DACCLK is divided by 2 internally to provide the internal output sample clock, with the phase determined by the IQ\_FLAG input. The IQ\_FLAG signal can either be a repetitive high/low signal or a single event that is used to reset the clock divider phase and identify the I sample.

The AFE7070 outputs a single-ended CMOS-level clock at CLK\_IO for latching input data. CLK\_IO is an SDR clock at the input data rate, or 2× the internal sample clock frequency. The CLK\_IO clock can be used to drive the input data source (such as digital upconverter) that sends the data to the DAC. Note that the CLK\_IO delay relative to the input DACCLK rising edge  $(t_d)$  in [Figure](#page-28-0) 40) increases with increasing loads.

An external sync can be given on the SYNC\_SLEEP pin to reset/initialize internal signal processing blocks. Because the internal processing blocks process I and Q in parallel, the user can provide the sync signal during either the I or Q input times (or both).

In the dual-output clock mode, the FIFO is bypassed, so the latency from the data input to the DAC output and the time from sync input to update of the signal processing block are deterministic.





### **Figure 40. Dual-Output Clock Mode Timing Diagram**

### <span id="page-28-0"></span>**SINGLE DIFFERENTIAL DDR CLOCK**

In single differential DDR clock mode, the user provides a differential clock to DACCLKP/N at the internal output sample clock frequency. The rising and falling edges of DACCLK are used to latch I and Q data, respectively. The internal output sample clock is derived from DACCLKP/N.

An external sync can be given on the SYNC SLEEP pin to reset/initialize internal signal processing blocks. Because the internal processing blocks process I and Q in parallel, the user can provide the sync signal during either the I or Q input times (or both).

In the single differential DDR clock mode, the FIFO is bypassed, so the latency from the data input to the DAC output and the time from sync input to update of the signal processing block are deterministic.





**Figure 41. Single Clock Mode Timing Diagram**

### **SINGLE DIFFERENTIAL SDR CLOCK MODE**

In single differential SDR clock mode, the user provides a differential clock to DACCLKP/N at 1x the internal output sample clock frequency. This mode is only used for transferring 14-bit phase data, and therefore only requires one data latching per internal output sample clock. The internal output sample clock is derived from DACCLKP/N.

An external sync can be given on the SYNC\_SLEEP pin to reset/initialize internal signal processing blocks.

In the single differential SDR clock mode, the FIFO is bypassed, so the latency from the data input to the DAC output and the time from sync input to update of the signal processing block are deterministic.

FXAS **NSTRUMENTS** 

**[www.ti.com](http://www.ti.com)** SLOS761D – FEBRUARY 2012–REVISED JANUARY 2013



**Figure 42. Single Differential SDR Clock Mode**

### **FIFO ALARMS**

The FIFO only operates when the write and read pointers are positioned properly. If either pointer over- or underruns the other, samples are duplicated or skipped. To prevent this, register CONFIG2 can be used to track two FIFO-related alarms:

- alarm fifo 2away: Occurs when the pointers are within two addresses of each other
- alarm fifo 1away: Occurs when the pointers are within one address of each other

These two alarm events are generated asynchronously with respect to the clocks and can be accessed through the ALARM\_SDO pin by writing a 1 in register alarm\_or\_sdo\_ena (CONFIG3[7]) and 0 in register sif\_4pin (CONFIG3[6]).

### **SYNCHRONIZATON**

The AFE7070 has a synchonization input pin, SYNC\_SLEEP, that is sampled by the same clock mode as the input data to initialize signal processing blocks and optionally update NCO frequency and phase values. In the case of dual input clock mode, the sync signal must propagate through the input FIFO, which creates an uncertainty of  $\pm 1$  clock cycle for the synchronization of the signal processing. In all other clock modes, the FIFO is bypassed; therefore the exact time of the SYNC\_SLEEP input to sync event is deterministic, and multiple devices can be exactly synchronized.

The function of the pin SYNC\_SLEEP is determined by register sync\_sleep\_txenable\_sel in CONFIG3; setting to 10 configures the SYNC\_SLEEP pin as a SYNC input.

### **QUADRATURE MODULATOR CORRECTION (QMC) BLOCK**

The quadrature modulator correction (QMC) block provides a means for changing the phase balance of the complex signal to compensate for I and Q imbalance present in an analog quadrature modulator. The block diagram for the QMC block is shown in [Figure](#page-31-0) 43. The QMC block contains three programmable parameters. Registers **qmc\_gaina(10:0)** and **qmc\_gainb(10:0)** control the I and Q path gains and are 11-bit values with a range of 0 to approximately 2.0. Register **qmc\_phase(9:0)** controls the phase imbalance between I and Q and is a 10-bit value with a range of –1/8 to approximately +1/8. LO feedthrough can be minimized by adjusting the DAC offset feature described below.





**Figure 43. QMC Gain/Phase Block Diagram**

<span id="page-31-0"></span>The LO feedthrough can be minimized by adjusting the DAC offset. Registers **qmc\_offseta(12:0)** and **qmc\_offsetb(12:0)** control the I and Q path offsets and are 13-bit values with a range of –4096 to 4095. The DAC offset value adds a digital offset to the digital data before digital-to-analog conversion. The **qmc\_gaina** and **qmc** gainb registers can be used to back off the signal before the offset to prevent saturation when the offset value is added to the digital signal.



**Figure 44. QMC Offset Block Diagram**

## **NUMERICALLY CONTROLLED OSCILLATOR (NCO)**

The AFE7070 contains a numerically controlled oscillator that can be used as either a data generation source or to provide sin and cos for fully complex mixing with input data. The NCO has a 32-bit frequency register **freq(31:0)** and a 16-bit phase register **phase(15:0)**. The NCO tuning frequency is programmed in the CONFIG16 through CONFIG19 registers. Phase offset is programmed in the CONFIG20 and CONFIG21 registers. A block diagram of the NCO is shown in [Figure](#page-32-0) 45.



**[AFE7070](http://www.ti.com/product/afe7070?qgpn=afe7070)**

**[www.ti.com](http://www.ti.com)** SLOS761D – FEBRUARY 2012–REVISED JANUARY 2013



**Figure 45. Numerically Controlled Oscillator (NCO)**

<span id="page-32-0"></span>Synchronization of the NCO occurs by resetting the NCO accumulator to zero, which is described as follows. Frequency word **freq** in the frequency register is added to the accumulator every clock cycle, f<sub>DAC</sub>. The output frequency of the NCO is

$$
f_{NCO} = \frac{freq \times f_{NCO\_CLK}}{2^{32}}
$$
 (1)

With a complex input represented by  $I_{\text{IN}}(t)$  and  $Q_{\text{IN}}(t)$ , the output of FMIX  $I_{\text{OUT}}(t)$  and  $Q_{\text{OUT}}(t)$  is

$$
I_{\text{OUT}}(t) = \left[I_{\text{IN}}(t)\cos\left(2\pi f_{\text{NCO}}t + \delta\right) - Q_{\text{IN}}(t)\sin\left(2\pi f_{\text{NCO}}t + \delta\right)\right] \times 2^{\text{(mixer\_gain - 1)}}
$$
\n
$$
Q_{\text{OUT}}(t) = \left[I_{\text{IN}}(t)\sin\left(2\pi f_{\text{NCO}}t + \delta\right) + Q_{\text{IN}}(t)\cos\left(2\pi f_{\text{NCO}}t + \delta\right)\right] \times 2^{\text{(mixer\_gain - 1)}}
$$
\n(2)

where t is the time since the last resetting of the NCO accumulator, δ is the phase offset value, and **mixer gain** is either 0 or 1.  $\delta$  is given by:

$$
\delta = 2\pi \times \text{phase} \ (15:0)/2^{16}
$$

(3)

When register **mixer\_gain** is set to 0, the gain through FMIX is sqrt(2)/2 or –3 dB. This loss in signal power is in most cases undesirable, and it is recommended that the gain function of the QMC block be used to increase the signal by 3 dB to compensate. With mixer\_gain = 1, the gain through FMIX is sqrt(2) or 3 dB, which can cause clipping of the signal if  $I_{IN}(t)$  and  $Q_{IN}(t)$  are simultaneously near full-scale amplitude and should therefore be used with caution.

There are two methods to change the frequency and phase values in the NCO block.

- 1. Synchronous updating: To update the NCO frequency and phase using the SYNC\_SLEEP pin, sync\_sleep\_txenable\_sel in the CONFIG3 register must be set to 10 and nco\_sync\_sleep in the CONFIG22 register must be set to 11110000 should be written to the CONFIG22 register. With these settings, the frequency and phase register values only update the NCO frequency and phase values the pin SYNC SLEEP is raised, which allows precise control of when the frequency is updated. The accumulator is not reset. There is a six-clock cycle latency from the time when the sync is clocked into the part until the new frequency value is used in the calculation of the accumulator.
- 2. Non-synchronous updating: If the nco\_sync\_sleep register in CONFIG22 is set to 00000000, the frequency register value updates the NCO frequency value when the lowest register bits freq(7:0) in CONFIG16 are written. To assure updating with a complete frequency value, register bits freq(32:8) in CONFIG17, CONFIG18, and CONFIG19 should be written before CONFIG16. Likewise, the phase register value updates the NCO phase value when the lowest register bits phase(7:0) in CONFIG20 are written. To assure updating with a complete phase value, register bits phase(15:8) in CONFIG21 should be written before CONFIG20.



### **ANALOG OUTPUT MODE**

The AFE7070 has two output modes. The analog output mode includes an an RF buffer amplifier and covers the full frequency range of output frequency listed in the AC Electrical Characteristics table. The RF output should be AC coupled and is intended to drive a 50-Ω load.

### **LVDS OUTPUT MODE**

The AFE7070 provides an output mode where the modulator output is converted from an analog signal by a comparator to a digital LVDS output signal. The RF output frequency in the LVDS output mode is limited to frequencies below the specification listed in the AC Electrical Characteristics table.

The output includes options for frequency division of  $\div 1$ ,  $\div 2$  and  $\div 4$  [\(Figure](#page-33-0) 46), set in register lvds\_clk\_div in CONFIG1.



**Figure 46. LVDS Output Option**

### <span id="page-33-0"></span>**CMOS DIGITAL INPUTS**

[Figure](#page-33-1) 47 through [Figure](#page-35-0) 50 show schematics of the equivalent CMOS digital inputs and outputs of the AFE7070. All the CMOS digital inputs and outputs are relative to the IOVDD supply, which can vary from 1.8 V to 3.3 V. This facilitates the I/O interface and eliminates the need of level translation. See the specification table for logic thresholds. The pullup and pulldown circuitry is approximately equivalent to 100 kΩ.



<span id="page-33-1"></span>**Figure 47. CMOS Digital Equivalent Circuit for ALARM\_SDO Output**



**[AFE7070](http://www.ti.com/product/afe7070?qgpn=afe7070)**

**[www.ti.com](http://www.ti.com)** SLOS761D – FEBRUARY 2012–REVISED JANUARY 2013





### **Figure 48. CMOS Digital Equivalent Circuit for SDIO Bidirectional Input/Output**









**Figure 50. CMOS Digital Equivalent Circuit for RESET and SDENB Inputs**

### **REVISION HISTORY**

<span id="page-35-0"></span>



## **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

**(2)** Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check<http://www.ti.com/productcontent>for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between

the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



## **PACKAGE OPTION ADDENDUM**

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

Texas<br>Instruments

## **TAPE AND REEL INFORMATION**





### **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**





TEXAS<br>INSTRUMENTS

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 12-Feb-2019



\*All dimensions are nominal



# **GENERIC PACKAGE VIEW**

# **RGZ 48 VQFN - 1 mm max height**

**7 x 7, 0.5 mm pitch** PLASTIC QUADFLAT PACK- NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



4224671/A



# **PACKAGE OUTLINE**

## **RGZ0048D VQFN - 1 mm max height**

PLASTIC QUAD FLATPACK - NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.

![](_page_41_Picture_10.jpeg)

# **EXAMPLE BOARD LAYOUT**

## **RGZ0048D VQFN - 1 mm max height**

PLASTIC QUAD FLATPACK - NO LEAD

![](_page_42_Figure_4.jpeg)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.

![](_page_42_Picture_7.jpeg)

# **EXAMPLE STENCIL DESIGN**

# **RGZ0048D VQFN - 1 mm max height**

PLASTIC QUAD FLATPACK - NO LEAD

![](_page_43_Figure_4.jpeg)

NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

![](_page_43_Picture_7.jpeg)

### **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale ([www.ti.com/legal/termsofsale.html\)](http://www.ti.com/legal/termsofsale.html) or other applicable terms available either on [ti.com](http://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2019, Texas Instruments Incorporated