Tools \& Software

# TPS92512 2.5A Buck LED Driver with Integrated Analog Current Adjust 

## 1 Features

- Integrated $200-\mathrm{m} \Omega$ High-Side MOSFET
- $4.5-\mathrm{V}$ to $42-\mathrm{V}$ Input Voltage Range
( 4.5 V to 60 V for the TPS92512HV)
- 0 V to 300 mV Adjustable Voltage Reference
- $\pm 5 \%$ LED Current Accuracy
- $100-\mathrm{kHz}$ to $2-\mathrm{MHz}$ Switching Frequency Range
- Dedicated PWM Dimming Input
- Adjustable Undervoltage-Lock-Out
- Overcurrent Protection
- Overtemperature Protection
- MSOP-10 Package with PowerPADT™


## 2 Applications

- Street Lighting
- Emergency/Exit Lighting
- General Industrial and Commercial Illumination
- Retail Lighting
- Appliance Lighting
- Transportation Lighting
- Channel Letters
- Light Bars


## 3 Description

The TPS92512/HV are 2.5A step-down (buck) current regulators with an integrated MOSFET to drive high current LEDs. Available with 42 V and 60 V (HV) input ranges, these LED drivers operate at a user selected fixed-frequency with peak-current mode control and deliver excellent line and load regulation.
The TPS92512/HV LED drivers feature separate inputs for analog and pulse width modulation (PWM) dimming for no compromise brightness control achieving contrast ratios of greater than 10:1 and greater than 100:1, respectively. The PWM input is compatible with low-voltage logic standards for easy interface to a broad range of microcontrollers. The analog LED current setpoint is adjustable from 0 V to 300 mV using the IADJ input with an external 0 V to 1.8 V signal.

For multi-string applications using two or more TPS92512/HV LED drivers, the internal oscillator can be overdriven by an external clock ensuring all of the converters operate at a common frequency thereby reducing the potential for beat frequencies and simplifying system EMI filtering. An adjustable input under-voltage lockout (UVLO) with hysteresis provides flexibility in setting start/stop voltages based upon supply voltage conditions.

The TPS92512 includes cycle-by-cycle overcurrent protection and thermal shutdown protection. It is available in a 10-pin HVSSOP PowerPAD ${ }^{\text {TM }}$ package.

Device Information ${ }^{(1)}$

| PART NUMBER | PACKAGE | BODY SIZE (NOM) |
| :--- | :---: | :---: |
| TPS92512 | HVSSOP (10) | $5.00 \mathrm{~mm} \times 3.00 \mathrm{~mm}$ |
| TPS92512HV |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

## 4 Simplified Schematics




## Table of Contents

1 Features ..... 1
2 Applications ..... 1
3 Description ..... 1
4 Simplified Schematics ..... 1
5 Revision History. ..... 2
6 Pin Configuration and Functions ..... 3
7 Specifications ..... 4
7.1 Absolute Maximum Ratings ..... 4
7.2 ESD Ratings ..... 4
7.3 Recommended Operating Conditions ..... 4
7.4 Thermal Information ..... 5
7.5 Electrical Characteristics ..... 5
7.6 Timing Requirements ..... 6
7.7 Typical Characteristics ..... 7
8 Detailed Description ..... 9
8.1 Overview ..... 9
8.2 Functional Block Diagram ..... 9
8.3 Feature Description ..... 9
8.4 Device Functional Modes ..... 13
9 Application and Implementation ..... 15
9.1 Application Information ..... 15
9.2 Typical Application ..... 17
9.3 Design Requirements ..... 17
9.4 Detailed Design Procedure ..... 18
9.5 Application Curves ..... 20
10 Power Supply Recommendations ..... 20
11 Layout. ..... 21
11.1 Layout Guidelines ..... 21
11.2 Layout Example ..... 21
12 Device and Documentation Support ..... 22
12.1 Related Links ..... 22
12.2 Trademarks ..... 22
12.3 Electrostatic Discharge Caution. ..... 22
12.4 Glossary ..... 22
13 Mechanical, Packaging, and Orderable Information ..... 22

## 5 Revision History

Changes from Revision A (March 2015) to Revision B Page

- Changed Equation 16 From: $P_{D(A C)}=0.73^{-9} \mathrm{To}: P_{D(A C)}=0.73 \times 10^{-9}$ ..... 14
Changes from Original (February 2015) to Revision A Page
- Changed the device status From: Product Preview To: Production Data ..... 1


## 6 Pin Configuration and Functions



## Pin Functions

| PIN |  | TYPE ${ }^{(1)}$ | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| NAME | NO. |  |  |
| BOOT | 1 | 0 | A bootstrap capacitor is required between BOOT and PH. If the voltage on this capacitor is below the minimum required by the output device, the output is forced to switch off until the capacitor is recharged. |
| COMP | 8 | 0 | Error amplifier output, and input to the output switch current comparator. Connect frequency compensation components to this pin. |
| GND | 9 | G | Ground. |
| IADJ | 6 | 1 | Analog current adjust pin. The voltage applied to this pin will set the current sense (ISENSE pin) voltage. The range of the ADJ pin is 180 mV to 1.8 V and the corresponding ISENSE pin voltage is the IADJ pin voltage divided by 6 . |
| ISENSE | 7 | 1 | Inverting node of the transconductance ( $\mathrm{g}_{\mathrm{M}}$ ) error amplifier. |
| PDIM | 4 | 1 | PWM dimming input pin. The duty cycle of the PWM signal linearly controls the average output current of the converter. |
| PH | 10 | 0 | The source of the internal high-side MOSFET. |
| PowerPAD | PAD | G | GND pin must be electrically connected to the exposed pad directly beneath the device on the printed circuit board for proper operation. |
| RT/CLK | 5 | 1 | Resistor timing and external clock. An internal amplifier holds this pin at a fixed voltage when using an external resistor to ground to program the switching frequency. If the pin is pulled above the PLL upper threshold, a mode change occurs and the pin becomes a synchronization input. The internal amplifier is disabled and the pin becomes a high impedance clock input to the internal PLL. If the clocking edges stop, the internal amplifier is re-enabled and the mode returns to the resistor-programmed function. |
| UVLO | 3 | I | Adjustable undervoltage lockout. Set with resistor divider from VIN. |
| VIN | 2 | P | Input supply voltage, 4.5 V to 42 V or 4.5 V to 60 V for the HV version. |

(1) $\mathrm{I}=$ Input, $\mathrm{O}=$ Output, $\mathrm{P}=$ Supply, $\mathrm{G}=$ Ground

## 7 Specifications

### 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) ${ }^{(1)}$

|  |  | MIN | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: |
|  | VIN (TPS92512HV) | -0.3 | 65 |  |
|  | VIN (TPS92512) | -0.3 | 45 |  |
| Input voltage | PDIM, UVLO | -0.3 | 5 |  |
| Input volage | BOOT |  | (PH+8) |  |
|  | ISENSE, IADJ, COMP | -0.3 | 3 |  |
|  | RT/CLK | -0.3 | 3.6 |  |
|  | PH (TPS92512HV) | -0.6 | 65 |  |
| Output voltage | PH (TPS92512) | -0.6 | 45 | V |
|  | PH, 10-ns Transient | -2 |  |  |
| Voltage Difference | PAD to GND |  | $\pm 200$ | mV |
| Source Current | PH |  | Current Limit | A |
| Sink current | VIN |  | Current Limit | A |
| Sink current | BOOT |  | 1 | mA |
| $\mathrm{T}_{\mathrm{J}} \quad$ Operating junction | ature | -40 | 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {stg }} \quad$ Storage temperatu |  | -65 | 150 | ${ }^{\circ} \mathrm{C}$ |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 7.2 ESD Ratings

| $\mathrm{V}_{(\mathrm{ESD})}$ |  |  | Electrostatic discharge |
| :--- | :--- | :---: | :---: |
|  | Human-body model (HBM),ESD stress voltage ${ }^{(1)}$ | VALUE |  |
|  | Charged-device model (CDM), ESD stress voltage ${ }^{(2)}$ | $\pm 2000$ | V |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Manufacturing with less than $500-\mathrm{V}$ HBM is possible with the necessary precautions. Pins listed as $\pm 2 \mathrm{kV}$ may actually have higher performance.
(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Manufacturing with less than $250-\mathrm{V}$ CDM is possible with the necessary precautions. Pins listed as $\pm 500 \mathrm{~V}$ may actually have higher performance.

### 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|  |  | MIN | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| VIN | Input voltage (TPS92512HV) | 4.5 | 60 | V |
|  | Input voltage (TPS92512) | 4.5 | 42 |  |
| $\mathrm{f}_{\text {SW }}$ | Switching frequency range using RT mode | 100 | 2000 | kHz |
|  | Switching frequency range using CLK mode | 300 | 2000 |  |
| $\mathrm{t}_{\mathrm{MIN}(\text { RT }}$ /CLK) | Minimum RT/CLK input pulse width for switching frequency synchronization | 51 |  | ns |
| $\mathrm{T}_{J}$ | Operating junction temperature | -40 | 125 | ${ }^{\circ} \mathrm{C}$ |

TPS92512, TPS92512HV
www.ti.com

### 7.4 Thermal Information

| THERMAL METRIC ${ }^{(1)}$ |  | $\begin{gathered} \text { TPS92512 } \\ \text { TPS92512HV } \end{gathered}$ | UNIT |
| :---: | :---: | :---: | :---: |
|  |  | DGQ (10 PINS) |  |
| $\mathrm{R}_{\text {өJA }}$ | Junction-to-ambient thermal resistance | 66.7 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\mathrm{R}_{\text {өJC(top) }}$ | Junction-to-case (top) thermal resistance | 45.8 |  |
| $\mathrm{R}_{\text {өJB }}$ | Junction-to-board thermal resistance | 37.5 |  |
| $\Psi_{\text {JT }}$ | Junction-to-top characterization parameter | 1.8 |  |
| $\Psi_{\text {JB }}$ | Junction-to-board characterization parameter | 37.1 |  |
| $\mathrm{R}_{\text {өJC(bot) }}$ | Junction-to-case (bottom) thermal resistance | 15.4 |  |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

### 7.5 Electrical Characteristics

$-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{J}} \leq 125^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{VIN}}=12 \mathrm{~V}$ (unless otherwise noted)

|  | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SUPPLY VOLTAGE (VIN) |  |  |  |  |  |  |
| VINUVLO | VIN undervoltage lockout threshold | No voltage hysteresis, rising and falling |  | 2.94 |  | V |
| $\mathrm{I}_{\text {VINSD }}$ | Shutdown supply current | $\mathrm{V}_{\text {UVLO }}=0 \mathrm{~V}, 4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{VIN}} \leq 42 \mathrm{~V}(60 \mathrm{~V}$ for HV) |  |  | 11.5 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{VIN}}$ | Non-switching supply current | $\begin{aligned} & \mathrm{V}_{\text {ISENSE }}=220 \mathrm{mV}, 4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{VIN}} \leq 42 \mathrm{~V}(60 \mathrm{~V} \\ & \text { for HV }) \end{aligned}$ |  | 337 | 407 | $\mu \mathrm{A}$ |
| UNDER VOLTAGE LOCKOUT (UVLO) |  |  |  |  |  |  |
| VUVLO | UVLO threshold voltage | Rising threshold | 1.12 | 1.22 | 1.30 | V |
|  | UVLO pin source current | $\mathrm{V}_{\text {UVLO }}=1.5 \mathrm{~V}$ (device enabled) |  | 3.97 |  | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {UVLO }}=1 \mathrm{~V}$ (device disabled) |  | 1.05 |  |  |
| ANALOG CURRENT ADJUST ( $\mathrm{V}_{\text {IADJ }}, \mathrm{V}_{\text {ISENSE }}$ ) |  |  |  |  |  |  |
| $V_{\text {IADJ }}$ | IADJ clamp voltage | $\mathrm{I}_{\text {IADJ }}=1 \mu \mathrm{~A}$ |  | 1.8 |  | V |
|  |  | $\mathrm{I}_{\text {ADJ }}=100 \mu \mathrm{~A}$ |  | 2.77 |  |  |
| $V_{\text {ISENSE }}$ | Current sense voltage | $\mathrm{V}_{\text {IADJ }}=1.2 \mathrm{~V}, \mathrm{~T}_{J}=25^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ | 191 | 200 | 210 | mV |
|  |  | $\mathrm{V}_{\text {IADJ }}=0.18 \mathrm{~V}, \mathrm{~T}_{J}=25^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ | 21.4 | 30.0 | 40.0 |  |
|  |  | $\mathrm{I}_{\text {ADJ }}=1 \mu \mathrm{~A}, \mathrm{~T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ | 285 | 300 | 309 |  |
|  |  | $\mathrm{I}_{\text {IADJ }}=100 \mu \mathrm{~A}, \mathrm{~T}_{J}=25^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ | 286 | 300 | 309 |  |
|  | Current sense voltage level | $180 \mathrm{mV} \leq \mathrm{V}_{\text {IADJ }} \leq 1.8 \mathrm{~V}$ |  | $\mathrm{V}_{\text {IADJ } / 6}$ |  |  |
| HIGH-SIDE MOSFET (BOOT, PH) |  |  |  |  |  |  |
| $\mathrm{R}_{\mathrm{DS} \text { (on) }}$ | On-resistance | $\mathrm{V}_{\mathrm{VIN}}=4.5 \mathrm{~V},\left(\mathrm{~V}_{\text {BOOT }}-\mathrm{V}_{\text {PH }}\right)=3.5 \mathrm{~V}$ |  | 232 |  | $\mathrm{m} \Omega$ |
|  |  | $\left(\mathrm{V}_{\text {BOOT }}-\mathrm{V}_{\text {PH }}\right)=6 \mathrm{~V}$ |  | 200 | 342 |  |
| $\mathrm{V}_{\text {BOOT }}$ | BOOT-PH voltage | VPDIM $=3 \mathrm{~V}$ |  | 6 |  | V |
| $\mathrm{I}_{\text {BоOt }}$ | BOOT-PH current | VPDIM $=0 \mathrm{~V},\left(\mathrm{~V}_{\text {BOOT }}-\mathrm{V}_{\text {PH }}\right)=5 \mathrm{~V}$ |  | 93.9 |  | $\mu \mathrm{A}$ |
| $V_{\text {BOotuv }}$ | BOOT-PH under voltage lockout | Rising threshold |  | 2.25 | 2.81 | V |
|  |  | Falling threshold |  | 1.99 | 2.40 |  |
| $\mathrm{t}_{\mathrm{ON}(\text { min })}$ | Minimum on time | $\mathrm{V}_{\text {COMP }}=0$ |  | 140 |  | ns |
| ERROR AMPLIFIER (ISENSE, COMP) |  |  |  |  |  |  |
|  | Input bias current | $\mathrm{V}_{\text {ISENSE }}=200 \mathrm{mV}$ |  | 20 |  | nA |
| GM(ea) | Transconductance gain | $\begin{aligned} & \mathrm{V}_{\text {IADJ }}=1.2 \mathrm{~V}, 180 \mathrm{mV}<\mathrm{V}_{\text {ISENSE }}<220 \mathrm{mV}, \\ & \mathrm{~V}_{\text {COMP }}=1 \mathrm{~V} \end{aligned}$ |  | 331 |  | $\mu \mathrm{A} / \mathrm{V}$ |
|  | DC gain | $\mathrm{V}_{\text {IADJ }}=1.2 \mathrm{~V}, \mathrm{~V}_{\text {ISENSE }}=0.2 \mathrm{~V}$ |  | 10 |  | kV/V |
|  | Bandwidth |  |  | 2.7 |  | MHz |
|  | Source/sink current | $\begin{aligned} & V_{\text {IADJ }}=1.2 \mathrm{~V}, \mathrm{~V}_{\text {COMP }}=1 \mathrm{~V}, \\ & \mathrm{~V}_{\text {ISENSE }}=200 \mathrm{mV} \pm 100 \mathrm{mV} \end{aligned}$ |  | $\pm 28$ |  | $\mu \mathrm{A}$ |
| CURRENT LIMIT |  |  |  |  |  |  |
|  | Current limit threshold |  |  | 6 |  | A |

## Electrical Characteristics (continued)

$-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{J}} \leq 125^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{VIN}}=12 \mathrm{~V}$ (unless otherwise noted)

| PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| THERMAL SHUTDOWN |  |  |  |  |  |
| $\mathrm{T}_{\text {SD }} \quad$ Thermal shutdown |  |  | 165 |  | ${ }^{\circ} \mathrm{C}$ |
| Thermal shutdown hysteresis |  |  | 20 |  |  |
| TIMING RESISTOR AND EXTERNAL CLOCK (RT/CLK) |  |  |  |  |  |
| $\mathrm{V}_{\text {RT }} \quad \mathrm{RT} /$ CLK regulated voltage | $\mathrm{R}_{\mathrm{RT}}=200 \mathrm{k} \Omega$ | 474 | 500 | 513 | mV |
| $\mathrm{f}_{\text {SW }} \quad$ Switching frequency | $\mathrm{V}_{\mathrm{VIN}}=6 \mathrm{~V}, \mathrm{R}_{\mathrm{RT}}=200 \mathrm{k} \Omega$ | 447 | 557 | 648 | kHz |
| RT/CLK high threshold | $\mathrm{V}_{\mathrm{VIN}}=6 \mathrm{~V}$ |  | 1.49 | 1.81 | V |
| RT/CLK low threshold | $\mathrm{V}_{\mathrm{VIN}}=6 \mathrm{~V}$ | 0.63 | 1.02 |  | V |
| PWM DIMMING (PDIM) |  |  |  |  |  |
| IPDIM PDIM source current | $\mathrm{V}_{\text {PDIM }}=0$ |  | 1.04 |  | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{IH}} \quad$ High-level input voltage |  |  | 1.34 | 1.45 | v |
| $\mathrm{V}_{\mathrm{IL}} \quad$ Low-level input voltage |  | 0.79 | 0.88 |  |  |

### 7.6 Timing Requirements

|  |  |  | MIN | NOM | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TIMING RESISTOR AND EXTERNAL CLOCK (RT/CLK) |  |  |  |  |  |  |
|  | RT/CLK falling edge to PH rising edge delay | Measured at 500 kHz with RT resistor in series, $\mathrm{V}_{\text {VIN }}=6 \mathrm{~V}$ |  | 92.1 |  | ns |
|  | Phase loop (PLL) lock-in time | $\mathrm{f}_{\mathrm{SW}}=500 \mathrm{kHz}$ |  | 100 |  | $\mu \mathrm{s}$ |
| PWM DIMMING (PDIM) |  |  |  |  |  |  |
| $\mathrm{t}_{\text {RISE }}$ | Rising propagation delay |  |  | 305 |  | ns |
| $\mathrm{t}_{\text {FALL }}$ | Falling propagation delay |  |  | 535 |  | ns |

TPS92512, TPS92512HV
www.ti.com

### 7.7 Typical Characteristics

VIN $=24 \mathrm{~V}$, Unless otherwise specified


Figure 1. Efficiency vs Input Voltage


Figure 3. Switching Frequency vs RT Resistor


Figure 5. LED Current vs IADJ Voltage

Figure 2. Line Regulation


Figure 4. Switching Frequency vs RT Resistor


Figure 6. LED Current vs PDIM Duty Cycle

## Typical Characteristics (continued)

VIN $=24 \mathrm{~V}$, Unless otherwise specified


Figure 7. PH Switch $\mathbf{R}_{\mathrm{DS}(o n)}$ vs Junction Temperature


$$
\mathrm{V}_{\mathrm{VIN}}=12 \mathrm{~V}
$$

Figure 9. Shutdown Input Current vs Junction Temperature

$\mathrm{V}_{\text {IADJ }}=1.8 \mathrm{~V}$

Figure 8. $\mathrm{V}_{\text {ISENSE }}$ vs Junction Temperature

$\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$

Figure 10. Shutdown Input Current vs Input Voltage

## 8 Detailed Description

### 8.1 Overview

The TPS92512 is a high voltage, up to 2.5-A, step-down (buck) regulator with an integrated high-side N-channel MOSFET. To improve performance during line and load transients the device implements a constant frequency, peak-current mode control which reduces output capacitance and simplifies external frequency compensation design. The wide switching frequency of 100 kHz to 2000 kHz allows for efficiency and size optimization when selecting the output filter components.

### 8.2 Functional Block Diagram



### 8.3 Feature Description

### 8.3.1 Undervoltage Lockout and Low Power Shutdown (UVLO Pin)

The TPS92512 contains an internal under-voltage lockout circuit on the VIN pin of the device. However, this internal UVLO is for device protection only and does not contain hysteresis. The UVLO pin of the device should always be used to set the minimum VIN voltage that the circuit operates at. This level should be set using the minimum input voltage expected for the application with a minimum setting of 4.5 V .
The UVLO pin has an internal pull-up current source of $1 \mu \mathrm{~A}(11)$ that will provide a default ON state in the event the UVLO pin is left floating (not recommended). When the UVLO pin voltage exceeds $1.22 \mathrm{~V}\left(\mathrm{~V}_{\mathrm{EN}}\right)$, an additional $2.9 \mu \mathrm{~A}$ of hysteresis current is added (see Figure 11). This additional current provides the input voltage hysteresis. Use Equation 1 to set the external hysteresis $\left(\mathrm{V}_{\mathrm{HYS}}\right)$ for the input voltage. Use Equation 2 to set the input rising start voltage, $\mathrm{V}_{\text {Start }}$. When the UVLO pin is pulled low, the internal regulators are shut down, the device enters a low-power shutdown mode and the compensation capacitor on the COMP pin, $\mathrm{C}_{\text {COMP }}$, is discharged.

## Feature Description (continued)



Figure 11. Adjustable Undervoltage Lockout (UVLO)

$$
\begin{align*}
& R 1=\frac{V_{H Y S} \times\left(V_{E N}-\left(11 \times R_{E S D}\right)\right)-I_{H Y S} \times R_{E S D} \times V_{S T A R T}}{I_{H Y S} \times V_{E N}}  \tag{1}\\
& R 2=\frac{R 1 \times\left(V_{E N}-\left(R_{E S D} \times\left(11+I_{H Y S}\right)\right)\right)}{\left(V_{S T O P}-V_{E N}\right)+\left(11+I_{H Y S}\right) \times\left(R 1+R_{E S D}\right)}  \tag{2}\\
& V_{H Y S}=V_{S T A R T}-V_{S T O P}  \tag{3}\\
& R_{E S D}=10 \mathrm{k} \Omega \tag{4}
\end{align*}
$$

### 8.3.2 Adjustable Switching Frequency (RT/CLK Pin)

The switching frequency of the TPS92512 is adjustable over a wide range from 100 kHz to 2 MHz by placing a resistor, $\mathrm{R}_{\mathrm{RT}}$, on the RT/CLK pin. The RT/CLK pin voltage is typically 0.5 V and must have a resistor to ground to set the switching frequency. To determine the timing resistance for a given switching frequency, use Equation 5 or the curves in Figure 3 or Figure 4. To reduce the solution size one typically sets the switching frequency as high as possible, but tradeoffs of the supply efficiency, maximum input voltage and minimum controllable on time should be considered. The minimum controllable on time, $\mathrm{t}_{\mathrm{ON}(\text { min })}$, limits the maximum operating input voltage.

$$
\begin{align*}
& R_{R T}(k \Omega)=\frac{206033}{\left(f_{S W}\right)^{1.092}(\mathrm{kHz})}  \tag{5}\\
& \mathrm{f}_{\mathrm{SW}}=\left(\frac{206033}{R_{\mathrm{RT}}(\mathrm{k} \Omega)}\right)^{\left(\frac{1}{1.092}\right)} \tag{6}
\end{align*}
$$

### 8.3.3 Synchronizing the Switching Frequency to an External Clock (RT/CLK Pin)

The RT/CLK pin can be used to synchronize the regulator to an external system clock by connecting a square wave to the RT/CLK pin through the circuit network as shown in Figure 12. The square wave amplitude must transition lower than 0.63 V and higher than 1.81 V on the RT/CLK pin and have an on-time greater than 51 ns and an off-time greater than 100 ns . The synchronization frequency range is 300 kHz to 2 MHz . The rising edge of the PH is synchronized to the falling edge of RT/CLK pin signal. The internal oscillator provides default switching frequency set by connecting the resistor from the RT/CLK pin to ground should the synchronization signal turn off.

## Feature Description (continued)

It is required to AC couple the synchronization signal through a 470 pF ceramic capacitor and a $4 \mathrm{k} \Omega$ series resistor to the RT/CLK pin. The series resistor reduces PH jitter in heavy load applications when synchronizing to an external clock and in applications which transition from synchronizing to RT mode. The first time the RT/CLK pin is pulled above the CLK threshold the device switches from the RT resistor frequency to PLL mode. The internal 0.5 V voltage source is removed and the CLK pin becomes high impedance as the PLL starts to lock onto the external signal. Since there is a PLL on the regulator, the switching frequency can be higher or lower than the frequency set with the external resistor. The device transitions from the resistor mode to the PLL mode and then increases or decreases the switching frequency until the PLL locks onto the CLK frequency within 100 microseconds.

When the device transitions from the PLL to resistor mode, the switching frequency slows down from the CLK frequency to 150 kHz , then reapplies the 0.5 V voltage and the resistor then sets the switching frequency. It is not recommended that a system transition from PLL mode to resistor mode repeatedly during operation. When the PLL loses the external clock input the default 150 kHz switching frequency creates long on-times, which result in higher inductor ripple currents. This can lead to inductor saturation if the system is not designed to operate at this frequency.


Figure 12. Frequency Synchronization

### 8.3.4 Adjustable LED Current (IADJ and ISENSE Pins)

The LED current can be set, and controlled dynamically, by using the IADJ pin of the TPS92512. Equation 7 shows the relationship between the voltage applied to IADJ ( $\mathrm{V}_{\text {IADJ }}$ ) and the regulation setpoint at the ISENSE pin. Equation 8 shows how to calculate the value of the current setting resistor ( $\mathrm{R}_{\text {ISENSE }}$ ) from the ISENSE pin to ground for the desired LED current.

$$
\begin{align*}
& V_{\text {ISENSE }}=\frac{V_{\text {IADJ }}}{6}  \tag{7}\\
& R_{\text {ISENSE }}=\frac{V_{\text {ISENSE }}}{I_{\text {LED }}} \tag{8}
\end{align*}
$$

The IADJ pin voltage range is 0 V to 1.8 V and is internally clamped at 1.8 V . If analog current adjustment will not be used, the IADJ pin can be connected to VIN through a resistor for a default ISENSE voltage of 300 mV . This resistor should be sized so that the current into the IADJ pin is limited to $100 \mu \mathrm{~A}$ or less at the maximum input voltage. A precision reference between 0 V and 1.8 V can also be used on IADJ to control the ISENSE voltage. If no external voltage source is available, the IADJ pin can be tied to the RT/CLK pin either directly or using a resistor divider to generate a voltage between 0 V and 500 mV . If a resistor divider is used off the RT/CLK pin to generate the IADJ voltage it will introduce a parallel resistance with the RT resistor. High value resistors are recommended in that case and the parallel combination must be used to calculate the switching frequency. The current sense voltage is most accurate with IADJ voltages between 180 mV and 1.8 V for a dimming range of $10: 1$. Below 180 mV the TPS92512 dims well but may have more variation between circuits. Due to internal offsets pulling IADJ to 0 V will not result in a current sense voltage of 0 V . Some small current will continue to run unless the PDIM pin is pulled low or the device is disabled using the UVLO pin. Analog dimming

## Feature Description (continued)

is also most accurate when the device is in continuous conduction mode (CCM). If the highest accuracy possible is desired during analog dimming, size the inductor so that $1 / 2$ the peak-to-peak inductor ripple is less than the minimum LED current to remain in CCM. The IADJ pin should be decoupled with a 10 nF capacitor to ground. A $1 \mathrm{k} \Omega$ resistor should be used between the ISENSE pin and $\mathrm{R}_{\text {ISENSE }}$ to protect the pin in the event $\mathrm{R}_{\text {ISENSE }}$ opens or there is a transient due to one or more LEDs shorting.

### 8.3.5 PWM Dimming (PDIM Pin)

The TPS92512 incorporates a PWM dimming input pin, which directly controls the enable/disable state of the internal gate driver. When PDIM is low, the gate driver is disabled. The PDIM pin has a $1 \mu \mathrm{~A}$ pull-up current source, which creates a default ON state when the PDIM pin is floating. When PDIM goes low, the gate driver shuts off and the LED current quickly reduces to zero. A square wave of variable duty cycle should be used and should have a low level below 0.79 V and a high level of 1.45 V or above.

The TPS92512 uses a sample-and-hold switch on the error amplifier output. During the PDIM off-time the COMP voltage remains unchanged. Also, the error amplifier output is internally clamped low. These techniques help the system recover to its regulation duty cycle quickly. The dimming frequency range is 100 Hz to 1 kHz and the minimum duty cycle is only limited in cases where the BOOT capacitor can discharge below its under-voltage threshold of 2 V (VIN is within 2 V of the total output voltage).

### 8.3.6 External Compensation (COMP Pin)

The TPS92512 error amplifier output is connected to the COMP pin. The TPS92512 is a simple device to stabilize and only requires a capacitor from the COMP pin to ground ( $\mathrm{C}_{\text {comp }}$ ). A $0.1 \mu \mathrm{~F}$ capacitor is recommended and will work well for most all applications. If an application requires faster response to input voltage transients, a capacitor as small as $0.01 \mu \mathrm{~F}$ will work for most applications if needed. The overall system bandwidth can be approximated using Equation 9.

$$
\begin{equation*}
\mathrm{BW}=\frac{\mathrm{g}_{\mathrm{M}(\mathrm{ea})}}{2 \pi \times \mathrm{C}_{\mathrm{COMP}}} \tag{9}
\end{equation*}
$$

### 8.3.7 Overcurrent Protection

Overcurrent can be the result of a shorted sense resistor or a direct short from VOUT to GND. In either case, the voltage at the ISENSE pin is zero and this causes the COMP pin voltage to rise. When $\mathrm{V}_{\text {Comp }}$ reaches approximately 2.2 V , it is internally clamped and functions as a MOSFET current limit. The TPS92512 limits the MOSFET current to 6 A (typical). If the shorted condition persists, the TPS92512 junction temperature increases. If it increases above $165^{\circ} \mathrm{C}$, the thermal shutdown protection is activated.

### 8.3.8 Overtemperature Protection

The TPS92512 includes a thermal shutdown circuit to protect the device from over-temperature conditions. The device can overheat due to high ambient temperatures, high internal power dissipation, or both. In the event the die temperature reaches $165^{\circ} \mathrm{C}$ the device will shut down until the die temperature falls $20^{\circ} \mathrm{C}$ at which point it will turn back on.

### 8.4 Device Functional Modes

### 8.4.1 Start-Up

To reduce inrush current and to keep the regulator in control during all startup conditions the TPS92512 employs a startup mode that behaves differently than during normal operation (regulation mode). The UVLO conditions must be satisfied before the TPS92512 is allowed to switch. When the UVLO pin is held low the device enters a low-power shutdown mode, and some internal circuits are deactivated to conserve power. When UVLO returns high these circuits are enabled, which results in a delay of approximately $50 \mu \mathrm{~s}$ (typical) before switching starts. During start-up the TPS92512 operates in a minimum pulse width mode which is an open-loop control. At the start of each switching cycle the internal oscillator initiates a SET pulse. The high-side MOSFET turns on with a minimum pulse width of 140 ns (typical), independent of the COMP voltage. The device does not pulse skip. While operating in minimum pulse width mode, the LED bypass capacitor is being charged causing an in-rush current. Also, the COMP voltage begins to rise as the error amplifier output current charges the compensation capacitor. When the COMP voltage reaches approximately 0.7 V , the error amplifier is ensured to be out of saturation and to have sufficient gain to regulate the loop. The TPS92512 then transitions from minimum pulse width mode to regulation mode. During regulation mode the error amplifier is now in closed-loop control of the system. The gain of the error amplifier quickly increases the duty cycle, which causes the output voltage to increase. Once the output voltage approaches the forward voltage of the LED string, the LED current quickly begins to increase until it reaches regulation.
There is a slight delay from the time the VIN and EN UVLO conditions are satisfied until the time the error amplifier has control of the feedback loop. This delay is a result of the time it takes COMP to charge the compensation capacitor to 0.7 V . This delay can be approximated as shown in Equation 10.

$$
\begin{equation*}
\mathrm{t}_{\mathrm{DELAY}}=\mathrm{C}_{\mathrm{COMP}} \times \frac{0.7 \mathrm{~V}}{28 \mu \mathrm{~A}} \tag{10}
\end{equation*}
$$

The peak inrush current, $\mathrm{I}_{\text {PEAK }}$, can be calculated to a first order approximation using Equation 11 and the value of the output capacitor, $\mathrm{C}_{\text {out }}$.

$$
\begin{equation*}
\mathrm{I}_{\text {PEAK }}=\frac{\mathrm{V}_{\mathrm{IN}} \times \mathrm{t}_{\mathrm{ON}(\text { min })} \times \mathrm{f}_{\mathrm{SW}}}{\sqrt{\frac{\mathrm{~L}}{\mathrm{C}_{\mathrm{OUT}}}}+\mathrm{R}_{\mathrm{ISENSE}}} \tag{11}
\end{equation*}
$$

### 8.4.2 Minimum Pulse Width and Limitations

The TPS92512 is designed to output a minimum pulse width during each switching cycle of 140 ns (typical). The control loop cannot regulate the system to an on-time less than this amount, and it does not skip pulses. When attempting to operate below the minimum on-time the system loses regulation and the LED current increases. This puts a practical limitation on the system operating conditions, as shown in Equation 12.

$$
\begin{equation*}
\mathrm{V}_{\mathrm{IN}}=\frac{\mathrm{V}_{\mathrm{OUT}}}{\mathrm{f}_{\mathrm{SW}} \times \mathrm{t}_{\mathrm{ON}(\text { min })}} \tag{12}
\end{equation*}
$$

Where $\mathrm{V}_{\text {OUT }}$ equals the forward voltage of the LED string plus the reference voltage $\mathrm{V}_{\text {ISENSE }}$.
The system can avoid this operating condition by limiting the maximum input voltage as shown in Equation 12. If the input voltage cannot be limited due to application, then the switching frequency can be lowered, or the output voltage increased. This region of operation typically occurs with high input voltages, high operating frequencies, and low output voltages.

### 8.4.3 Maximum Duty Cycle and Bootstrap Voltage (BOOT)

The TPS92512 requires a small $0.1 \mu \mathrm{~F}$ ceramic capacitor between the BOOT and PH pins to provide the gate drive voltage for the high-side MOSFET. The BOOT capacitor is refreshed when the high-side MOSFET turns off, and the freewheeling rectifier diode conducts. A ceramic capacitor with an X7R or X5R dielectric and a minimum voltage rating of 10 V is recommended.

## Device Functional Modes (continued)

The TPS92512 is designed to operate up to $100 \%$ duty cycle as long as the BOOT to PH voltage is greater than at least 2 V . If the BOOT capacitor voltage drops below 2 V , then the BOOT UVLO circuit turns off the MOSFET, which allows the BOOT capacitor to be recharged. The current required from the BOOT capacitor to keep the MOSFET on is quite low. Therefore, many switching cycles occur before the BOOT capacitor is refreshed. In this way, the effective duty cycle of the converter is quite high.
Attention must be taken in maximum duty cycle applications which experience extended time periods with little or no load current such as during PWM dimming. When the voltage across the BOOT capacitor falls below the 2 V UVLO threshold, the high-side MOSFET is turned off, but there may not be enough inductor current to pull the PH pin down to recharge the BOOT capacitor. The high-side MOSFET of the regulator stops switching because the voltage across the BOOT capacitor is less than 2 V . The output capacitor then decays until the difference between the input voltage and output voltage is greater than 2 V , at which point the BOOT UVLO threshold is exceeded, and the device starts switching again until the desired output current is reached. This operating condition persists until the input voltage and/or the load current increases. It is recommended to adjust the VIN stop voltage, $\mathrm{V}_{\text {STOP }}$, to be greater than the BOOT UVLO trigger condition at the minimum load of the application using the adjustable UVLO feature.

### 8.4.4 Thermal Shutdown and Thermal Limitations

The TPS92512 is a high current density device in a small package. Therefore; it is not capable of providing the full 2.5 A of output current under all conditions without the die reaching the thermal shutdown temperature. To ensure the device will not get too hot the package power dissipation should be calculated and used in conjunction with the device Thermal Information to estimate the maximum die temperature for a given application. The total device power dissipation can be closely approximated using the following equations:

$$
\begin{align*}
& \mathrm{D}=\frac{\mathrm{V}_{\mathrm{OUT}}}{\mathrm{VIN}}  \tag{13}\\
& \mathrm{P}_{\mathrm{D}(\mathrm{sw})}=\mathrm{D} \times \mathrm{R}_{\mathrm{DS}(\text { on })} \times \mathrm{I}_{\mathrm{LED}}{ }^{2}  \tag{14}\\
& \mathrm{P}_{\mathrm{D}(\mathrm{IQ})}=\mathrm{V}_{\mathrm{IN}} \times\left(400 \mu \mathrm{~A}+\frac{2 \mathrm{~mA} \times \mathrm{f}_{\mathrm{SW}}}{1 \mathrm{MHz}}\right)  \tag{15}\\
& \mathrm{P}_{\mathrm{D}(\mathrm{AC})}=0.73 \times 10^{-9} \times f_{\mathrm{SW}} \times \mathrm{VIN}^{2} \times \mathrm{I}_{\mathrm{LED}}  \tag{16}\\
& \mathrm{P}_{\mathrm{TOT}}=\mathrm{P}_{\mathrm{D}(\mathrm{SW})}+\mathrm{P}_{\mathrm{D}(\mathrm{IQ})}+\mathrm{P}_{\mathrm{D}(\mathrm{AC})} \tag{17}
\end{align*}
$$

Where each are in Watts and

- D is the maximum duty cycle (at minimum input voltage)
- $\mathrm{V}_{\text {OUT }}$ is the LED stack voltage plus the reference voltage $\mathrm{V}_{\text {ISENSE }}$
- $P_{D(S W)}$ is the power dissipated in the MOSFET
- $P_{\mathrm{D}(\mathrm{I})}$ is the power dissipated by the internal circuitry
- $P_{D(A C)}$ are the approximate $A C$ losses due to the MOSFET transitions
- $\mathrm{P}_{\text {TOT }}$ is the total device dissipation


## 9 Application and Implementation

## NOTE

Information in the following applications sections is not part of the Tl component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 9.1 Application Information

This section describes power component selection not discussed in the Feature Description section.

### 9.1.1 Inductor Selection

The value of the buck inductor impacts the peak-to-peak ripple-current amplitude. The peak inductor current is used in current mode control and to maintain a good signal to noise ratio it is recommended that the peak-topeak ripple current ( $\mathrm{I}_{\mathrm{R}}$ Equation 18) is greater than 75 mA for dependable operation. This allows the control system to have an adequate current signal even at the lowest input voltage. Equation 18 calculates the value for the buck inductance given the minimum ripple current of $\mathrm{I}_{\mathrm{R}}=75 \mathrm{~mA}$. Enter the lowest input voltage and the highest output voltage to yield the maximum inductance value.

$$
\begin{equation*}
\mathrm{L}=\frac{\mathrm{V}_{\text {OUT }} \times\left(\mathrm{VIN}-\mathrm{V}_{\text {OUT }}\right)}{\mathrm{I}_{\mathrm{R}} \times \mathrm{VIN} \times \mathrm{f}_{\mathrm{SW}}} \tag{18}
\end{equation*}
$$

Calculate the maximum inductor value for the particular application and choose the next lowest standard value for applications requiring low ripple current. Choose a lower value for size sensitive applications that can tolerate higher LED current ripple or use larger output capacitors. With the chosen value the user can calculate the actual inductor current ripple using Equation 19.

$$
\begin{equation*}
\mathrm{I}_{\mathrm{RIPPLE}}=\frac{\mathrm{V}_{\mathrm{OUT}} \times\left(\mathrm{VIN}-\mathrm{V}_{\text {OUT }}\right)}{\mathrm{L} \times \mathrm{VIN} \times \mathrm{f}_{\mathrm{SW}}} \tag{19}
\end{equation*}
$$

The inductor RMS current and saturation current ratings must be greater than those seen in the application. This ensures that the inductor does not overheat or saturate. During power-up, transient conditions, or fault conditions, the inductor current can exceed its normal operating current. For this reason, the most conservative approach is to specify an inductor with a saturation current rating equal to or greater than the converter current limit. This is not always possible due to application size limitations. The peak inductor current and the RMS current equations are shown in Equation 20 and Equation 21.

$$
\begin{align*}
& L_{\text {L_PEAK }}=I_{\text {LED }}+\frac{I_{\text {RIPPLE }}}{2}  \tag{20}\\
& \mathrm{~L}_{\text {L_RMS }}=\sqrt{\mathrm{ILED}^{2}+\frac{\mathrm{I}_{\text {RIPPLE }}{ }^{2}}{12}} \tag{21}
\end{align*}
$$

### 9.1.2 Input Capacitor Selection

The TPS92512 requires a high-quality ceramic, type X5R or X7R, input decoupling capacitor of at least $2 \mu \mathrm{~F}$ of effective capacitance per 1 A of output current. Ceramic capacitance tends to decrease as the applied dc voltage increases. This depreciation must be accounted for to ensure that the minimum input capacitance is satisfied. In some applications, additional capacitance is needed to provide bulk energy storage such as high current PWM dimming applications. The input capacitor voltage rating must be greater than the maximum input voltage and have a ripple current rating greater than the maximum input current ripple of the converter. The RMS input ripple current is calculated in Equation 22, where D is the duty cycle (output voltage divided by input voltage). The maximum RMS input ripple current can be calculated by using the minimum input voltage for the application.

$$
\begin{equation*}
\mathrm{I}_{\mathrm{N} \_ \text {RMS }}=\mathrm{I}_{\mathrm{LED}} \times \sqrt{\mathrm{D} \times(1-\mathrm{D})} \tag{22}
\end{equation*}
$$

## Application Information (continued)

The input capacitance $\left(\mathrm{C}_{\mid \mathbb{N}}\right)$ is inversely proportional to the input ripple voltage of the converter. The peak-to-peak input ripple voltage can be calculated as shown in Equation 23. Additionally, this equation can be used to solve for the required input capacitance to keep the input ripple voltage to a defined limit.

$$
\begin{equation*}
\Delta \mathrm{VIN}=\frac{\mathrm{I}_{\mathrm{LED}} \times \mathrm{D} \times(1-\mathrm{D})}{\mathrm{C}_{\mathrm{IN}} \times \mathrm{f}_{\mathrm{SW}}} \tag{23}
\end{equation*}
$$

### 9.1.3 Output Capacitor Selection

During start-up, the TPS92512 uses the discharged output capacitor as a charging path for the BOOT capacitor. In order to ensure that the BOOT capacitor charges and that the converter begins switching immediately, the value of the output capacitor should be 10 times larger than the BOOT capacitor. If the BOOT capacitor is 0.1 $\mu \mathrm{F}$, then the minimum output capacitor should be $1 \mu \mathrm{~F}$ for the fastest startup time. If the output capacitor is chosen to be a smaller value or none at all, then the BOOT capacitor can charge through the LED string itself. However, this method of charging the BOOT capacitor will result in longer startup times.
The output capacitor also reduces the high-frequency ripple current through the LED string. Various guidelines disclose how much high-frequency ripple current is acceptable in the LED string. Excessive ripple current in the LED string increases the RMS current in the LED string, and therefore the LED temperature also increases. First, calculate the total dynamic resistance of the LED string ( $\mathrm{R}_{\text {LED }}$ ) using the LED manufacturer's data sheet. Second, calculate the required impedance of the output capacitor ( $\mathrm{Z}_{\text {OUT }}$ ) given the acceptable peak-to-peak ripple current through the LED string, $\Delta I_{\text {LED }}$. $I_{\text {RIPPLE }}$ is the peak-to-peak inductor ripple current as calculated previously in Inductor Selection. Third, calculate the minimum effective output capacitance required. Finally, increase the output capacitance appropriately due to the derating effect of applied dc voltage. See Equation 24, Equation 25, and Equation 26.

$$
\begin{align*}
& \mathrm{R}_{\text {LED }}=\frac{\Delta \mathrm{V}_{\mathrm{F}}}{\Delta \mathrm{I}_{\mathrm{F}}} \times \# \text { of LEDs }  \tag{24}\\
& \mathrm{Z}_{\mathrm{COUT}}=\frac{\mathrm{R}_{\mathrm{LED}} \times \Delta \mathrm{I}_{\mathrm{LED}}}{\mathrm{I}_{\mathrm{RIPPLE}}-\Delta \mathrm{l}_{\mathrm{LED}}}  \tag{25}\\
& \mathrm{C}_{\text {OUT }}=\frac{1}{2 \times \pi \times \mathrm{f}_{\mathrm{SW}} \times \mathrm{Z}_{\mathrm{COUT}}} \tag{26}
\end{align*}
$$

### 9.1.4 Rectifier Diode Selection

The rectifier diode conducts the inductor current only during the high-side MOSFET off-time. The rectifier diode must have a reverse voltage rating greater than the maximum input voltage and a current rating greater than the peak inductor current. A Schottky diode is recommended for highest efficiency and optimal performance. The package size chosen for the rectifier diode must be capable of handling the power dissipation of the diode. The diode power dissipation is equal to the average diode current times the diode forward voltage, $\mathrm{V}_{\mathrm{F}}$. See Equation 27 and Equation 28.

$$
\begin{align*}
& \mathrm{I}_{\mathrm{D}} \mathrm{AVE}=\mathrm{I}_{\text {LED }}(1-\mathrm{D})  \tag{27}\\
& \mathrm{P}_{\mathrm{DIODE}}=\mathrm{I}_{\mathrm{D}_{2} \mathrm{AVE}} \times \mathrm{V}_{\mathrm{F}} \tag{28}
\end{align*}
$$

When calculating the diode average current, the worst case duty cycle, D, for the diode should be used. D should be calculated using the maximum input voltage for the application in this case.

### 9.1.5 Output Protection Clamp (Optional)

In the event of an output open circuit during normal operation the output voltage will rise up to the input voltage. This is a safe operating mode provided the output capacitor can sustain the voltage without damage. However, the inductor will still have energy stored at the moment of the event. This can cause significant ringing between the inductor and output capacitor that can shoot higher than VIN. To prevent this, a single Schottky diode from $\mathrm{V}_{\text {Out }}$ to VIN can be used to clamp the ringing. This diode should be rated for at least 500 mA and have a voltage rating greater than or equal to the voltage rating of the rectifier diode. A zener diode across the output capacitor can also be used to clamp the output voltage to a lower level. The output will clamp at the zener voltage plus the ISENSE voltage since when the zener begins to conduct it will pull the ISENSE pin up and reduce the duty cycle.

TPS92512, TPS92512HV
www.ti.com

### 9.2 Typical Application

The TPS92512 is a switching regulator designed to provide tight current regulation and high performance over a wide range of conditions. The following application is a design example for a wide input voltage range, high current regulator.

Figure 13 shows the schematic for the wide input voltage range converter with the design requirements below. A detailed design procedure to calculate various component values follows.


Figure 13. High Current, Low LED Current Ripple Buck Converter

### 9.3 Design Requirements

- VIN range of 12 V to 48 V
- UVLO set to 12 V with 0.8 V hysteresis
- 3 LED output, 9.7 V stack, $\mathrm{V}_{\text {OUT }}=10 \mathrm{~V}$
- 1.5A LED current (at $\mathrm{V}_{\text {ISENSE }}=300 \mathrm{mV}$ for best accuracy)
- Switching frequency of 570 kHz
- LED current ripple of 10 mA or less


### 9.4 Detailed Design Procedure

This section provides a detailed design procedure for selecting the component values for the application with the given design requirements.

### 9.4.1 Standard Component Selection

Choose a $0.1 \mu \mathrm{~F}$ ceramic capacitor with a 10 V or greater rating for $\mathrm{C}_{\text {COMP }}$ and $\mathrm{C}_{\text {BOOT }}$. Connect IADJ to VIN through a $10 \mathrm{M} \Omega$ resistor to clamp it at 1.8 V and provide an ISENSE voltage regulation point of 300 mV . Connect a 10 nF capacitor from IADJ to ground. Connect ISENSE to $\mathrm{R}_{\text {(ISENSE) }}$ through a $1 \mathrm{k} \Omega$ resistor.

### 9.4.2 Calculate UVLO Resistor Values

Using Equation 1 and Equation 2 the UVLO resistors R1 and R2 can be calculated using Equation 29, Equation 30, and the following parameters:

- $\mathrm{V}_{\text {Start }}=12 \mathrm{~V}$
- $\mathrm{V}_{\text {STOP }}=11.2 \mathrm{~V}$
- $\mathrm{V}_{\text {HYS }}=0.8 \mathrm{~V}$

$$
\begin{equation*}
\mathrm{R} 1=\frac{0.8 \times(1.22 \mathrm{~V}-(1 \mu \mathrm{~A} \times 10 \mathrm{k} \Omega))-2.9 \mu \mathrm{~A} \times 10 \mathrm{k} \Omega \times 12 \mathrm{~V}}{2.9 \mu \mathrm{~A} \times 1.22 \mathrm{~V}}=175 \mathrm{k} \Omega \tag{29}
\end{equation*}
$$

Choose the closest standard $1 \%$ value of $176 \mathrm{k} \Omega$ for R1. This value can then be used to calculate the value of R2 as shown in Equation 30.

$$
\begin{equation*}
\mathrm{R} 2=\frac{174 \mathrm{k} \Omega \times(1.22 \mathrm{~V}-(10 \mathrm{k} \Omega \times(1 \mu \mathrm{~A}+2.9 \mu \mathrm{~A})))}{(11.2 \mathrm{~V}-1.22 \mathrm{~V})+(1 \mu \mathrm{~A}+2.9 \mu \mathrm{~A}) \times(174 \mathrm{k} \Omega+10 \mathrm{k} \Omega)}=19.2 \mathrm{k} \Omega \tag{30}
\end{equation*}
$$

Choose the closest standard $1 \%$ value of $19.3 \mathrm{k} \Omega$ for R 2 .

### 9.4.3 Calculate the RT Resistor Value ( $\mathrm{R}_{\mathrm{RT}}$ )

The desired switching frequency is 570 kHz , so the value of $\mathrm{R}_{\mathrm{RT}}$ can be calculated using Equation 5 as shown in Equation 31.

$$
\begin{equation*}
R_{R T}(\mathrm{k} \Omega)=\frac{206033}{(570)^{1.092}}=201.6 \mathrm{k} \Omega \tag{31}
\end{equation*}
$$

Choose the closest standard $1 \%$ value of $200 \mathrm{k} \Omega$ for $\mathrm{R}_{\mathrm{RT}}$.

### 9.4.4 Calculate the ISENSE Resistor Value ( $\mathbf{R}_{\text {(ISENSE) }}$ )

This design uses a $\mathrm{V}_{\text {ISENSE }}$ voltage of 300 mV and the desired LED current ( $\mathrm{I}_{\text {LED }}$ ) is 1.5 A . Given these values the sense resistor value can be calculated using Equation 8 as shown in Equation 32.

$$
\begin{equation*}
\mathrm{R}_{\text {ISENSE }}=\frac{300 \mathrm{mV}}{1.5 \mathrm{~A}}=0.2 \Omega \tag{32}
\end{equation*}
$$

$0.2 \Omega$ is a standard $1 \%$ resistor value. The power dissipation is $\mathrm{V}_{\text {ISENSE }}$ multiplied by $\mathrm{I}_{\text {LED }}$, in this case 0.45 W . Choose a 0.5 W or greater resistor.

### 9.4.5 Calculate the Inductor Value and Operating Parameters (L)

For this application, low LED ripple current is important. One way to reduce LED ripple current is to reduce inductor ripple current. For this low ripple current application, the maximum inductor value (minimum 75 mA current ripple $I_{R}$ ) will be calculated and the next lower value will be used. The maximum inductor value can be calculated using Equation 18 as shown in Equation 33.

$$
\begin{equation*}
\mathrm{L}=\frac{10 \mathrm{~V} \times(12 \mathrm{~V}-10 \mathrm{~V})}{75 \mathrm{~mA} \times 12 \mathrm{~V} \times 570 \mathrm{kHz}}=39 \mu \mathrm{H} \tag{33}
\end{equation*}
$$

Choose the next lowest standard value of $33 \mu \mathrm{H}$. Now the actual inductor current ripple, the peak inductor current, and the RMS inductor current can be calculated using Equation 19, Equation 20, and Equation 21 as shown in Equation 34, Equation 35, and Equation 36.

## Detailed Design Procedure (continued)

$$
\begin{align*}
& I_{\text {RIPPLE }}=\frac{10 \mathrm{~V} \times(12 \mathrm{~V}-10 \mathrm{~V})}{33 \mu \mathrm{H} \times 12 \mathrm{~V} \times 570 \mathrm{kHz}}=89 \mathrm{~mA}  \tag{34}\\
& \mathrm{~L}_{-} \text {PEAK }=1.5 \mathrm{~A}+\frac{88 \mathrm{~mA}}{2}=1.544 \mathrm{~A}  \tag{35}\\
& \mathrm{~L}_{L_{-}} \text {RMS }=\sqrt{1.5 \mathrm{~A}^{2}+\frac{88 \mathrm{~mA}^{2}}{12}}=1.5002 \mathrm{~A} \tag{36}
\end{align*}
$$

The inductor chosen should have a saturation current rating higher than $\mathrm{I}_{\text {L_PEAK }}$ and a DC current rating higher than IL_rms.

### 9.4.6 Calculate the Minimum Input Capacitance and the Required RMS Current Rating ( $\mathrm{C}_{\mathrm{IN}}$ )

Given a minimum of $2 \mu \mathrm{~F}$ of capacitance for every 1 A of LED current, a 1.5 A design would require a minimum of $3 \mu \mathrm{~F}$. To account for ceramic capacitor tolerances and capacitance drops due to bias voltage this capacitance should be at least doubled. Higher values will also give better overall performance. Choose a $10 \mu \mathrm{~F}$ capacitor with a voltage rating of 50 V or greater. Using Equation 13, Equation 22, and Equation 23 the user can calculate the RMS current rating required for the capacitor and the resulting input voltage ripple as shown in Equation 38 and Equation 39.

$$
\begin{align*}
& \mathrm{D}=\frac{10 \mathrm{~V}}{12 \mathrm{~V}}=0.83  \tag{37}\\
& \mathrm{I} \mathrm{~N} \_ \text {RMS }=1.5 \mathrm{~A} \times \sqrt{0.83 \times(1-0.83)}=0.56 \mathrm{~A}  \tag{38}\\
& \Delta \mathrm{VIN}=\frac{1.5 \mathrm{~A} \times 0.83 \times(1-10.83)}{10 \mu \mathrm{~F} \times 570 \mathrm{kHz}}=37 \mathrm{mV} \tag{39}
\end{align*}
$$

### 9.4.7 Calculate the Output Capacitor Value (Cout)

The required output capacitor value to get the required LED ripple current can be calculated by first determining the dynamic resistance of the LEDs used, R $_{\text {LED }}$, by using the forward voltage versus forward current graph in the manufacturer's datasheet. Place a tangent line on the curve at the forward current required to get the slope and the corresponding $\Delta V$ and $\Delta F$. For this design example, the $R_{\text {LED }}$ is $0.22 \Omega$ per LED. So the total $R_{\text {LED }}$ is $0.22 \Omega$ X 3, or $0.66 \Omega$. Then find the required output impedance, $Z_{\text {cout }}$, using Equation 25 as shown in Equation 40. Using the required $Z_{\text {COUT }}$ calculate the minimum output capacitance using Equation 26 as shown in Equation 41.

$$
\begin{align*}
& \mathrm{Z}_{\text {COUT }}=\frac{0.66 \Omega \times 10 \mathrm{~mA}}{89 \mathrm{~mA}-10 \mathrm{~mA}}=0.0835 \Omega  \tag{40}\\
& \mathrm{C}_{\text {OUT }}=\frac{1}{2 \times \pi \times 570 \mathrm{kHz} \times 0.0835 \Omega}=3.34 \mu \mathrm{~F} \tag{41}
\end{align*}
$$

Choose a $4.7 \mu \mathrm{~F}$ ceramic capacitor with a X 5 R or X 7 R dielectric and 16 V or greater voltage rating.

### 9.4.8 Calculate the Diode Power Dissipation (D)

The maximum input voltage is 48 V , so a 60 V or greater Schottky diode should be used for this application. Calculate the required current rating and power dissipation to size the diode correctly. This should be done at the maximum input voltage since that is where the diode conducts for the most time and will have the highest power dissipation. The duty cycle, D , at the maximum input voltage is $10 \mathrm{~V} / 48 \mathrm{~V}$, or 0.208 . Using this duty cycle and Equation 27 calculate the average diode current, $\mathrm{I}_{\mathrm{D} A \mathrm{AE}}$, as shown in Equation 42. Then calculate the diode power dissipation, P $\mathrm{P}_{\text {DIODE }}$, using Equation 28 as shown in Equation 43.

$$
\begin{align*}
& \mathrm{I}_{\mathrm{D}} \mathrm{AVE}=1.5 \mathrm{~A} \times(1-0.208)=1.19 \mathrm{~A}  \tag{42}\\
& \mathrm{P}_{\text {DIIDE }}=1.19 \mathrm{~A} \times 0.7 \mathrm{~V}=0.833 \mathrm{~W} \tag{43}
\end{align*}
$$

The power dissipation calculation is assuming a diode forward voltage drop, $\mathrm{V}_{\mathrm{F}}$, of 0.7 V . If a diode with a different forward drop is chosen the calculation should be re-done. Choose a Schottky diode with a 1.5 A or greater current rating that can dissipate at least 1 W of power.

### 9.5 Application Curves



Figure 16. 99\% Duty Cycle, 250 Hz PWM Dimming

## 10 Power Supply Recommendations

Use any DC output power supply with a maximum voltage high enough for the application. The power supply should have a current limit of at least 3A.

## 11 Layout

The TPS92512 requires a proper layout for optimal performance. The following section gives some guidelines to ensure a proper layout.

### 11.1 Layout Guidelines

An example of a proper layout for the TPS92512 is shown in Figure 17. Creating a large GND plane under the integrated circuit (IC) for good electrical and thermal performance is important.

- The GND pin of the device must connect to the GND plane directly beneath the IC.
- Thermal vias can be used to connect the topside GND plane to additional printed-circuit board (PCB) layers for heat spreading and more solid grounding.
- The input capacitors must be located as close as possible to the VIN pin and the GND plane and should be tied to a solid backside ground plane using multiple vias.
- The compensation components must be located as close as possible to the COMP and GND pins in order to minimize noise sensitivity.
- The PH trace must be kept as short as possible to reduce the possibility of radiated noise/EMI.
- The ISENSE node should be kept as short as possible and shielded from noise.
- The RT/CLK pin is sensitive and its routing must be kept as short as possible.
- In higher current applications, routing the load current of the current-sense resistor to the junction of the input capacitor and rectifier diode GND node may be necessary. The easiest way to accomplish this is to use a backside ground plane and arrays of vias to connect the top side ground connections solidly to the backside plane. This steers the high current away from the sensitive RT/CLK to GND connection.
- If possible, the current loop created when the internal MOSFET is on should be in the same direction as the current loop when the internal MOSFET is off and the schottky diode is conducting. This will prevent magnetic field reversal, reduce radiated noise, and simplify EMI filtering.


### 11.2 Layout Example



Figure 17. Layout Example

## 12 Device and Documentation Support

### 12.1 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

Table 1. Related Links

| PARTS | PRODUCT FOLDER | SAMPLE \& BUY | TECHNICAL <br> DOCUMENTS |  <br> SOFTWARE |  <br> COMMUNITY |
| :---: | :---: | :---: | :---: | :---: | :---: |
| TPS92512 | Click here | Click here | Click here | Click here | Click here |
| TPS92512HV | Click here | Click here | Click here | Click here | Click here |

### 12.2 Trademarks

PowerPAD is a trademark of Texas Instruments.
All other trademarks are the property of their respective owners.

### 12.3 Electrostatic Discharge Caution

These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### 12.4 Glossary

SLYZ022 - TI Glossary.
This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

## PACKAGING INFORMATION

| Orderable Device | Status <br> (1) | Package Type | Package Drawing | Pins | Package Qty | Eco Plan <br> (2) | Lead/Ball Finish <br> (6) | MSL Peak Temp <br> (3) | Op Temp ( ${ }^{\circ} \mathrm{C}$ ) | Device Marking <br> (4/5) | Samples |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TPS92512DGQR | ACTIVE | MSOP- <br> PowerPAD | DGQ | 10 | 2500 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU NIPDAUAG | Level-1-260C-UNLIM | -40 to 125 | 92512 | Samples |
| TPS92512DGQT | ACTIVE | MSOP- <br> PowerPAD | DGQ | 10 | 250 | Green (RoHS \& no Sb/Br) | CU NIPDAUAG | Level-1-260C-UNLIM | -40 to 125 | 92512 | Samples |
| TPS92512HVDGQR | ACTIVE | MSOP- <br> PowerPAD | DGQ | 10 | 2500 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU NIPDAUAG | Level-1-260C-UNLIM | -40 to 125 | 512H | Samples |
| TPS92512HVDGQT | ACTIVE | MSOP- <br> PowerPAD | DGQ | 10 | 250 | Green (RoHS \& no Sb/Br) | CU NIPDAUAG | Level-1-260C-UNLIM | -40 to 125 | 512H | Samples |

${ }^{(1)}$ The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
${ }^{(2)}$ Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS \& no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.
TBD: The Pb-Free/Green conversion plan has not been defined.
Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed $0.1 \%$ by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb -Free (RoHS compatible) as defined above.
Green (RoHS \& no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed $0.1 \%$ by weight in homogeneous material)
${ }^{(3)}$ MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
${ }^{(4)}$ There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
${ }^{(5)}$ Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
${ }^{(6)}$ Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by Tl to Customer on an annual basis.

## TAPE AND REEL INFORMATION



| Device | Package Type | Package Drawing | Pins | SPQ |  | Reel Width W1 (mm) | $\underset{(\mathrm{mm})}{\mathrm{AO}}$ | $\begin{gathered} \text { B0 } \\ (\mathrm{mm}) \end{gathered}$ | $\begin{gathered} \mathrm{KO} \\ (\mathrm{~mm}) \end{gathered}$ | $\begin{gathered} \text { P1 } \\ (\mathrm{mm}) \end{gathered}$ | $\begin{gathered} \text { W } \\ (\mathrm{mm}) \end{gathered}$ | Pin1 Quadrant |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TPS92512DGQR | MSOP- <br> Power <br> PAD | DGQ | 10 | 2500 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 |
| TPS92512DGQT | MSOP- <br> Power <br> PAD | DGQ | 10 | 250 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 |
| TPS92512HVDGQR | MSOP- <br> Power PAD | DGQ | 10 | 2500 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 |
| TPS92512HVDGQT | MSOP- <br> Power <br> PAD | DGQ | 10 | 250 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 |


*All dimensions are nominal

| Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TPS92512DGQR | MSOP-PowerPAD | DGQ | 10 | 2500 | 364.0 | 364.0 | 27.0 |
| TPS92512DGQT | MSOP-PowerPAD | DGQ | 10 | 250 | 364.0 | 364.0 | 27.0 |
| TPS92512HVDGQR | MSOP-PowerPAD | DGQ | 10 | 2500 | 364.0 | 364.0 | 27.0 |
| TPS92512HVDGQT | MSOP-PowerPAD | DGQ | 10 | 250 | 364.0 | 364.0 | 27.0 |

DGQ (S-PDSO-G10) PowerPAD ${ }^{\text {TM }}$ PLASTIC SMALL OUTLINE


NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.
D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com [http://www.ti.com](http://www.ti.com).
E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
F. Falls within JEDEC MO-187 variation BA-T.
DGQ (S-PDSO-G10) PowerPAD ${ }^{\text {TM }}$ PLASTIC SMALL OUTLINE

THERMAL INFORMATION
This PowerPAD ${ }^{\text {TM }}$ package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).
For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.
The exposed thermal pad dimensions for this package are shown in the following illustration.


Top View
Exposed Thermal Pad Dimensions

[^0]$\overline{D G Q}(S-P D S O-G 10) \quad P^{2}$ owerPAD ${ }^{\text {TM }}$ PLASTIC SMALL OUTLINE


NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <http: //www.ti.com>. Publication IPC-7351 is recommended for alternate designs.
E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a $50 \%$ volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.
F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.

PowerPAD is a trademark of Texas Instruments
www.ti.com

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.
Tl's products are provided subject to Tl's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for TI products.


[^0]:    NOTE: A. All linear dimensions are in millimeters

