SLLS019F - JUNE 1986 - REVISED JULY 2004

- Suitable for IEEE Standard 488-1978 (GPIB)
- 8-Channel Bidirectional Transceivers
- Designed to Implement Control Bus Interface
- Designed for Single Controller
- High-Speed Advanced Low-Power Schottky Circuitry
- Low Power Dissipation . . . 46 mW Max Per Channel
- Fast Propagation Times . . . 20 ns Max
- High-Impedance pnp Inputs
- Receiver Hysteresis . . . 650 mV Typ
- Bus-Terminating Resistors Provided on Driver Outputs
- No Loading of Bus When Device Is Powered Down (V<sub>CC</sub> = 0)
- Power-Up/Power-Down Protection (Glitch Free)

#### description/ordering information

The SN75ALS161 eight-channel general-purpose interface bus transceivers are high-speed, advanced low-power Schottky-process devices designed to provide the



#### **CHANNEL-IDENTIFICATION TABLE**

| NAME | IDENTITY           | CLASS            |
|------|--------------------|------------------|
| DC   | Direction Control  | Control          |
| TE   | Talk Enable        | Control          |
| ATN  | Attention          |                  |
| SRQ  | Service Request    |                  |
| REN  | Remote Enable      | Bus              |
| IFC  | Interface Clear    | Management       |
| EOI  | End or Identify    |                  |
| DAV  | Data Valid         |                  |
| NDAC | Not Data Accepted  | Data<br>Transfer |
| NRFD | Not Ready for Data | Hansiel          |

bus-management and data-transfer signals between operating units of a single-controller instrumentation system. When combined with the SN75ALS160 octal bus transceivers, this device provides a complete 16-wire interface for the IEEE 488 bus.

The SN75ALS161 device features eight driver-receiver pairs connected in a front-to-back configuration to form input/output (I/O) ports at both the bus and terminal sides. The direction of data through these driver-receiver pairs is determined by the direction-control (DC) and talk-enable (TE) signals.

The driver outputs general-purpose interface bus (GPIB I/O ports) feature active bus-terminating resistor circuits designed to provide a high impedance to the bus when  $V_{CC} = 0$ . The drivers are designed to handle sink-current loads up to 48 mA. Each receiver features pnp transistor inputs for high input impedance and hysteresis of 400 mV on the commercial part, and 250 mV on the military part, minimum, for increased noise immunity. All receivers have 3-state outputs, to present a high impedance to the terminal when disabled.

The SN75ALS161 is characterized for operation from 0°C to 70°C.

#### ORDERING INFORMATION

| TA          | PACK      | (AGE†        | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING |
|-------------|-----------|--------------|--------------------------|---------------------|
|             | PDIP (N)  | Tube of 20   | SN75ALS161N              | SN75ALS161N         |
| 0°C to 70°C |           | Tube of 25   | SN75ALS161DW             | 7541.0404           |
|             | SOIC (DW) | Reel of 2000 | SN75ALS161DWR            | 75ALS161            |

† Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



SLLS019F - JUNE 1986 - REVISED JULY 2004

# FUNCTION TABLE RECEIVE/TRANSMIT

| C  | ONTRO | LS               | BUS                                                   | -MANA | GEMENT | CHANN | NELS | DATA-TRANSFER CHANNELS |                   |                |  |
|----|-------|------------------|-------------------------------------------------------|-------|--------|-------|------|------------------------|-------------------|----------------|--|
| DC | TE    | ATN <sup>†</sup> | ATN <sup>†</sup> SRQ REN IFC EC<br>(CONTROLLED BY DC) |       |        |       | EOI  | DAV<br>(CON            | NDAC<br>TROLLED E | NRFD<br>BY TE) |  |
| Н  | Н     | Н                | )                                                     | _     | ,      | R     | Т    | _                      |                   | ,              |  |
| Н  | Н     | L                | R                                                     | ı     | T R    | K     | R    | ı                      | R                 | R              |  |
| L  | L     | Н                | -                                                     | _     | _      | _     | R    | _                      | -                 | +              |  |
| L  | L     | L                | '                                                     | R     | ı      | ' ' [ | Т    | R                      | ı                 | '              |  |
| Н  | L     | Х                | R                                                     | Т     | R      | R     | R    | R                      | Т                 | Т              |  |
| L  | Н     | Χ                | Т                                                     | R     | Т      | Т     | Т    | Т                      | R                 | R              |  |

H = high level, L = low level, R = receive, T = transmit, X = irrelevant



Direction of data transmission is from the terminal side to the bus side, and the direction of data receiving is from the bus side to the terminal side.

Data transfer is noninverting in both directions.

<sup>&</sup>lt;sup>†</sup> ATN is a normal transceiver channel that functions additionally as an internal direction control or talk enable for EOI whenever the DC and TE inputs are in the same state. When DC and TE are in opposite states, the ATN channel functions as an independent transceiver only.

# logic diagram (positive logic)



SLLS019F - JUNE 1986 - REVISED JULY 2004

#### schematics of inputs and outputs



SLLS019F - JUNE 1986 - REVISED JULY 2004

### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage, V <sub>CC</sub> (see Note 1)                  |                   | 7 V |
|---------------------------------------------------------------|-------------------|-----|
| Input voltage, V <sub>I</sub>                                 |                   |     |
| Low-level driver output current, I <sub>OL</sub>              |                   | mΑ  |
| Package thermal impedance, $\theta_{JA}$ (see Notes 2 and 3): | : DW package 58°C | ;/W |
|                                                               | N package 69°C    | ;/W |
| Operating virtual junction temperature, T <sub>J</sub>        |                   | )°C |
| Storage temperature range, T <sub>sto</sub>                   | –65°C to 150      | )°C |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- NOTES: 1. All voltage values are with respect to network ground terminal.
  - 2. Maximum power dissipation is a function of  $T_J(max)$ ,  $\theta_{JA}$ , and  $T_A$ . The maximum allowable power dissipation at any allowable ambient temperature is  $P_D = (T_J(max) T_A)/\theta_{JA}$ . Operating at the absolute maximum  $T_J$  of 150°C can affect reliability.
  - 3. The package thermal impedance is calculated in accordance with JESD 51-7.

#### recommended operating conditions

|     |                                |                               | MIN  | NOM | MAX   | UNIT |
|-----|--------------------------------|-------------------------------|------|-----|-------|------|
| VCC | Supply voltage                 |                               | 4.75 | 5   | 5.25  | V    |
| VIH | High-level input voltage       |                               | 2    |     |       | V    |
| VIL | Low-level input voltage        |                               |      | 8.0 | V     |      |
|     |                                | Bus ports with pullups active |      |     | - 5.2 | mA   |
| ІОН | High-level output current      | Terminal ports                |      |     | - 800 | μΑ   |
|     |                                | Bus ports                     |      |     | 48    |      |
| lOL | Low-level output current       | Terminal ports                |      |     | 16    | mA   |
| TA  | Operating free-air temperature | ·                             | 0    |     | 70    | °C   |

SLLS019F - JUNE 1986 - REVISED JULY 2004

#### electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                   | PARAMETER                                                 |                             | TES                                    | T CONDITION:                | s†                               | MIN  | TYP‡ | MAX         | UNIT |  |
|-------------------|-----------------------------------------------------------|-----------------------------|----------------------------------------|-----------------------------|----------------------------------|------|------|-------------|------|--|
| ٧ıK               | Input clamp voltage                                       |                             | $I_{I} = -18 \text{ mA}$               |                             |                                  |      | -0.8 | -1.5        | V    |  |
| V <sub>hys</sub>  | Hysteresis voltage (V <sub>IT+</sub> – V <sub>IT-</sub> ) | Bus                         |                                        |                             |                                  | 0.4  | 0.65 |             | V    |  |
|                   |                                                           | Terminal                    | I <sub>OH</sub> = - 800 μA,            | V <sub>CC</sub> = MIN       | T <sub>A</sub> = 25°C<br>and MAX | 2.7  | 3.5  |             |      |  |
| ., 8              | Lligh lovel output voltogo                                |                             |                                        |                             | $T_A = MIN$                      | 2.7  | 3.5  |             | .,   |  |
| V <sub>OH</sub> § | High-level output voltage                                 | Bus                         | I <sub>OH</sub> = - 5.2 mA,            | V <sub>CC</sub> = MIN       | T <sub>A</sub> = 25°C<br>and MAX | 2.2  |      |             | V    |  |
|                   |                                                           |                             |                                        |                             | $T_A = MIN$                      | 2.2  |      |             |      |  |
| V                 | Low-level output voltage                                  | Terminal                    | $I_{OL} = 16 \text{ mA},$              | $V_{CC} = MIN$              |                                  |      | 0.3  | 0.5         | V    |  |
| VOL               | Low-level output voltage                                  | Bus                         | $I_{OL} = 48 \text{ mA},$              | $V_{CC} = MIN$              |                                  |      | 0.35 | 0.5         | V    |  |
| lį                | Input current at maximum input voltage                    | Terminal                    | V <sub>I</sub> = 5.5 V,                | $V_{CC} = MAX$              |                                  |      | 0.2  | 100         | μΑ   |  |
| I <sub>IH</sub>   | High-level input current                                  | Terminal and control inputs | V <sub>I</sub> = 2.7 V,                | V <sub>CC</sub> = MAX       |                                  |      | 0.1  | 20          | μΑ   |  |
|                   |                                                           |                             | $I_{I(bus)} = 0$                       |                             |                                  | 2.5  | 3    | 3.7         |      |  |
| V <sub>I/O</sub>  | Voltage at GPIB I/O port                                  | $I_{I(bus)} = 0$            |                                        |                             | 2.5                              | 3    | 3.7  | V           |      |  |
|                   |                                                           |                             | $I_{I(bus)} = -12 \text{ mA}$          | ١                           |                                  |      |      | -1.5        |      |  |
| IIL               | Low-level input current                                   | Terminal and control inputs | V <sub>I</sub> = 0.5 V,                | V <sub>CC</sub> = MAX       |                                  |      | -10  | -100        | μΑ   |  |
|                   |                                                           |                             | $V_{I(bus)} = -1.5 V$                  | to 0.4 V                    |                                  | -1.3 |      |             |      |  |
|                   |                                                           |                             | $V_{I(bus)} = 0.4 V t$                 | o 2.5 V                     |                                  | 0    |      | -3.2        |      |  |
| I <sub>I/O</sub>  | Current into GPIB I/O port                                | Power on                    | $V_{I(bus)} = 2.5 V t$                 | o 3.7 V                     |                                  |      |      | 2.5<br>-3.2 | mA   |  |
| •                 | ·                                                         |                             | V <sub>I(bus)</sub> = 3.7 V t          | o 5 V                       |                                  | 0    |      | 2.5         |      |  |
|                   |                                                           |                             | $V_{I(bus)} = 5 V to$                  | 5.5 V                       |                                  | 0.7  |      | 2.5         |      |  |
|                   |                                                           | Power off                   | VCC = 0                                | $V_{I(bus)} = 0 to$         | 2.5 V                            |      |      | 40          | μΑ   |  |
| 1008              | Short-circuit output current                              | Terminal                    | \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ |                             |                                  | -15  | -35  | -75         | mA   |  |
| los§              | Short-circuit output current                              | Bus                         | V <sub>CC</sub> = MAX                  |                             |                                  | -25  | -50  | -125        | IIIA |  |
| ICC               | Supply current                                            |                             | No load,                               | TE and DC lo                |                                  |      | 55   | 75          | mA   |  |
| C <sub>I/O</sub>  | GPIB I/O port capacitance                                 |                             | $V_{CC} = 0 \text{ to } 5 \text{ V},$  | $V_{I/O} = 0 \text{ to } 2$ | V, f = 1 MHz                     |      | 30   |             | pF   |  |

<sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

<sup>‡</sup> All typical values are at  $V_{CC} = 5$  V,  $T_A = 25^{\circ}$ C. §  $V_{OH}$  and  $I_{OS}$  apply to 3-state outputs only.

SLLS019F - JUNE 1986 - REVISED JULY 2004

# switching characteristics over recommended operating free-air temperature range, $V_{CC} = 5 \text{ V}$

|                  | PARAMETER                                            | FROM<br>(INPUT) | TO<br>(OUTPUT)                  | TEST<br>CONDITIONS      | MIN          | TYP <sup>†</sup> | MAX | UNIT       |    |  |
|------------------|------------------------------------------------------|-----------------|---------------------------------|-------------------------|--------------|------------------|-----|------------|----|--|
| <sup>t</sup> PLH | Propagation delay time, low- to high-level output    | Torminal        | Torminal Bug CL                 |                         | Terminal Bus |                  |     | 10         | 20 |  |
| <sup>t</sup> PHL | Propagation delay time, high- to low-level output    | remina          | Dus                             | See Figure 1            |              | 12               | 20  | ns         |    |  |
| tPLH             | Propagation delay time, low- to high-level output    | D               | Tomorional                      | C <sub>L</sub> = 30 pF, |              | 5                | 10  |            |    |  |
| tPHL             | Propagation delay time,<br>high- to low-level output | Bus             | Terminal                        | See Figure 2            |              | 7                | 14  | ns         |    |  |
| <sup>t</sup> PZH | Output enable time to high level                     |                 |                                 |                         |              |                  | 30  | 1          |    |  |
| <sup>t</sup> PHZ | Output disable time from high level                  | TE -: DC        | Bus (ATN, EOI,<br>REN, IFC, and | CL = 15 pF,             |              |                  | 20  |            |    |  |
| tPZL             | Output enable time to low level                      | TE or DC        | DAV)                            | See Figure 3            |              |                  | 45  | ns         |    |  |
| t <sub>PLZ</sub> | Output disable time from low level                   |                 | ,                               |                         |              |                  | 20  | <u>'</u> 0 |    |  |
| <sup>t</sup> PZH | Output enable time to high level                     |                 |                                 |                         |              |                  | 30  |            |    |  |
| <sup>t</sup> PHZ | Output disable time from high level                  | TE or DC        | Terminal                        | C <sub>L</sub> = 15 pF, |              |                  | 25  | 20         |    |  |
| tpzL             | Output enable time to low level                      | TEULDO          | Terrinia                        | See Figure 4            |              |                  | 30  | ns         |    |  |
| tPLZ             | Output disable time from low level                   |                 |                                 |                         |              |                  | 25  |            |    |  |

<sup>†</sup> All typical values are at  $T_A = 25$ °C.



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

B. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, 50% duty cycle,  $t_{\Gamma} \leq$  6 ns,  $t_{\Gamma} \leq$  7 ns,  $t_{\Gamma} \leq$  8 ns,  $t_{\Gamma} \leq$  9 ns,  $t_{\Gamma} \leq$ 

Figure 1. Terminal-to-Bus Load Circuit and Voltage Waveforms





NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

B. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, 50% duty cycle,  $t_{\Gamma} \leq$  6 ns,  $t_{\Gamma} \leq$  7 ns,  $t_{\Gamma} \leq$  8 ns,  $t_{\Gamma} \leq$  9 ns,  $t_{\Gamma} \leq$ 

Figure 2. Bus-to-Terminal Load Circuit and Voltage Waveforms



NOTES: A.  $C_L$  includes probe and jig capacitance.

B. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, 50% duty cycle,  $t_r \leq$  6 ns,  $t_f \leq$  6 ns,  $Z_O = 50 \Omega$ .

Figure 3. Bus Load Circuit and Voltage Waveforms



NOTES: A.  $C_L$  includes probe and jig capacitance.

B. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, 50% duty cycle,  $t_{\Gamma} \leq$  6 ns,  $t_{f} \leq$  6 ns,  $t_{Q} =$  50  $\Omega$ .

Figure 4. Terminal Load Circuit and Voltage Waveforms

#### TYPICAL CHARACTERISTICS<sup>†</sup>



# TERMINAL OUTPUT VOLTAGE vs



Figure 7

<sup>†</sup> Operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied.



#### TYPICAL CHARACTERISTICS<sup>†</sup>





**GPIB I/O BUS** 

**CURRENT** 

BUS OUTPUT VOLTAGE

VS

TERMINAL INPUT VOLTAGE

VCC = 5 V

No Load





Figure 10

† Operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied.







6-Feb-2020

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish (6) | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|----------------------|--------------------|--------------|-------------------------|---------|
| SN75ALS161DW     | ACTIVE | SOIC         | DW                 | 20   | 25             | Green (RoHS<br>& no Sb/Br) | NIPDAU               | Level-1-260C-UNLIM | 0 to 70      | 75ALS161                | Samples |
| SN75ALS161DWE4   | ACTIVE | SOIC         | DW                 | 20   | 25             | Green (RoHS<br>& no Sb/Br) | NIPDAU               | Level-1-260C-UNLIM | 0 to 70      | 75ALS161                | Samples |
| SN75ALS161DWG4   | ACTIVE | SOIC         | DW                 | 20   | 25             | Green (RoHS<br>& no Sb/Br) | NIPDAU               | Level-1-260C-UNLIM | 0 to 70      | 75ALS161                | Samples |
| SN75ALS161DWR    | ACTIVE | SOIC         | DW                 | 20   | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU               | Level-1-260C-UNLIM | 0 to 70      | 75ALS161                | Samples |
| SN75ALS161N      | ACTIVE | PDIP         | N                  | 20   | 20             | Pb-Free<br>(RoHS)          | NIPDAU               | N / A for Pkg Type | 0 to 70      | SN75ALS161N             | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: Til defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.



### **PACKAGE OPTION ADDENDUM**

6-Feb-2020

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 14-Feb-2019

#### TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN75ALS161DWR | SOIC            | DW                 | 20 | 2000 | 330.0                    | 24.4                     | 10.8       | 13.3       | 2.7        | 12.0       | 24.0      | Q1               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 14-Feb-2019



#### \*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| SN75ALS161DWR | SOIC         | DW              | 20   | 2000 | 350.0       | 350.0      | 43.0        |  |

# N (R-PDIP-T\*\*)

### PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.





SOIC



#### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side.
- 5. Reference JEDEC registration MS-013.



SOIC



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOIC



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated