

[Order](http://www.ti.com/product/LMZ31707?dcmp=dsproject&hqs=sandbuy&#samplebuy) Now



**[LMZ31707](http://www.ti.com/product/lmz31707?qgpn=lmz31707)**

SLVSBV7D –JUNE 2013–REVISED MARCH 2019

# **LMZ31707 7-A Power module with 2.95-V to 17-V input and current sharing in QFN package**

**Technical [Documents](http://www.ti.com/product/LMZ31707?dcmp=dsproject&hqs=td&#doctype2)** 

# **1 Features**

- Complete integrated power solution allows small footprint, low-profile design
- 10 mm  $\times$  10 mm  $\times$  4.3 mm package
	- Pin compatible with LMZ31710 and LMZ31704
- Efficiencies Up To 95%
- Eco-mode™ / light load efficiency (LLE)
- Wide-output voltage adjust 0.6 V to 5.5 V, with 1% reference accuracy
- Supports parallel operation for higher current
- Optional split power rail allows input voltage down to 2.95 V
- Adjustable switching frequency (200 kHz to 1.2 MHz)
- Synchronizes to an external clock
- Provides 180° out-of-phase clock signal
- Adjustable slow start
- Output voltage sequencing / tracking
- Power good output
- Programmable undervoltage lockout (UVLO)
- Overcurrent and overtemperature protection
- Pre-Bias output start-up
- Operating temperature range: –40°C to +85°C
- Enhanced thermal performance: 13.3°C/W
- Meets EN55022 Class B emissions
	- Integrated shielded inductor
- <span id="page-0-0"></span>• Create a custom design using the LMZ31707 with the [WEBENCH](https://webench.ti.com/wb5/WBTablet/PartDesigner/quickview.jsp?base_pn=LMZ31707&origin=ODS&litsection=features)® Power Designer

# **2 Applications**

- Broadband and communications infrastructure
- Automated test and medical equipment
- Compact PCI / PCI express / PXI express
- DSP and FPGA point-of-load applications

# **3 Description**

Tools & **[Software](http://www.ti.com/product/LMZ31707?dcmp=dsproject&hqs=sw&#desKit)** 

The LMZ31707 SIMPLE SWITCHER® power module is an easy-to-use integrated power solution that combines a 7-A DC-DC converter with power MOSFETs, a shielded inductor, and passives into a low profile, QFN package. This total power solution allows as few as three external components and eliminates the loop compensation and magnetics part selection process.

Support & **[Community](http://www.ti.com/product/LMZ31707?dcmp=dsproject&hqs=support&#community)** 

 $22$ 

The 10  $\times$  10  $\times$  4.3 mm QFN package is easy to solder onto a printed circuit board and allows a compact point-of-load design. Achieves greater than 95% efficiency and excellent power dissipation capability with a thermal impedance of 13.3°C/W. The LMZ31707 offers the flexibility and the feature-set of a discrete point-of-load design and is ideal for powering a wide range of ICs and systems. Advanced packaging technology affords a robust and reliable power solution compatible with standard QFN mounting and testing techniques.

#### **Simplified Application**



# **4 Specifications**

## **4.1 Absolute Maximum Ratings(1)**

over operating temperature range (unless otherwise noted)



<span id="page-1-1"></span>(1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) See the temperature derating curves in the Typical Characteristics section for thermal information.

(3) For soldering specifications, refer to the *Soldering [Requirements](http://www.ti.com/lit/pdf/SLTA069) for BQFN Packages* application note.

Devices with a date code prior to week 14 2018 (1814) have a peak reflow case temperature of 240°C with a maximum of one reflow.

# <span id="page-1-0"></span>**4.2 ESD Ratings**



(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

#### **4.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)



#### **4.4 Package Specifications**





### **4.5 Thermal Information**



(1) For more information about traditional and new thermal metrics, see the *[Semiconductor](http://www.ti.com/lit/pdf/spra953) and IC Package Thermal Metrics* application report.

(2) The junction-to-ambient thermal resistance,  $\theta_{JA}$ , applies to devices soldered directly to a 100 mm  $\times$  100 mm double-sided PCB with 2 oz. copper and natural convection cooling. Additional airflow reduces  $\theta_{JA}$ .

(3) The junction-to-top characterization parameter,  $\psi_{\rm JT}$ , estimates the junction temperature, T<sub>J</sub>, of a device in a real system, using a procedure described in JESD51-2A (sections 6 and 7).  ${\sf T}_\mathsf{J} = \psi_{\mathsf{J} \mathsf{T}}$  \* Pdis + T<sub>T</sub>; where Pdis is the power dissipated in the device and T<sub>T</sub> is the temperature of the top of the device.

(4) The junction-to-board characterization parameter,  $\psi_{\rm JB}$ , estimates the junction temperature, T<sub>J</sub>, of a device in a real system, using a procedure described in JESD51-2A (sections 6 and 7).  ${\tt T}_\textsf{J}$  =  $\psi_\textsf{JB}$  \* Pdis + T<sub>B</sub>; where Pdis is the power dissipated in the device and T<sub>B</sub> is the temperature of the board 1mm from the device.

#### **4.6 Electrical Characteristics**

Over  $-40^{\circ}$ C to 85°C free-air temperature, PV<sub>IN</sub> = V<sub>IN</sub> = 12 V, V<sub>OUT</sub> = 1.8 V, I<sub>OUT</sub> = 7 A,

 $C_{\text{IN}}$  = 0.1 µF + 2 x 22 µF ceramic + 100 µF bulk,  $C_{\text{OUT}}$  = 4 x 47 µF ceramic (unless otherwise noted) <sup>(1)</sup>



See the Light Load [Efficiency](#page-17-0) (LLE) section for more information for output voltages < 1.5 V.

(2) The minimum P<sub>VIN</sub> is 2.95 V or (V<sub>OUT</sub> + 0.7 V), whichever is greater. See [Table](#page-22-0) 7 for more details.

(3) The maximum PV<sub>IN</sub> voltage is 17 V or (22 x V<sub>OUT</sub>), whichever is less. See [Table](#page-22-0) 7 for more details.

(4) The stated limit of the set-point voltage tolerance includes the tolerance of both the internal voltage reference and the internal adjustment resistor. The overall output voltage tolerance will be affected by the tolerance of the external  $R_{\text{SET}}$  resistor.

**TRUMENTS** 

### **Electrical Characteristics (continued)**

Over –40°C to 85°C free-air temperature,  $PV_{IN} = V_{IN} = 12 V$ ,  $V_{OUT} = 1.8 V$ ,  $I_{OUT} = 7 A$ ,  $C_{\text{IN}}$  = 0.1 µF + 2 x 22 µF ceramic + 100 µF bulk,  $C_{\text{OUT}}$  = 4 x 47 µF ceramic (unless otherwise noted) <sup>[\(1\)](#page-3-0)</sup>



<span id="page-3-0"></span>(5) This pin has an internal pull-up. If it is left open, the device operates when input power is applied. A small, low-leakage MOSFET is recommended for control. When the device is operating and no UVLO resistor divider is present on this pin, the open voltage is typically 2.9 V.

(6) A minimum of 44 µF of external ceramic capacitance is required across the input (VIN and PVIN connected) for proper operation. An additional 100  $\mu$ F of bulk capacitance is recommended. It is also recommended to place a 0.1  $\mu$ F ceramic capacitor directly across the PVIN and PGND pins of the device. Locate the input capacitance close to the device. When operating with split VIN and PVIN rails, place 4.7µF of ceramic capacitance directly at the VIN pin. See [Table](#page-12-0) 4 for more details.

(7) The amount of required output capacitance varies depending on the output voltage (see [Table](#page-11-0) 3 ). The amount of required capacitance must include at least 1x 47µF ceramic capacitor. Locate the capacitance close to the device. Adding additional capacitance close to the load improves the response of the regulator to load transients. See [Table](#page-11-0) 3 and [Table](#page-12-0) 4 more details.

(8) When using both ceramic and non-ceramic output capacitors, the combined maximum must not exceed 5000 µF. It may be necessary to increase the slow start time when turning on into the maximum capacitance. See theSlow Start [\(SS/TR\)](#page-20-0) section for information on adjusting the slow start time.



# **5 Device Information**



**Functional Block Diagram**

Texas<br>Instruments





#### **Pin Functions (continued)**







# **6 Typical Characteristics (PVIN = VIN = 12 V)**

The electrical characteristic data has been developed from actual products tested at 25°C. This data is considered typical for the converter. Applies to [Figure](#page-7-1) 1, Figure 2, and Figure 3. The temperature derating curves represent the conditions at which internal components are at or below the manufacturer's maximum operating temperatures. Derating limits apply to devices soldered directly to a 100 mm x 100 mm, 4-layer PCB with 2 oz. copper. Applies to [Figure](#page-7-1) 4.

<span id="page-7-1"></span><span id="page-7-0"></span>



# **7 Typical Characteristics (PVIN = VIN = 5 V)**

The electrical characteristic data has been developed from actual products tested at 25°C. This data is considered typical for the converter. Applies to [Figure](#page-8-1) 6, Figure 7, and Figure 8. The temperature derating curves represent the conditions at which internal components are at or below the manufacturer's maximum operating temperatures. Derating limits apply to devices soldered directly to a 100 mm x 100 mm, 4-layer PCB with 2 oz. copper. Applies to [Figure](#page-8-1) 9.

<span id="page-8-1"></span><span id="page-8-0"></span>



# **8 Typical Characteristics (PVIN = 3.3 V, VIN = 5 V)**

The electrical characteristic data has been developed from actual products tested at 25°C. This data is considered typical for the converter. Applies to [Figure](#page-9-0) 11, [Figure](#page-9-0) 12, and [Figure](#page-9-1) 13. The temperature derating curves represent the conditions at which internal components are at or below the manufacturer's maximum operating temperatures. Derating limits apply to devices soldered directly to a 100 mm × 100 mm, 4-layer PCB with 2 oz. copper. Applies to [Figure](#page-9-1) 14.

<span id="page-9-1"></span><span id="page-9-0"></span>

# **9 Application Information**

# **9.1 Adjusting the Output Voltage**

The VADJ control sets the output voltage of the LMZ31707. The output voltage adjustment range is from 0.6V to 5.5V. The adjustment method requires the addition of  $R_{\text{SET}}$ , which sets the output voltage, the connection of SENSE+ to VOUT, and in some cases  $R_{RT}$  which sets the switching frequency. The  $R_{SET}$  resistor must be connected directly between the VADJ (pin 26) and AGND (pin 23). The SENSE+ pin (pin 27) must be connected to VOUT either at the load for improved regulation or at VOUT of the device. The  $R_{RT}$  resistor must be connected directly between the RT/CLK (pin 22) and AGND (pin 23). [Table](#page-10-0) 1 gives the standard external  $R_{\text{SET}}$  resistor for a number of common bus voltages, along with the recommended  $R_{RT}$  resistor for that output voltage.



<span id="page-10-0"></span>

For other output voltages, the value of the required resistor can either be calculated using the following formula, or simply selected from the range of values given in [Table](#page-10-1) 2.

$$
R_{\text{SET}} = \frac{1.43}{\left(\left(\frac{V_{\text{OUT}}}{0.6}\right) - 1\right)} \text{ (k}\Omega\text{)}
$$

(1)

<span id="page-10-1"></span>

#### **Table 2. Standard RSET Resistor Values**

**FXAS NSTRUMENTS** 

#### **9.2 Capacitor Recommendations for the LMZ31707 Power Supply**

#### **9.2.1 Capacitor Technologies**

#### *9.2.1.1 Electrolytic, Polymer-Electrolytic Capacitors*

When using electrolytic capacitors, high-quality, computer-grade electrolytic capacitors are recommended. Polymer-electrolytic type capacitors are recommended for applications where the ambient operating temperature is less than 0°C. The Sanyo OS-CON capacitor series is suggested due to the lower ESR, higher rated surge, power dissipation, ripple current capability, and small package size. Aluminum electrolytic capacitors provide adequate decoupling over the frequency range of 2 kHz to 150 kHz, and are suitable when ambient temperatures are above 0°C.

#### *9.2.1.2 Ceramic Capacitors*

The performance of aluminum electrolytic capacitors is less effective than ceramic capacitors above 150 kHz. Multilayer ceramic capacitors have a low ESR and a resonant frequency higher than the bandwidth of the regulator. They can be used to reduce the reflected ripple current at the input as well as improve the transient response of the output.

#### *9.2.1.3 Tantalum, Polymer-Tantalum Capacitors*

Polymer-tantalum type capacitors are recommended for applications where the ambient operating temperature is less than 0°C. The Sanyo POSCAP series and Kemet T530 capacitor series are recommended rather than many other tantalum types due to their lower ESR, higher rated surge, power dissipation, ripple current capability, and small package size. Tantalum capacitors that have no stated ESR or surge current rating are not recommended for power applications.

#### **9.2.2 Input Capacitor**

The LMZ31707 requires a minimum input capacitance of 44  $\mu$ F of ceramic type. An additional 100  $\mu$ F of nonceramic capacitance is recommended for applications with transient load requirements. The voltage rating of input capacitors must be greater than the maximum input voltage. At worst case, when operating at 50% duty cycle and maximum load, the combined ripple current rating of the input capacitors must be at least 3.5 Arms. [Table](#page-12-0) 4 includes a preferred list of capacitors by vendor. It is also recommended to place a 0.1 µF ceramic capacitor directly across the PVIN and PGND pins of the device. When operating with split VIN and PVIN rails, place 4.7µF of ceramic capacitance directly at the VIN pin.

#### **9.2.3 Output Capacitor**

<span id="page-11-0"></span>The required output capacitance is determined by the output voltage of the LMZ31707. See [Table](#page-11-0) 3 for the amount of required capacitance. The effects of temperature and capacitor voltage rating must be considered when selecting capacitors to meet the minimum required capacitance. The required output capacitance can be comprised of all ceramic capacitors, or a combination of ceramic and bulk capacitors. The required capacitance must include at least one 47 µF ceramic. When adding additional non-ceramic bulk capacitors, low-ESR devices like the ones recommended in [Table](#page-12-0) 4 are required. The required capacitance above the minimum is determined by actual transient deviation requirements. [Table](#page-12-0) 4 includes a preferred list of capacitors by vendor.



#### **Table 3. Required Output Capacitance**

(1) Minimum required must include at least one 47 µF ceramic capacitor.

<span id="page-12-0"></span>

## **Table 4. Recommended Input/Output Capacitors(1)**

(1) **Capacitor Supplier Verification, RoHS, Lead-free and Material Details** Consult capacitor suppliers regarding availability, material composition, RoHS and lead-free status, and manufacturing process requirements for any capacitors identified in this table.

(2) Maximum ESR @ 100kHz, 25°C.

### **9.3 Transient Response**

#### **Table 5. Output Voltage Transient Response**



**[LMZ31707](http://www.ti.com/product/lmz31707?qgpn=lmz31707)** SLVSBV7D –JUNE 2013–REVISED MARCH 2019 **[www.ti.com](http://www.ti.com)**



## **9.4 Transient Waveforms**





#### **[LMZ31707](http://www.ti.com/product/lmz31707?qgpn=lmz31707) [www.ti.com](http://www.ti.com)** SLVSBV7D –JUNE 2013–REVISED MARCH 2019

# **9.5 Application Schematics**



**Figure 21. Typical Schematic PVIN = VIN = 4.5 V to 17 V, VOUT = 3.3 V**



### **Application Schematics (continued)**



**Figure 22. Typical Schematic PVIN = 3.3 V, VIN = 4.5 V to 17 V, VOUT = 1.0 V**

#### **9.6 Custom Design With WEBENCH® Tools**

[Click](https://webench.ti.com/wb5/WBTablet/PartDesigner/quickview.jsp?base_pn=LMZ31707&origin=ODS&litsection=application) here to create a custom design using the LMZ31707 device with the WEBENCH® Power Designer.

- 1. Start by entering the input voltage  $(V_{\text{IN}})$ , output voltage  $(V_{\text{OUT}})$ , and output current  $(I_{\text{OUT}})$  requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
- 3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- Run electrical simulations to see important waveforms and circuit performance
- Run thermal simulations to understand board thermal performance
- Export customized schematic and layout into popular CAD formats
- Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at [www.ti.com/WEBENCH.](http://www.ti.com/lsds/ti/analog/webench/overview.page?DCMP=sva_web_webdesigncntr_en&HQS=sva-web-webdesigncntr-vanity-lp-en)

## **9.7 VIN and PVIN Input Voltage**

The LMZ31707 allows for a variety of applications by using the VIN and PVIN pins together or separately. The VIN voltage supplies the internal control circuits of the device. The PVIN voltage provides the input voltage to the power converter system.

If tied together, the input voltage for the VIN pin and the PVIN pin can range from 4.5 V to 17 V. If using the VIN pin separately from the PVIN pin, the VIN pin must be greater than 4.5 V, and the PVIN pin can range from as low as 2.95 V to 17 V. When operating from a split rail, it is recommended to supply VIN from 5 V to 12 V, for best performance. A voltage divider connected to the INH/UVLO pin can adjust either input voltage UVLO appropriately. See the [Programmable](#page-24-0) Undervoltage Lockout (UVLO) section of this datasheet for more information.

16



#### **9.8 3.3 V PVIN Operation**

Applications operating from a PVIN of 3.3 V must provide at least 4.5 V for VIN. It is recommended to supply VIN from 5 V to 12 V, for best performance. See listeraure number [SNVA692](http://www.ti.com/lit/pdf/SNVA692) for help creating 5 V from 3.3 V using a small, simple charge pump device.

## **9.9 Power Good (PWRGD)**

The PWRGD pin is an open drain output. Once the voltage on the SENSE+ pin is between 95% and 104% of the set voltage, the PWRGD pin pull-down is released and the pin floats. The recommended pull-up resistor value is between 10 kΩ and 100 kΩ to a voltage source that is 5.5 V or less. The PWRGD pin is in a defined state once VIN is greater than 1.0 V, but with reduced current sinking capability. The PWRGD pin achieves full current sinking capability once the VIN pin is above 4.5V. The PWRGD pin is pulled low when the voltage on SENSE+ is lower than 91% or greater than 108% of the nominal set voltage. Also, the PWRGD pin is pulled low if the input UVLO or thermal shutdown is asserted, the INH pin is pulled low, or the SS/TR pin is below 1.4 V.

## **9.10 SYNC\_OUT**

The LMZ31707 provides a 180° out-of-phase clock signal for applications requiring synchronization. The SYNC\_OUT pin produces a 50% duty cycle clock signal that is the same frequency as the device's switching frequency, but is 180° out of phase. Operating two devices 180° out of phase reduces input and output voltage ripple. The SYNC\_OUT clock signal is compatible with other LMZ3 devices that have a CLK input.

#### **9.11 Parallel Operation**

Up to six LMZ31707 devices can be paralleled for increased output current. Multiple connections must be made between the paralleled devices and the component selection is slightly different than for a stand-alone LMZ31707 device. A typical LMZ31707 parallel schematic is shown in [Figure](#page-16-0) 23. Refer to application note, [SNVA695](http://www.ti.com/lit/pdf/SNVA695) for information and design help when paralleling multiple LMZ31707 devices.



<span id="page-16-0"></span>

# <span id="page-17-0"></span>**9.12 Light Load Efficiency (LLE)**

The LMZ31707 operates in pulse skip mode at light load currents to improve efficiency and decrease power dissipation by reducing switching and gate drive losses.

These pulses may cause the output voltage to rise when there is no load to discharge the energy. For output voltages < 1.5 V, a minimum load is required. The amount of required load can be determined by [Equation](#page-17-1) 2. In most cases the minimum current drawn by the load circuit will be enough to satisfy this load. Applications requiring a load resistor to meet the minimum load, the added power dissipation will be ≤ 3.6 mW. A single 0402 size resistor across VOUT and PGND can be used.

$$
I_{\text{MIN}} = 600 \, \mu A - \left(\frac{V_{\text{OUT}}}{1.43k + R_{\text{SET}}}\right) (A) \tag{2}
$$

<span id="page-17-1"></span>When  $V_{\text{OUT}} = 0.6$  V and  $R_{\text{SET}} = \text{OPEN}$ , the minimum load current is 600 µA.

### **9.13 Power-Up Characteristics**

When configured as shown in the front page schematic, the LMZ31707 produces a regulated output voltage following the application of a valid input voltage. During the power-up, internal soft-start circuitry slows the rate that the output voltage rises, thereby limiting the amount of in-rush current that can be drawn from the input source. [Figure](#page-17-2) 24 shows the start-up waveforms for a LMZ31707, operating from a 5-V input (PVIN=VIN) and with the output voltage adjusted to 1.8 V. [Figure](#page-17-2) 25 shows the start-up waveforms for a LMZ31707 starting up into a pre-biased output voltage. The waveforms were measured with a 5-A constant current load.

<span id="page-17-2"></span>



#### **9.14 Pre-Biased Start-Up**

The LMZ31707 has been designed to prevent the low-side MOSFET from discharging a pre-biased output. During pre-biased startup, the low-side MOSFET does not turn on until the high-side MOSFET has started switching. The high-side MOSFET does not start switching until the slow start voltage exceeds the voltage on the VADJ pin. Refer to [Figure](#page-17-2) 25.

#### **9.15 Remote Sense**

The SENSE+ pin must be connected to  $V_{OUT}$  at the load, or at the device pins.

Connecting the SENSE+ pin to  $V_{\text{OUT}}$  at the load improves the load regulation performance of the device by allowing it to compensate for any I-R voltage drop between its output pins and the load. An I-R drop is caused by the high output current flowing through the small amount of pin and trace resistance. This should be limited to a maximum of 300 mV.

#### **NOTE**

The remote sense feature is not designed to compensate for the forward drop of nonlinear or frequency dependent components that may be placed in series with the converter output. Examples include OR-ing diodes, filter inductors, ferrite beads, and fuses. When these components are enclosed by the SENSE+ connection, they are effectively placed inside the regulation control loop, which can adversely affect the stability of the regulator.

#### **9.16 Thermal Shutdown**

The internal thermal shutdown circuitry forces the device to stop switching if the junction temperature exceeds 175°C typically. The device reinitiates the power up sequence when the junction temperature drops below 165°C typically.



### **9.17 Output On/Off Inhibit (INH)**

The INH pin provides electrical on/off control of the device. Once the INH pin voltage exceeds the threshold voltage, the device starts operation. If the INH pin voltage is pulled below the threshold voltage, the regulator stops switching and enters low quiescent current state. The INH pin has an internal pull-up current source, allowing the user to float the INH pin for enabling the device.

If an application requires controlling the INH pin, use an open drain/collector device, or a suitable logic gate to interface with the pin. Using a voltage superviser to control the INH pin allows control of the turn-on and turn-off of the device as opposed to relying on the ramp up or down if the input voltage source.

[Figure](#page-19-0) 26 shows the typical application of the inhibit function. Turning Q1 on applies a low voltage to the inhibit control (INH) pin and disables the output of the supply, shown in [Figure](#page-19-1) 27. If Q1 is turned off, the supply executes a soft-start power-up sequence, as shown in [Figure](#page-19-1) 28. A regulated output voltage is produced within 2 ms. The waveforms were measured with a 5-A constant current load.



**Figure 26. Typical Inhibit Control**

<span id="page-19-1"></span><span id="page-19-0"></span>



#### <span id="page-20-0"></span>**9.18 Slow Start (SS/TR)**

Connecting the STSEL pin to AGND and leaving SS/TR pin open enables the internal SS capacitor with a slow start interval of approximately 1.2 ms. Adding additional capacitance between the SS pin and AGND increases the slow start time. Increasing the slow start time will reduce inrush current seen by the input source and reduce the current seen by the device when charging the output capacitors. To avoid the activation of current limit and ensure proper start-up, the SS capacitor may need to be increased when operating near the maximum output capacitance limit.

[Figure](#page-20-2) 29 shows an additional SS capacitor connected to the SS/TR pin and the STSEL pin connected to AGND. See [Table](#page-20-3) 6 below for SS capacitor values and timing interval.



**Figure** 29. Slow-Start Capacitor (C<sub>SS</sub>) and STSEL Connection

<span id="page-20-3"></span><span id="page-20-2"></span>



#### <span id="page-20-1"></span>**9.19 Overcurrent Protection**

For protection against load faults, the LMZ31707 incorporates output overcurrent protection. The overcurrent protection mode can be selected using the OCP\_SEL pin. Leaving the OCP\_SEL pin open selects hiccup mode and connecting it to AGND selects cycle-by-cycle mode. In hiccup mode, applying a load that exceeds the regulator's overcurrent threshold causes the regulated output to shut down. Following shutdown, the module periodically attempts to recover by initiating a soft-start power-up as shown in [Figure](#page-21-0) 30. This is described as a hiccup mode of operation, whereby the module continues in a cycle of successive shutdown and power up until the load fault is removed. During this period, the average current flowing into the fault is significantly reduced which reduces power dissipation. Once the fault is removed, the module automatically recovers and returns to normal operation as shown in [Figure](#page-21-0) 31.

In cycle-by-cycle mode, applying a load that exceeds the regulator's overcurrent threshold limits the output current and reduces the output voltage as shown in [Figure](#page-21-1) 32. During this period, the current flowing into the fault remains high causing the power dissipation to stay high as well. Once the overcurrent condition is removed, the output voltage returns to the set-point voltage as shown in [Figure](#page-21-1) 33.

**[LMZ31707](http://www.ti.com/product/lmz31707?qgpn=lmz31707)**

SLVSBV7D –JUNE 2013–REVISED MARCH 2019 **[www.ti.com](http://www.ti.com)**

**NSTRUMENTS** 

Texas

## **Overcurrent Protection (continued)**

<span id="page-21-1"></span><span id="page-21-0"></span>



#### **9.20 Synchronization (CLK)**

An internal phase locked loop (PLL) has been implemented to allow synchronization between 200 kHz and 1200 kHz, and to easily switch from RT mode to CLK mode. To implement the synchronization feature, connect a square wave clock signal to the RT/CLK pin with a duty cycle between 20% to 80%. The clock signal amplitude must transition lower than 0.5 V and higher than 2.0 V. The start of the switching cycle is synchronized to the falling edge of RT/CLK pin. In applications where both RT mode and CLK mode are needed, the device can be configured as shown in [Figure](#page-22-1) 34.

Before the external clock is present, the device works in RT mode and the switching frequency is set by RT resistor. When the external clock is present, the CLK mode overrides the RT mode. The first time the CLK pin is pulled above the RT/CLK high threshold (2.0 V), the device switches from RT mode to CLK mode and the RT/CLK pin becomes high impedance as the PLL starts to lock onto the frequency of the external clock. It is not recommended to switch from CLK mode back to RT mode because the internal switching frequency drops to 100 kHz first before returning to the switching frequency set by the RT resistor  $(R_{RT})$ .



**Figure 34. RT/CLK Configuration**

<span id="page-22-1"></span><span id="page-22-0"></span>The synchronization frequency must be selected based on the output voltages of the devices being synchronized. [Table](#page-22-0) 7 shows the allowable frequencies for a given range of output voltages. For the most efficient solution, always synchronize to the lowest allowable frequency. For example, an application requires synchronizing three LMZ31707 devices with output voltages of 1.0 V, 1.2 V and 1.8 V, all powered from PVIN = 12 V. [Table](#page-22-0) 7 shows that all three output voltages should be synchronized to 300 kHz.





**EXAS ISTRUMENTS** 

# **9.21 Sequencing (SS/TR)**

Many of the common power supply sequencing methods can be implemented using the SS/TR, INH and PWRGD pins. The sequential method is illustrated in [Figure](#page-23-0) 35 using two LMZ31707 devices. The PWRGD pin of the first device is coupled to the INH pin of the second device which enables the second power supply once the primary supply reaches regulation. [Figure](#page-23-0) 36 shows sequential turn-on waveforms of two LMZ31707 devices.

<span id="page-23-0"></span>

Simultaneous power supply sequencing can be implemented by connecting the resistor network of R1 and R2 shown in [Figure](#page-23-1) 37 to the output of the power supply that needs to be tracked or to another voltage reference source. The tracking voltage must exceed 750mV before  $V_{OUT2}$  reaches its set-point voltage. The PWRGD output of the  $V_{\text{OUT2}}$  device may remain low if the tracking voltage does not exceed 1.4V. [Figure](#page-23-1) 38 shows simultaneous turn-on waveforms of two LMZ31707 devices. Use [Equation](#page-23-2) 3 and Equation 4 to calculate the values of R1 and R2.

<span id="page-23-2"></span><span id="page-23-1"></span>

*Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLVSBV7D&partnum=LMZ31707) Feedback* Copyright © 2013–2019, Texas Instruments Incorporated



### <span id="page-24-0"></span>**9.22 Programmable Undervoltage Lockout (UVLO)**

The LMZ31707 implements internal UVLO circuitry on the VIN pin. The device is disabled when the VIN pin voltage falls below the internal VIN UVLO threshold. The internal VIN UVLO rising threshold is 4.5 V(max) with a typical hysteresis of 150 mV.

If an application requires either a higher UVLO threshold on the VIN pin or a higher UVLO threshold for a combined VIN and PVIN, then the UVLO pin can be configured as shown in [Figure](#page-24-1) 39 or [Figure](#page-24-1) 40. [Table](#page-24-2) 8 lists standard values for  $R_{UVLO1}$  and  $R_{UVLO2}$  to adjust the VIN UVLO voltage up.

<span id="page-24-1"></span>

#### **Table 8. Standard Resistor values for Adjusting VIN UVLO**

<span id="page-24-2"></span>

For a split rail application, if a secondary UVLO on PVIN is required, VIN must be ≥ 4.5V. [Figure](#page-24-3) 41 shows the PVIN UVLO configuration. Use [Table](#page-24-4) 9 to select  $R_{UVLO1}$  and  $R_{UVLO2}$  for PVIN. If PVIN UVLO is set for less than 3.5 V, a 5.1-V zener diode should be added to clamp the voltage on the UVLO pin below 6 V.



**Figure 41. Adjustable PVIN Undervoltage Lockout, (VIN ≥4.5 V)**

#### **Table 9. Standard Resistor Values for Adjusting PVIN UVLO, (VIN ≥4.5 V)**

<span id="page-24-4"></span><span id="page-24-3"></span>



# **9.23 Layout Considerations**

To achieve optimal electrical and thermal performance, an optimized PCB layout is required. [Figure](#page-25-0) 42 thru [Figure](#page-25-1) 45, shows a typical PCB layout. Some considerations for an optimized layout are:

- Use large copper areas for power planes (PVIN, VOUT, and PGND) to minimize conduction loss and thermal stress.
- Place ceramic input and output capacitors close to the device pins to minimize high frequency noise.
- Locate additional output capacitors between the ceramic capacitor and the load.
- Keep AGND and PGND separate from one another.
- Place  $R_{\text{SET}}$ ,  $R_{\text{RT}}$ , and  $C_{SS}$  as close as possible to their respective pins.
- Use multiple vias to connect the power planes to internal layers.

<span id="page-25-1"></span><span id="page-25-0"></span>



### **9.24 EMI**

The LMZ31707 is compliant with EN55022 Class B radiated emissions. [Figure](#page-26-0) 46 and [Figure](#page-26-0) 47 show typical examples of radiated emissions plots for the LMZ31707 operating from 5V and 12V respectively. Both graphs include the plots of the antenna in the horizontal and vertical positions.

<span id="page-26-0"></span>

### **10 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.





# **11 Device and Documentation Support**

#### <span id="page-28-0"></span>**11.1 Device Support**

#### **11.1.1 Development Support**

#### *11.1.1.1 Custom Design With WEBENCH® Tools*

[Click](https://webench.ti.com/wb5/WBTablet/PartDesigner/quickview.jsp?base_pn=LMZ31707&origin=ODS&litsection=device_support) here to create a custom design using the LMZ31707 device with the WEBENCH® Power Designer.

- 1. Start by entering the input voltage  $(V_{\text{IN}})$ , output voltage  $(V_{\text{OUT}})$ , and output current ( $I_{\text{OUT}}$ ) requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
- 3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- Run electrical simulations to see important waveforms and circuit performance
- Run thermal simulations to understand board thermal performance
- Export customized schematic and layout into popular CAD formats
- Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at [www.ti.com/WEBENCH.](http://www.ti.com/lsds/ti/analog/webench/overview.page?DCMP=sva_web_webdesigncntr_en&HQS=sva-web-webdesigncntr-vanity-lp-en)

#### **11.2 Documentation Support**

### **11.2.1 Related Documentation**

For related documentation see the following: *Soldering [Requirements](http://www.ti.com/lit/pdf/SLTA069) for BQFN Packages*

#### **11.3 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### **11.4 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's [Terms](http://www.ti.com/corp/docs/legal/termsofuse.shtml) of [Use.](http://www.ti.com/corp/docs/legal/termsofuse.shtml)

**TI E2E™ Online [Community](http://e2e.ti.com)** *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design [Support](http://support.ti.com/)** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### **11.5 Trademarks**

Eco-mode, E2E are trademarks of Texas Instruments. WEBENCH is a registered trademark of Texas Instruments. All other trademarks are the property of their respective owners.

#### **11.6 Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.



#### **11.7 Glossary**

[SLYZ022](http://www.ti.com/lit/pdf/SLYZ022) — *TI Glossary*.

This glossary lists and explains terms, acronyms, and definitions.

# <span id="page-29-0"></span>**12 Mechanical, Packaging, and Orderable Information**

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

### **12.1 Tape and Reel Information**



#### **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**













# **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices mav have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# **PACKAGE OPTION ADDENDUM**

# **MECHANICAL DATA**



Quad Flatpack, No-leads (QFN) package configuration. C.

⚠ The package thermal pad must be soldered to the board for thermal and mechanical performance.

Ε. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.

The package thermal performance may be enhanced by bonding the thermal pad to an external thermal plane.



# RVQ (R-PB3QFN-N42)

# PLASTIC QUAD FLATPACK NO-LEAD

# THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.







# **LAND PATTERN DATA**



В. This drawing is subject to change without notice.

C. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat-Pack<br>Packages, Texas Instruments Literature No. SCBA017, SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <http://www.ti.com>.

D. See next page for stencil design recommendation.



# **LAND PATTERN DATA**



E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.



#### **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale ([www.ti.com/legal/termsofsale.html\)](http://www.ti.com/legal/termsofsale.html) or other applicable terms available either on [ti.com](http://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2019, Texas Instruments Incorporated