July 1988 Revised September 2000 # 74ACT843 9-Bit Transparent Latch #### **General Description** The ACT843 bus interface latch is designed to eliminate the extra packages required to buffer existing latches and provide extra data width for wider address/data paths. #### **Features** - TTL compatible inputs - 3-STATE outputs for bus interfacing ### **Ordering Code:** | Order Number | Package Number | Package Description | |--------------|----------------|---------------------------------------------------------------------------| | 74ACT843SC | M24B | 24-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300 Wide | | 74ACT843SPC | N24C | 24-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide | Device also available in Tape and Reel. Specify by appending suffix letter "X" to the ordering code. (SPC not available in Tape and Reel.) #### **Logic Symbols** ### **Connection Diagram** # # **Pin Descriptions** | Pin Names | Description | |--------------------------------|---------------| | D <sub>0</sub> –D <sub>8</sub> | Data Inputs | | O <sub>0</sub> -O <sub>8</sub> | Data Outputs | | ŌE | Output Enable | | LE | Latch Enable | | CLR | Clear | | PRE | Preset | FACT™ is a trademark of Fairchild Semiconductor Corporation # **Functional Description** The ACT843 consists of nine D-type latches with 3-STATE outputs. The flip-flops appear transparent to the data when Latch Enable (LE) is HIGH. This allows asynchronous operation, as the output transition follows the data in transition. On the LE HIGH-to-LOW transition, the data that meets the setup times is latched. Data appears on the bus when the Output Enable ( $\overline{\text{OE}}$ ) is LOW. When $\overline{\text{OE}}$ is HIGH, the bus output is in the high impedance state. In addition to the LE and $\overline{\text{OE}}$ pins, the ACT843 has a Clear ( $\overline{\text{CLR}}$ ) pin and a Preset ( $\overline{\text{PRE}}$ ) pin. These pins are ideal for parity bus interfacing in high performance systems. When $\overline{\text{CLR}}$ is LOW, the outputs are LOW if $\overline{\text{OE}}$ is LOW. When $\overline{\overline{\text{CLR}}}$ is HIGH, data can be entered into the latch. When $\overline{\text{PRE}}$ is LOW, the outputs are HIGH if $\overline{\text{OE}}$ is LOW. Preset overrides #### **Function Tables** | Inputs | | | Internal | Outputs | Function | | | |--------|-----|----|----------|---------|-----------|----------|---------------| | CLR | PRE | OE | LE | D | Q | | | | Н | Н | Н | Н | L | L | Z | High Z | | Н | Н | Н | Н | Н | Н | Z | High Z | | Н | Н | Н | L | Χ | NC | Z | Latched | | Н | Н | L | Н | L | L | L | Transparent | | Н | Н | L | Н | Н | Н | Н | Transparent | | Н | Н | L | L | Χ | NC | NC | Latched | | Н | L | L | Х | X | Н | H Preset | | | L | Н | L | Х | X | L L Clea | | Clear | | L | L | L | Х | X | H H Pre | | Preset | | L | Н | Н | L | X | L Z Clea | | Clear/High Z | | Н | L | Н | L | X | H Z Prese | | Preset/High Z | - H = HIGH Voltage Level - L = LOW Voltage Level - X = Immaterial Z = High Impedance - Z = High Impedance NC = No Change # **Logic Diagram** 125 mV/ns ## **Absolute Maximum Ratings**(Note 1) # **Recommended Operating** -0.5V to +7.0V Supply Voltage (V<sub>CC</sub>) DC Input Diode Current (I<sub>IK</sub>) $V_1 = -0.5V$ -20 mA $V_I = V_{CC} + 0.5V$ +20 mA DC Input Voltage (V<sub>I</sub>) -0.5V to $V_{CC}$ +0.5V DC Output Diode Current (I<sub>OK</sub>) $V_{O} = -0.5V$ -20 mA $V_O = V_{CC} + 0.5V$ +20 mA DC Output Voltage (V<sub>O</sub>) -0.5V to $V_{CC}$ +0.5V DC Output Source or Sink Current (I<sub>O</sub>) $\pm 50 \text{ mA}$ DC V<sub>CC</sub> or Ground Current per Output Pin ( $I_{CC}$ or $I_{GND}$ ) ±50 mA Storage Temperature (T<sub>STG</sub>) -65°C to +150°C Junction Temperature (T<sub>J</sub>) PDIP 140°C # **Conditions** Supply Voltage (V<sub>CC</sub>) 4.5V to 5.5V Input Voltage (V<sub>I</sub>) $\rm OV$ to $\rm V_{CC}$ Output Voltage (V<sub>O</sub>) 0V to $V_{CC}$ Operating Temperature (T<sub>A</sub>) -40°C to +85°C Minimum Input Edge Rate $(\Delta V/\Delta t)$ $V_{\text{IN}}$ from 0.8V to 2.0V V<sub>CC</sub> @ 4.5V, 5.5V Note 1: Absolute maximum ratings are those values beyond which damage to the device may occur. The databook specifications should be met, without exception, to ensure that the system design is reliable over its power supply, temperature, and output/input loading variables. Fairchild does not recommend operation of FACT™ circuits outside databook specifications. #### **DC Electrical Characteristics** | Symbol | Parameter | V <sub>CC</sub> | T <sub>A</sub> = | $+25^{\circ}$ C $T_A = -40^{\circ}$ C to $+85^{\circ}$ C | | Units | Conditions | | |------------------|-------------------------|-----------------|------------------|----------------------------------------------------------|------|-------|-----------------------------------------|--| | Symbol | | (V) | Тур | Guaranteed Limits | | Units | | | | V <sub>IH</sub> | Minimum HIGH Level | 4.5 | 1.5 | 2.0 | 2.0 | V | V <sub>OUT</sub> = 0.1V | | | | Input Voltage | 5.5 | 1.5 | 2.0 | 2.0 | · v | or V <sub>CC</sub> – 0.1V | | | V <sub>IL</sub> | Maximum LOW Level | 4.5 | 1.5 | 0.8 | 0.8 | V | $V_{OUT} = 0.1V$ | | | | Input Voltage | 5.5 | 1.5 | 0.8 | 0.8 | v v | or V <sub>CC</sub> – 0.1V | | | V <sub>OH</sub> | Minimum HIGH Level | 4.5 | 4.49 | 4.4 | 4.4 | V | I <sub>OLIT</sub> = -50 μA | | | | Output Voltage | 5.5 | 5.49 | 5.4 | 5.4 | V | 1 <sub>OUT</sub> = -50 μA | | | | | | | | | | $V_{IN} = V_{IL} \text{ or } V_{IH}$ | | | | | 4.5 | | 3.86 | 3.76 | V | $I_{OH} = -24 \text{ mA}$ | | | | | 5.5 | | 4.86 | 4.76 | | $I_{OH} = -24 \text{ mA (Note 2)}$ | | | V <sub>OL</sub> | Maximum LOW Level | 4.5 | 0.001 | 0.1 | 0.1 | V | Ι <sub>ΟΙΙΤ</sub> = 50 μΑ | | | | Output Voltage | 5.5 | 0.001 | 0.1 | 0.1 | v | 1 <sub>OUT</sub> = 50 μA | | | | | | | | | | $V_{IN} = V_{IL} \text{ or } V_{IH}$ | | | | | 4.5 | | 0.36 | 0.44 | V | $I_O = 24 \text{ mA}$ | | | | | 5.5 | | 0.36 | 0.44 | | I <sub>OL</sub> = 24 mA (Note 2) | | | I <sub>IN</sub> | Maximum Input | 5.5 | | ±0.1 | ±1.0 | μА | $V_I = V_{CC}$ , GND | | | | Leakage Current | 5.5 | | ±0.1 | ±1.0 | μΑ | . 55 | | | I <sub>OZ</sub> | Maximum 3-STATE | 5.5 | | ±0.5 | ±5.0 | μА | $V_I = V_{IL}, V_{IH}$ | | | | Leakage Current | 5.5 | | 10.5 | ±3.0 | μΛ | $V_O = V_{CC}$ , GND | | | I <sub>CCT</sub> | Maximum | 5.5 | 0.6 | | 1.5 | mA | V <sub>I</sub> = V <sub>CC</sub> - 2.1V | | | | I <sub>CC</sub> /Input | 5.5 | 0.0 | | 1.5 | IIIA | v1 = vCC - 2.1v | | | I <sub>OLD</sub> | Minimum Dynamic | 5.5 | | | 75 | mA | V <sub>OLD</sub> = 1.65V Max | | | I <sub>OHD</sub> | Output Current (Note 3) | 5.5 | | | -75 | mA | V <sub>OHD</sub> = 3.85V Min | | | I <sub>CC</sub> | Maximum Quiescent | 5.5 | | 8.0 | 80.0 | μА | $V_{IN} = V_{CC}$ | | | | Supply Current | 3.3 | | 6.0 | 00.0 | μΑ | or GND | | Note 2: All outputs loaded; thresholds on input associated with output under test. Note 3: Maximum test duration 2.0 ms, one output loaded at a time. # **AC Electrical Characteristics** | | | v <sub>cc</sub> | $T_A = +25$ °C $C_L = 50 \text{ pF}$ | | | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ $C_L = 50 \text{ pF}$ | | Units | |------------------|----------------------------------------------------|-----------------|--------------------------------------|-----|------|---------------------------------------------------------------------------|------|-------| | Symbol | Parameter | (V) | | | | | | | | | | (Note 4) | Min | Тур | Max | Min | Max | | | t <sub>PLH</sub> | Propagation Delay D <sub>n</sub> to O <sub>n</sub> | 5.0 | 2.5 | 5.5 | 9.5 | 2.0 | 10.0 | ns | | t <sub>PHL</sub> | Propagation Delay D <sub>n</sub> to O <sub>n</sub> | 5.0 | 2.5 | 5.5 | 9.5 | 2.0 | 10.0 | ns | | t <sub>PLH</sub> | Propagation Delay LE to O <sub>n</sub> | 5.0 | 2.5 | 5.5 | 9.0 | 2.0 | 10.0 | ns | | t <sub>PHL</sub> | Propagation Delay LE to O <sub>n</sub> | 5.0 | 2.5 | 5.5 | 9.0 | 2.0 | 10.0 | ns | | t <sub>PLH</sub> | Propagation Delay PRE to On | 5.0 | 2.5 | 6.5 | 14.0 | 2.0 | 16.0 | ns | | t <sub>PHL</sub> | Propagation Delay CLR to O <sub>n</sub> | 5.0 | 2.5 | 7.5 | 15.5 | 2.0 | 17.5 | ns | | t <sub>PZH</sub> | Output Enable Time OE to O <sub>n</sub> | 5.0 | 2.5 | 5.5 | 9.5 | 2.0 | 10.5 | ns | | t <sub>PZL</sub> | Output Enable Time OE to On | 5.0 | 2.5 | 5.5 | 9.5 | 2.0 | 10.5 | ns | | t <sub>PHZ</sub> | Output Disable Time OE to On | 5.0 | 2.5 | 6.0 | 10.5 | 2.0 | 11.0 | ns | | t <sub>PLZ</sub> | Output Disable Time OE to On | 5.0 | 2.5 | 6.0 | 10.5 | 2.0 | 11.0 | ns | | t <sub>PHL</sub> | Propagation Delay PRE to On | 5.0 | 2.5 | 6.0 | 10.5 | 2.0 | 11.0 | ns | | t <sub>PLH</sub> | Propagation Delay CLR to O <sub>n</sub> | 5.0 | 2.5 | 5.5 | 9.5 | 2.0 | 10.5 | ns | Note 4: Voltage Range 5.0 is 5.0V ± 0.5V # **AC Operating Requirements** | Symbol | Parameter | V <sub>CC</sub> | T <sub>A</sub> = +25°C<br>C <sub>L</sub> = 50 pF | | $T_A = -40$ °C to $+85$ °C<br>$C_L = 50$ pF | Units | |------------------|-------------------------------------------------|-----------------|--------------------------------------------------|--------------------|---------------------------------------------|-------| | | | (Note 5) | Тур | Guaranteed Minimum | | | | t <sub>S</sub> | Setup Time, HIGH or LOW<br>D <sub>n</sub> to LE | 5.0 | -0.5 | 0.5 | 1.0 | ns | | t <sub>H</sub> | Hold Time, HIGH or LOW<br>D <sub>n</sub> to LE | 5.0 | 0.5 | 2.0 | 2.0 | ns | | $t_W$ | LE Pulse Width, HIGH | 5.0 | 2.0 | 3.5 | 3.5 | ns | | t <sub>W</sub> | PRE Pulse Width, LOW | 5.0 | 5.0 | 8.5 | 10.0 | ns | | t <sub>W</sub> | CLR Pulse Width, LOW | 5.0 | 5.5 | 9.5 | 11.0 | ns | | t <sub>rec</sub> | PRE Recovery Time | 5.0 | 0.5 | 2.0 | 2.0 | ns | | t <sub>rec</sub> | CLR Recovery Time | 5.0 | -0.5 | 1.0 | 1.0 | ns | Note 5: Voltage Range 5.0 is 5.0V ± 0.5V # Capacitance | Symbol | Parameter | Тур | Units | Conditions | |-----------------|-------------------------------|-----|-------|------------------------| | C <sub>IN</sub> | Input Capacitance | 4.5 | pF | V <sub>CC</sub> = OPEN | | C <sub>PD</sub> | Power Dissipation Capacitance | 44 | pF | V <sub>CC</sub> = 5.0V | 24-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide Package Number N24C Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com