www.ti.com

# ADC122S655 Dual 12-Bit, 200 kSPS to 500 kSPS, Simultaneous Sampling A/D Converter

Check for Samples: ADC122S655

### **FEATURES**

- True Simultaneous Sampling Differential Inputs
- Specified Performance from 200 kSPS to 500 **kSPS**
- **External Reference**
- Wide Input Common-Mode Voltage Range
- Single High-Speed Serial Data Output
- Operating Temperature Range of -40°C to +105°C
- SPI™/ QSPI™/MICROWIRE/DSP Compatible Serial Interface

### **APPLICATIONS**

- **Motor Control**
- **Power Meters/Monitors**
- **Multi-Axis Positioning Systems**
- **Instrumentation and Control Systems**
- **Data Acquisition Systems**
- **Medical Instruments**
- **Direct Sensor Interface**

### **KEY SPECIFICATIONS**

Conversion Rate: 200 kSPS to 500 kSPS

INL: ±1 LSB (max) DNL: ±0.95 LSB (max) SNR: 71 dBc (min)

THD: -72 dBc (min) **ENOB: 11.25 bits (min)** 

Power Consumption at 500 kSPS

Converting, V<sub>A</sub> = 5V, V<sub>REF</sub> = 2.5V: 11 mW

 Power-Down, V<sub>A</sub> = 5V, V<sub>REF</sub> = 2.5V: 3 μW (typ)

#### DESCRIPTION

The ADC122S655 is a dual 12-bit, 200 kSPS to 500 kSPS simultaneous sampling Analog-to-Digital (A/D) converter. The analog inputs on both channels are sampled simultaneously to preserve their relative phase information to each other. The converter is based on a successive-approximation register architecture where the differential nature of the analog inputs is maintained from the internal trackand-hold circuits throughout the A/D converter to provide excellent common-mode signal rejection. The ADC122S655 features an external reference that can be varied from 1.0V to V<sub>A</sub>.

The ADC122S655's serial data output is binary 2's complement and is compatible with several standards, such as SPI, QSPI, MICROWIRE, and many common DSP serial interfaces. The serial clock (SCLK) and chip select bar (CS) are shared by both channels.

Operating from a single 5V analog supply and a reference voltage of 2.5V, the total power consumption while operating at 500 kSPS is typically 11 mW. With the ADC122S655 operating in powerdown mode, the power consumption reduces to 3 μW. The differential input, low power consumption, and small size make the ADC122S655 ideal for direct connection to sensors in motor control applications.

Operation is specified over the industrial temperature range of -40°C to +105°C and clock rates of 6.4 MHz to 16 MHz. The ADC122S655 is available in a 10lead VSSOP package.

### **Connection Diagram**



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

SPI, QSPI are trademarks of Motorola, Incorporated.

All other trademarks are the property of their respective owners.



# **Block Diagram**



### PIN DESCRIPTIONS AND EQUIVALENT CIRCUITS

| Pin No. | Symbol           | Description                                                                                                                                                                                                                                                                                                              |
|---------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | V <sub>REF</sub> | Voltage Reference Input. A voltage reference between 1V and $V_A$ must be applied to this input. $V_{REF}$ must be decoupled to GND with a minimum ceramic capacitor value of 0.1 $\mu$ F. A bulk capacitor value of 1.0 $\mu$ F to 10 $\mu$ F in parallel with the 0.1 $\mu$ F is recommended for enhanced performance. |
| 2       | CHA+             | Non-Inverting Input for Channel A. CHA+ is the positive analog input for the differential signal applied to Channel A.                                                                                                                                                                                                   |
| 3       | CHA-             | Inverting Input for Channel A. CHA- is the negative analog input for the differential signal applied to Channel A.                                                                                                                                                                                                       |
| 4       | CHB-             | Inverting Input for Channel B. CHB- is the negative analog input for the differential signal applied to Channel B.                                                                                                                                                                                                       |
| 5       | CHB+             | Non-Inverting Input for Channel B. CHB+ is the positive analog input for the differential signal applied to Channel B.                                                                                                                                                                                                   |
| 6       | GND              | Ground. GND is the ground reference point for all signals applied to the ADC122S655.                                                                                                                                                                                                                                     |
| 7       | V <sub>A</sub>   | Analog Power Supply input. A voltage source between 4.5V and 5.5V must be applied to this input. $V_A$ must be decoupled to GND with a minimum ceramic capacitor value of 0.1 $\mu$ F. A bulk capacitor value of 1.0 $\mu$ F to 10 $\mu$ F in parallel with the 0.1 $\mu$ F is recommended for enhanced performance.     |
| 8       | D <sub>OUT</sub> | Serial Data Output for Channel A and Channel B. The serial data output word is comprised of 4 null bits, 12 data bits (ChA conversion result), 4 null bits, and 12 data bits (ChB conversion result). During a conversion, the data is output on the falling edges of SCLK and is valid on the rising edges.             |
| 9       | SCLK             | Serial Clock. SCLK is used to control data transfer and serves as the conversion clock.                                                                                                                                                                                                                                  |
| 10      | <del>CS</del>    | Chip Select Bar. $\overline{\text{CS}}$ is active low. The ADC122S655 is actively converting when $\overline{\text{CS}}$ is LOW and Power-Down Mode when $\overline{\text{CS}}$ is HIGH. A conversion begins on the fall of $\overline{\text{CS}}$ .                                                                     |





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### Absolute Maximum Ratings (1)(2)(3)

| The colored maximum it aminge                                                        |                                 |
|--------------------------------------------------------------------------------------|---------------------------------|
| Analog Supply Voltage V <sub>A</sub>                                                 | −0.3V to 6.5V                   |
| Voltage on Any Pin to GND                                                            | -0.3V to (V <sub>A</sub> +0.3V) |
| Input Current at Any Pin (4)                                                         | ±10 mA                          |
| Package Input Current (4)                                                            | ±50 mA                          |
| Power Consumption at T <sub>A</sub> = 25°C                                           | See (5)                         |
| ESD Susceptibility <sup>(6)</sup> Human Body Model Machine Model Charge Device Model | 2500V<br>250V<br>1000V          |
| Junction Temperature                                                                 | +150°C                          |
| Storage Temperature                                                                  | -65°C to +150°C                 |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not ensure specific performance limits. For ensured specifications and test conditions, see the Electrical Characteristics. The ensured specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test conditions. Operation of the device beyond the maximum Operating Ratings is not recommended.
- (2) All voltages are measured with respect to GND = 0V, unless otherwise specified.
- (3) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/Distributors for availability and specifications.
- (4) When the input voltage at any pin exceeds the power supplies (that is, V<sub>IN</sub> < GND or V<sub>IN</sub> > V<sub>A</sub>), the current at that pin should be limited to 10 mA. The 50 mA maximum package input current rating limits the number of pins that can safely exceed the power supplies with an input current of 10 mA to five.
- (5) The absolute maximum junction temperature (T<sub>J</sub>max) for this device is 150°C. The maximum allowable power dissipation is dictated by T<sub>J</sub>max, the junction-to-ambient thermal resistance (θ<sub>JA</sub>), and the ambient temperature (T<sub>A</sub>), and can be calculated using the formula P<sub>D</sub>MAX = (T<sub>J</sub>max T<sub>A</sub>)/θ<sub>JA</sub>. The values for maximum power dissipation listed above will be reached only when the ADC122S655 is operated in a severe fault condition (e.g. when input or output pins are driven beyond the power supply voltages, or the power supply polarity is reversed). Such conditions should always be avoided.
- (6) Human body model is a 100 pF capacitor discharged through a 1.5 kΩ resistor. Machine model is a 220 pF capacitor discharged through 0 Ω. Charge device model simulates a pin slowly acquiring charge (such as from a device sliding down the feeder in an automated assembler) then rapidly being discharged.

# Operating Ratings (1) (2)

| Operating Temperature Range                | -40°C ≤ T <sub>A</sub> ≤ +105°C        |
|--------------------------------------------|----------------------------------------|
| Supply Voltage, V <sub>A</sub>             | +4.5V to +5.5V                         |
| Reference Voltage, V <sub>REF</sub>        | 1.0V to V <sub>A</sub>                 |
| Input Common-Mode Voltage, V <sub>CM</sub> | See Figure 36                          |
| Digital Input Pins Voltage Range           | 0 to V <sub>A</sub>                    |
| Clock Frequency                            | 6.4 MHz to 16 MHz                      |
| Differential Analog Input Voltage          | −V <sub>REF</sub> to +V <sub>REF</sub> |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not ensure specific performance limits. For ensured specifications and test conditions, see the Electrical Characteristics. The ensured specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test conditions. Operation of the device beyond the maximum Operating Ratings is not recommended.
- (2) All voltages are measured with respect to GND = 0V, unless otherwise specified.

#### Package Thermal Resistance

| Package                                                                                                                     | $\theta_{ m JA}$ |  |  |  |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------|------------------|--|--|--|--|--|--|
| 10-lead VSSOP                                                                                                               | 240°C / W        |  |  |  |  |  |  |
| Soldering process must comply with Tl's Reflow Temperature Profile specifications. Refer to http://www.ti.com/packaging (1) |                  |  |  |  |  |  |  |

(1) Reflow temperature profiles are different for lead-free packages.



# ADC122S655 Converter Electrical Characteristics (1)

The following specifications apply for  $V_A = +4.5V$  to 5.5V,  $V_{REF} = 2.5V$ ,  $f_{SCLK} = 6.4$  to 16 MHz,  $f_{IN} = 100$  kHz,  $C_L = 25$  pF, unless otherwise noted. **Boldface limits apply for T\_A = T\_{MIN} to T\_{MAX}**; all other limits are at  $T_A = 25^{\circ}C$ .

| Symbol                              | Parameter                             | Condit                                    | ions                   | Typical               | Limits               | Units      |
|-------------------------------------|---------------------------------------|-------------------------------------------|------------------------|-----------------------|----------------------|------------|
| STATIC C                            | CONVERTER CHARACTERISTICS             | I.                                        |                        |                       |                      |            |
|                                     | Resolution with No Missing Codes      |                                           |                        |                       | 12                   | Bits       |
|                                     | Integral Non-Linearity                |                                           |                        | ±0.5                  | ±1                   | LSB (max)  |
| INL                                 | Integral Non-Linearity Matching       |                                           |                        | 0.02                  |                      | LSB        |
|                                     | Differential Non-Linearity            |                                           |                        | ±0.4                  | ±0.95                | LSB (max)  |
| DNL                                 | Differential Non-Linearity Matching   |                                           |                        | 0.02                  |                      | LSB        |
|                                     | Offset Error                          |                                           |                        | 0.2                   | ±3                   | LSB (max)  |
| OE                                  | Offset Error Matching                 |                                           |                        | 0.1                   |                      | LSB        |
|                                     | Positive Gain Error                   |                                           |                        | -2                    | ±5                   | LSB (max)  |
|                                     | Positive Gain Error Matching          |                                           |                        | 0.2                   |                      | LSB        |
| GE                                  | Negative Gain Error                   |                                           |                        | 3                     | ±8                   | LSB (max)  |
|                                     | Negative Gain Error Matching          |                                           |                        | 0.2                   |                      | LSB        |
| DYNAMIC                             | CONVERTER CHARACTERISTICS             |                                           |                        |                       | L                    |            |
| SINAD                               | Signal-to-Noise Plus Distortion Ratio | f <sub>IN</sub> = 100 kHz, −0.1 dBFS      | 8                      | 72.5                  | 69.5                 | dBc (min)  |
| SNR                                 | Signal-to-Noise Ratio                 | f <sub>IN</sub> = 100 kHz, −0.1 dBFS      |                        | 73.2                  | 71                   | dBc (min)  |
| THD                                 | Total Harmonic Distortion             | f <sub>IN</sub> = 100 kHz, −0.1 dBFS      |                        | -83                   | -72                  | dBc (max)  |
| SFDR                                | Spurious-Free Dynamic Range           | f <sub>IN</sub> = 100 kHz, −0.1 dBFS      |                        | 84                    | 72                   | dBc (min)  |
| ENOB                                | Effective Number of Bits              | f <sub>IN</sub> = 100 kHz, −0.1 dBFS      |                        | 11.8                  | 11.25                | bits (min) |
|                                     |                                       | Output at 70.7%FS with                    | Differential Input     | 26                    |                      | MHz        |
| FPBW                                | -3 dB Full Power Bandwidth            | FS Input                                  | Single-Ended Input     | 22                    |                      | MHz        |
| ISOL                                | Channel-to-Channel Isolation          | f <sub>IN</sub> < 1 MHz                   |                        | -90                   |                      | dBc        |
| ANALOG                              | INPUT CHARACTERISTICS                 |                                           |                        |                       |                      |            |
|                                     |                                       |                                           |                        |                       | -V <sub>REF</sub>    | V (min)    |
| $V_{IN}$                            | Differential Input Range              |                                           |                        |                       | +V <sub>REF</sub>    | V (max)    |
| I <sub>DCL</sub>                    | DC Leakage Current                    | $V_{IN} = V_{REF}$ or $V_{IN} = -V_{REF}$ | F                      |                       | ±1                   | μA (max)   |
|                                     | _                                     | In Track Mode                             |                        | 20                    |                      | pF         |
| C <sub>INA</sub>                    | Input Capacitance                     | In Hold Mode                              |                        | 3                     |                      | pF         |
| CMRR                                | Common Mode Rejection Ratio           | See the Specification De condition        | finitions for the test | -90                   |                      | dB         |
| \ /                                 | Defended Vellage Bases                |                                           |                        | 1.0                   | V (min)              |            |
| $V_{REF}$                           | Reference Voltage Range               |                                           |                        |                       | $V_A$                | V (max)    |
| DIGITAL                             | INPUT CHARACTERISTICS                 |                                           |                        |                       |                      |            |
| $V_{IH}$                            | Input High Voltage                    |                                           |                        |                       | 2.4                  | V (min)    |
| V <sub>IL</sub>                     | Input Low Voltage                     |                                           |                        |                       | 0.8                  | V (max)    |
| I <sub>IN</sub>                     | Input Current                         | $V_{IN} = 0V \text{ or } V_A$             |                        |                       | ±1                   | μA (max)   |
| C <sub>IND</sub>                    | Input Capacitance                     |                                           |                        | 2                     | 4                    | pF (max)   |
| DIGITAL                             | OUTPUT CHARACTERISTICS                |                                           |                        |                       |                      |            |
| \ /                                 | Outrast High Walters                  | I <sub>SOURCE</sub> = 200 μA              |                        | V <sub>A</sub> - 0.02 | V <sub>A</sub> - 0.2 | V (min)    |
| V <sub>OH</sub>                     | Output High Voltage                   | I <sub>SOURCE</sub> = 1 mA                |                        | V <sub>A</sub> - 0.09 |                      | V          |
| \/                                  | Output Law Valtace                    | I <sub>SINK</sub> = 200 μA                |                        | 0.01                  | 0.4                  | V (max)    |
| $V_{OL}$                            | Output Low Voltage                    | I <sub>SINK</sub> = 1 mA                  |                        | 0.08                  |                      | V          |
| I <sub>OZH</sub> , I <sub>OZL</sub> | TRI-STATE Leakage Current             | Force 0V or V <sub>A</sub>                |                        |                       | ±1                   | μA (max)   |
| C <sub>OUT</sub>                    | TRI-STATE Output Capacitance          | Force 0V or V <sub>A</sub>                |                        | 2                     | 4                    | pF (max)   |
|                                     | Output Coding                         |                                           |                        | Bin                   | ary 2'S Comp         | lement     |

<sup>(1)</sup> Tested limits are specified to TI's AOQL (Average Outgoing Quality Level).



# **ADC122S655 Converter Electrical Characteristics (1) (continued)**

The following specifications apply for  $V_A = +4.5V$  to 5.5V,  $V_{REF} = 2.5V$ ,  $f_{SCLK} = 6.4$  to 16 MHz,  $f_{IN} = 100$  kHz,  $C_L = 25$  pF, unless otherwise noted. **Boldface limits apply for T\_A = T\_{MIN} to T\_{MAX}**; all other limits are at  $T_A = 25^{\circ}C$ .

| Symbol                      | Parameter                                         | Conditions                                                                                                                                                 | Typical | Limits | Units       |
|-----------------------------|---------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------|-------------|
| POWER S                     | SUPPLY CHARACTERISTICS                            |                                                                                                                                                            |         |        |             |
|                             | A I O I V - I                                     |                                                                                                                                                            |         | 4.5    | V (min)     |
| $V_A$                       | Analog Supply Voltage                             |                                                                                                                                                            |         | 5.5    | V (max)     |
| I <sub>VA</sub><br>(Conv)   | Analog Supply Current,<br>Continuously Converting | $f_{SCLK}$ = 16 MHz, $f_S$ = 500 kSPS, $f_{IN}$ = 20 kHz, $V_A$ = 5V                                                                                       | 2.2     | 2.75   | mA (max)    |
| I <sub>VREF</sub><br>(Conv) | Reference Current, Continuously Converting        | $f_{SCLK} = 16 \text{ MHz}, f_S = 500 \text{ kSPS}, V_{REF} = 2.5V$                                                                                        | 50      | 60     | μA (max)    |
| I (DD)                      | Analog Supply Current, Power Down                 | f <sub>SCLK</sub> = 16 MHz, V <sub>A</sub> = 5.0V                                                                                                          | 15      |        | μΑ          |
| I <sub>VA</sub> (PD)        | Mode (CS high)                                    | $f_{SCLK} = 0, V_A = 5.0V^{(2)}$                                                                                                                           | 0.5     | 1.1    | μA (max)    |
| I <sub>VREF</sub>           | Reference Current, Power Down                     | f <sub>SCLK</sub> = 16 MHz, V <sub>REF</sub> = 2.5V                                                                                                        | 0.05    |        | μΑ          |
| (PD)                        | Mode (CS high)                                    | $f_{SCLK} = 0, V_{REF} = 2.5V^{(2)}$                                                                                                                       | 0.05    | 0.1    | μA (max)    |
| PWR<br>(Conv)               | Power Consumption, Continuously Converting        | $\begin{split} f_{SCLK} &= 16 \text{ MHz, } f_S = 500 \text{ kSPS, } f_{IN} = 20 \text{ kHz,} \\ V_A &= 5.0 \text{V, } V_{REF} = 2.5 \text{V} \end{split}$ | 11.1    | 13.9   | mW (max)    |
| PWR                         | Power Consumption, Power Down                     | $f_{SCLK} = 16 \text{ MHz}, V_A = 5.0V, V_{REF} = 2.5V$                                                                                                    | 75      |        | μW          |
| (PD)                        | Mode (CS high)                                    | $f_{SCLK} = 0$ , $V_A = 5.0V$ , $V_{REF} = 2.5V$                                                                                                           | 2.6     | 5.8    | μW (max)    |
| PSRR                        | Power Supply Rejection Ratio                      | See the Specification Definitions for the test condition                                                                                                   | -85     |        | dB          |
| AC ELEC                     | TRICAL CHARACTERISTICS                            |                                                                                                                                                            |         |        |             |
| f <sub>SCLK</sub>           | Maximum Clock Frequency                           |                                                                                                                                                            | 20      | 16     | MHz (min)   |
| f <sub>SCLK</sub>           | Minimum Clock Frequency                           |                                                                                                                                                            | 1.6     | 6.4    | MHz (max)   |
|                             | Maximum Sample Rate (3)                           |                                                                                                                                                            | 625     | 500    | kSPS (min)  |
| f <sub>S</sub>              | Minimum Sample Rate                               |                                                                                                                                                            | 50      | 200    | kSPS (min)  |
| t <sub>ACQ</sub>            | Track/Hold Acquisition Time                       |                                                                                                                                                            |         | 3      | SCLK cycles |
| t <sub>CONV</sub>           | Conversion Time                                   |                                                                                                                                                            |         | 12     | SCLK cycles |
| t <sub>AD</sub>             | Aperture Delay                                    |                                                                                                                                                            | 6       |        | ns          |

<sup>(2)</sup> Specified by design, characterization, or statistical analysis and is not tested at final test.

# ADC122S655 Timing Specifications (1)

The following specifications apply for  $V_A$  = +4.5V to 5.5V,  $V_{REF}$  = 2.5V,  $f_{SCLK}$  = 6.4 MHz to 16 MHz,  $C_L$  = 25 pF, unless otherwise noted. **Boldface limits apply for T**<sub>A</sub> = **T**<sub>MIN</sub> **to T**<sub>MAX</sub>: all other limits **T**<sub>A</sub> = 25°C.

| Symbol            | Parameter                                                                     | Conditions | Typical              | Limits                   | Units    |
|-------------------|-------------------------------------------------------------------------------|------------|----------------------|--------------------------|----------|
|                   | CS Setup Time prior to an SCLK rising adds                                    |            | 4                    | 7                        | ns (min) |
| t <sub>CSSU</sub> | Setup Time prior to an SCLK rising edge                                       |            | 1/ f <sub>SCLK</sub> | 1/ f <sub>SCLK</sub> - 3 | ns (max) |
| t <sub>EN</sub>   | D <sub>OUT</sub> Enable Time after the falling edge of $\overline{\text{CS}}$ |            | 9                    | 20                       | ns (max) |
| t <sub>DH</sub>   | D <sub>OUT</sub> Hold time after an SCLK Falling edge                         |            | 9                    | 6                        | ns (min) |
| t <sub>DA</sub>   | D <sub>OUT</sub> Access time after an SCLK Falling edge                       |            | 20                   | 26                       | ns (max) |
| t <sub>DIS</sub>  | $D_{OUT}$ Disable Time after the rising edge of $\overline{CS}^{(2)}$         |            | 10                   | 20                       | ns (max) |
| t <sub>CH</sub>   | SCLK High Time                                                                |            |                      | 25                       | ns (min) |
| t <sub>CL</sub>   | SCLK Low Time                                                                 |            |                      | 25                       | ns (min) |
| t <sub>r</sub>    | D <sub>OUT</sub> Rise Time                                                    |            | 7                    |                          | ns       |
| t <sub>f</sub>    | D <sub>OUT</sub> Fall Time                                                    |            | 7                    |                          | ns       |

<sup>(1)</sup> Tested limits are specified to TI's AOQL (Average Outgoing Quality Level).

<sup>(3)</sup> While the maximum sample rate is  $f_{SCLK}/32$ , the actual sample rate may be lower than this by having the  $\overline{CS}$  rate slower than  $f_{SCLK}/32$ .

t<sub>DIS</sub> is the time for D<sub>OUT</sub> to change 10%.



### **Timing Diagrams**



Figure 1. ADC122S655 Single Conversion Timing Diagram



Figure 2. ADC122S655 Continuous Conversion Timing Diagram



Figure 3. D<sub>OUT</sub> Rise and Fall Times



Figure 4. D<sub>OUT</sub> Hold and Access Times





Figure 5. Valid CS Assertion Times



Figure 6. Voltage Waveform for t<sub>DIS</sub>

### **Specification Definitions**

**APERTURE DELAY** is the time between the fourth falling edge of SCLK and the time when the input signal is acquired or held for conversion.

**COMMON MODE REJECTION RATIO (CMRR)** is a measure of how well in-phase signals common to both input pins are rejected.

To calculate CMRR, the change in output offset is measured while the common mode input voltage is changed from 2V to 3V.

CMRR = 20 LOG ( 
$$\Delta$$
 Output Offset /  $\Delta$  Common Input) (1)

**CONVERSION TIME** is the time required, after the input voltage is acquired, for the ADC to convert the input voltage to a digital word.

**DIFFERENTIAL NON-LINEARITY (DNL)** is the measure of the maximum deviation from the ideal step size of 1 LSB.

**DUTY CYCLE** is the ratio of the time that a repetitive digital waveform is high to the total time of one period. The specification here refers to the SCLK.

**EFFECTIVE NUMBER OF BITS (ENOB, or EFFECTIVE BITS)** is another method of specifying Signal-to-Noise and Distortion or SINAD. ENOB is defined as (SINAD – 1.76) / 6.02 and says that the converter is equivalent to a perfect ADC of this (ENOB) number of bits.

**FULL POWER BANDWIDTH** is a measure of the frequency at which the reconstructed output fundamental drops 3 dB below its low frequency value for a full scale input.

**INTEGRAL NON-LINEARITY (INL)** is a measure of the deviation of each individual code from a line drawn from negative full scale (½ LSB below the first code transition) through positive full scale (½ LSB above the last code transition). The deviation of any given code from this straight line is measured from the center of that code value.

**MISSING CODES** are those output codes that will never appear at the ADC outputs. The ADC122S655 is specified not to have any missing codes.

**NEGATIVE FULL-SCALE ERROR** is the difference between the differential input voltage at which the output code transitions from negative full scale to the next code and  $-V_{RFF} + 0.5$  LSB.

**NEGATIVE GAIN ERROR** is the difference between the negative full-scale error and the offset error.

**OFFSET ERROR** is the difference between the differential input voltage at which the output code transitions from code 000h to 001h and 1/2 LSB.

**POSITIVE FULL-SCALE ERROR** is the difference between the differential input voltage at which the output code transitions to positive full scale and  $V_{REF}$  minus 1.5 LSB.



POSITIVE GAIN ERROR is the difference between the positive full-scale error and the offset error.

**POWER SUPPLY REJECTION RATIO (PSRR)** is a measure of how well a change in supply voltage is rejected. PSRR is calculated from the ratio of the change in offset error for a given change in supply voltage, expressed in dB. For the ADC122S655,  $V_A$  is changed from 4.5V to 5.5V.

$$PSRR = 20 LOG (\Delta Offset / \Delta V_A)$$
 (2)

**SIGNAL TO NOISE RATIO (SNR)** is the ratio, expressed in dB, of the rms value of the input signal to the rms value of the sum of all other spectral components below one-half the sampling frequency, not including harmonics or d.c.

**SIGNAL TO NOISE PLUS DISTORTION (S/N+D or SINAD)** Is the ratio, expressed in dB, of the rms value of the input signal to the rms value of all of the other spectral components below half the clock frequency, including harmonics but excluding d.c.

**SPURIOUS FREE DYNAMIC RANGE (SFDR)** is the difference, expressed in dB, between the desired signal amplitude to the amplitude of the peak spurious spectral component, where a spurious spectral component is any signal present in the output spectrum that is not present at the input and may or may not be a harmonic.

**TOTAL HARMONIC DISTORTION (THD)** is the ratio of the rms total of the first five harmonic components at the output to the rms level of the input signal frequency as seen at the output, expressed in dB. THD is calculated as

THD = 
$$20 \cdot \log_{10} \sqrt{\frac{A_{f2}^2 + \dots + A_{f6}^2}{A_{f1}^2}}$$

(3)

where  $A_{f1}$  is the RMS power of the input frequency at the output and  $A_{f2}$  through  $A_{f6}$  are the RMS power in the first 5 harmonic frequencies.

THROUGHPUT TIME is the minimum time required between the start of two successive conversion.



# **Typical Performance Characteristics**

 $V_{A} = 5.0V, \ V_{REF} = 2.5V, \ T_{A} = +25^{\circ}C, \ f_{SAMPLE} = 500 \ kSPS, \ f_{SCLK} = 16 \ MHz, \ f_{IN} = 100 \ kHz \ unless \ otherwise \ stated.$ 















 $V_{\text{A}} = 5.0 \text{V}, \ V_{\text{REF}} = 2.5 \text{V}, \ T_{\text{A}} = +25 ^{\circ}\text{C}, \ f_{\text{SAMPLE}} = 500 \ \text{kSPS}, \ f_{\text{SCLK}} = 16 \ \text{MHz}, \ f_{\text{IN}} = 100 \ \text{kHz} \ \text{unless otherwise stated}.$ 















 $V_{A} = 5.0 \text{V}, \ V_{REF} = 2.5 \text{V}, \ T_{A} = +25 ^{\circ}\text{C}, \ f_{SAMPLE} = 500 \ \text{kSPS}, \ f_{SCLK} = 16 \ \text{MHz}, \ f_{IN} = 100 \ \text{kHz} \ \text{unless otherwise stated}.$ 















 $V_{A} = 5.0V, \ V_{REF} = 2.5V, \ T_{A} = +25^{\circ}C, \ f_{SAMPLE} = 500 \ kSPS, \ f_{SCLK} = 16 \ MHz, \ f_{IN} = 100 \ kHz \ unless \ otherwise \ stated.$ 















 $V_A = 5.0 \text{V}, V_{REF} = 2.5 \text{V}, T_A = +25 ^{\circ}\text{C}, f_{SAMPLE} = 500 \text{ kSPS}, f_{SCLK} = 16 \text{ MHz}, f_{IN} = 100 \text{ kHz}$  unless otherwise stated.









#### FUNCTIONAL DESCRIPTION

The ADC122S655 is a dual 12-bit, simultaneous sampling Analog-to-Digital (A/D) converter. The converter is based on a successive-approximation register (SAR) architecture where the differential nature of the analog inputs is maintained from the internal track-and-hold circuits throughout the A/D converter. The analog inputs on both channels are sampled simultaneously to preserve their relative phase information to each other. The architecture and process allow the ADC122S655 to acquire and convert dual analog signals at sample rates up to 500 kSPS while consuming very little power.

The ADC122S655 requires an external reference, external clock, and an analog power supply. The analog supply  $(V_A)$  can range from 4.5V to 5.5V and the external reference can be any voltage between 1V and  $V_A$ . The value of the reference voltage determines the range of the analog input, while the reference input current depends upon the conversion rate.

Analog inputs are presented at the inputs of Channel A and Channel B. Upon initiation of a conversion, the differential input at these pins is sampled on the internal capacitor array. The analog input signals are disconnected from the external circuitry while a conversion is in progress.

The external clock can take on values as indicated in the Electrical Characteristics Table. The duty cycle of the clock is essentially unimportant, provided the minimum clock high and low times are met. The minimum clock frequency is set by internal capacitor leakage. Each conversion requires thiry-two clock cycles to complete.

The ADC122S655 offers a high-speed serial data output that is binary 2's complement and compatible with several standards, such as SPI, QSPI, MICROWIRE, and many common DSP serial interfaces. The digital conversion result of Channel A and Channel B is clocked out on the falling edges of the SCLK input and is provided serially at D<sub>OUT</sub>, most significant bit first. The result of Channel A is output before the result of Channel B, with four zeros in between the two results. The digital data provided on D<sub>OUT</sub> is that of the conversion currently in progress. With  $\overline{\text{CS}}$  held low after the result of Channel B is output, the ADC122S655 will continuously convert the analog inputs until  $\overline{\text{CS}}$  is de-asserted (brought high). Having a single, serial D<sub>OUT</sub> makes the ADC122S655 an excellent replacement for two independent ADCs that are part of a daisy chain configuration and allows a system designer to save valuable board space and power.

#### REFERENCE INPUT

The externally supplied reference voltage sets the analog input range. The ADC122S655 will operate with a reference voltage in the range of 1V to  $V_A$ .

Operation with a reference voltage below 1V is also possible with slightly diminished performance. As the reference voltage ( $V_{REF}$ ) is reduced, the range of acceptable analog input voltages is reduced. Assuming a proper common-mode input voltage, the differential peak-to-peak input range is limited to twice  $V_{REF}$ . See Input Common Mode Voltage for more details. Reducing the value of  $V_{REF}$  also reduces the size of the least significant bit (LSB). The size of one LSB is equal to twice the reference voltage divided by 4096. When the LSB size goes below the noise floor of the ADC122S655, the noise will span an increasing number of codes and overall performance will suffer. For example, dynamic signals will have their SNR degrade, while D.C. measurements will have their code uncertainty increase. Since the noise is Gaussian in nature, the effects of this noise can be reduced by averaging the results of a number of consecutive conversions.

Additionally, since offset and gain errors are specified in LSB, any offset and/or gain errors inherent in the A/D converter will increase in terms of LSB size as the reference voltage is reduced.

The reference input and the analog inputs are connected to the capacitor array through a switch matrix when the input is sampled. Hence, the current requirements at the reference and at the analog inputs are a series of transient spikes that occur at a frequency dependent on the operating sample rate of the ADC122S655.

The reference current changes only slightly with temperature. See the curves, Reference Current vs. SCLK Frequency and Reference Current vs. Temperature in the Typical Performance Characteristics section for additional details.



#### **ANALOG SIGNAL INPUTS**

The ADC122S655 has dual differential inputs where the effective input voltage that is digitized is CHA+ minus CHA- (DIFFINA) and CHB+ minus CHB- (DIFFINB). As is the case with all differential input A/D converters, operation with a fully differential input signal or voltage will provide better performance than with a single-ended input. However, the ADC122S655 can be presented with a single-ended input as shown in Single-Ended Input Operation and APPLICATION CIRCUITS.

The current required to recharge the input sampling capacitor will cause voltage spikes at the + and - inputs. Do not try to filter out these noise spikes. Rather, ensure that the noise spikes settle out during the acquisition period (three SCLK cycles after the fall of  $\overline{CS}$ ). This is true for both Channel A and Channel B since both channels are converted simultaneously on the fourth falling edge of SCLK after  $\overline{CS}$  is asserted.

#### **Differential Input Operation**

With a fully differential input voltage or signal, a positive full scale output code (0111 1111 1111b or 7FFh) will be obtained when DIFFINA or DIFFINB is greater than or equal to  $V_{REF}$  – 1.5 LSB. A negative full scale code (1000 0000 0000b or 800h) will be obtained when DIFFINA or DIFFINB is greater than or equal to  $-V_{REF}$  + 0.5 LSB. This ignores gain, offset and linearity errors, which will affect the exact differential input voltage that will determine any given output code. Figure 34 shows the ADC122S655 being driven by a full-scale differential source.



Figure 34. Differential Input

### **Single-Ended Input Operation**

For single-ended operation, the non-inverting inputs of the ADC122S655 can be driven with a signal that has a maximum to minimum value range that is equal to or less than twice the reference voltage. The inverting inputs should be biased at a stable voltage that is halfway between these maximum and minimum values. In order to utilize the entire dynamic range of the ADC122S655, the reference voltage is limited at  $V_A$  / 2. This allows the non-inverting inputs the maximum swing range of ground to  $V_A$ . Figure 35 shows the ADC122S655 being driven by a full-scale single-ended source. Even though the design of the ADC122S655 is optimized for a differential input, there is very little performance degradation while operating the ADC122S655 in single-ended fashion.



Figure 35. Single-Ended Input



#### Input Common Mode Voltage

The allowable input common mode voltage ( $V_{CM}$ ) range depends upon the supply and reference voltages used for the ADC122S655. The ranges of  $V_{CM}$  for differential and single-ended operation are depicted in Figure 36 and Figure 37. Equations for calculating the minimum and maximum common mode voltages for differential and single-ended operation are shown in Table 1.



Figure 36. V<sub>CM</sub> range for Differential Input operation



Figure 37. V<sub>CM</sub> range for single-ended operation

Table 1. Allowable V<sub>CM</sub> Range

| Input Signal | Minimum V <sub>CM</sub> | Maximum V <sub>CM</sub>               |
|--------------|-------------------------|---------------------------------------|
| Differential | V <sub>REF</sub> / 2    | V <sub>A</sub> - V <sub>REF</sub> / 2 |
| Single-Ended | $V_{REF}$               | V <sub>A</sub> – V <sub>REF</sub>     |

### **SERIAL DIGITAL INTERFACE**

 $\overline{\text{CS}}$ , chip select, initiates conversions and frames the serial data transfers. SCLK (serial clock) controls both the conversion process and the timing of the serial data.  $D_{\text{OUT}}$  is the serial data output pin, where the conversion results of Channel A and Channel B are sent as a serial data stream, with the result of Channel A output before the result of Channel B.

A serial frame is initiated on the falling edge of  $\overline{CS}$  and ends on the rising edge of  $\overline{CS}$ . The ADC122S655's D<sub>OUT</sub> is in a high impedance state when  $\overline{CS}$  is high (asserted) and is active when  $\overline{CS}$  is low (de-asserted); thus  $\overline{CS}$  acts as an output enable. A timing diagram for a single conversion is shown in Figure 1.

www.ti.com

During the first three cycles of SCLK, the ADC122S655 is in acquisition mode ( $t_{ACQ}$ ), tracking the input voltage on both Channel A and Channel B. For the next twelve SCLK cycles ( $t_{CONV}$ ), the conversion of Channel A and Channel B is accomplished simultaneously and data is presented on  $D_{OUT}$ , one bit at a time. SCLK falling edges one through four clock out leading zeros while falling edges five through sixteen clock out the conversion result of Channel A, MSB first. The process is repeated in order to clock out the result of Channel B, with SCLK falling edges seventeen through twenty clocking out four zeros followed by falling edges twenty-one through thirty-two clokcing out the conversion result of Channel B. If there is more than one conversion in a frame (continuous conversion mode), the ADC122S655 will re-enter acquisition mode on the falling edge of SCLK after the N\*32 rising edge of SCLK and re-enter conversion mode on the N\*32+4 falling edge of SCLK as shown in Figure 2. "N" is an integer value.

The ADC122S655 can enter acquisition mode under three different conditions. The first condition involves  $\overline{\text{CS}}$  going low (asserted) with SCLK high. In this case, the ADC122S655 enters acquisition mode on the first falling edge of SCLK after  $\overline{\text{CS}}$  is asserted. In the second condition,  $\overline{\text{CS}}$  goes low with SCLK low. Under this condition, the ADC122S655 automatically enters acquisition mode and the falling edge of  $\overline{\text{CS}}$  is seen as the first falling edge of SCLK. In the third condition,  $\overline{\text{CS}}$  and SCLK go low simultaneously and the ADC122S655 immediately enters acquisition mode. While there is no timing restriction with respect to the falling edges of  $\overline{\text{CS}}$  and the falling edge of SCLK, see Figure 5 for setup and hold time requirements for the falling edge of  $\overline{\text{CS}}$  with respect to the rising edge of SCLK.

### **CS** Input

The  $\overline{\text{CS}}$  (chip select bar) is an active low input that is TTL and CMOS compatible. The ADC122S655 transitions from acquisition mode, to conversion mode, to power-down mode when  $\overline{\text{CS}}$  is low and is always in power-down mode when  $\overline{\text{CS}}$  is high. The falling edge of  $\overline{\text{CS}}$  marks the beginning of a conversion where the input to Channel A and Channel B are tracked by the input sampling capacitor. The rising edge of  $\overline{\text{CS}}$  marks the end of a conversion window. As a result,  $\overline{\text{CS}}$  frames the conversion window and can be used to control the sample rate of the ADC122S655. While the SCLK frequency is limited to a range of 6.4 MHz to 16 MHz, the frequency of  $\overline{\text{CS}}$  has no limitation. This allows a system designer to operate the ADC122S655 at sample rates approaching zero samples per second if conserving power is very important. See Burst Mode Operation for more details. Multiple conversions can occur within a given conversion frame with each conversion requiring thirty-two SCLK cycles. This is referred to as continuous conversion mode and is shown in Figure 2 of the Timing Diagrams section.

Proper operation requires that the fall of  $\overline{\text{CS}}$  not occur simultaneously with a rising edge of SCLK. If the fall of  $\overline{\text{CS}}$  occurs during the rising edge of SCLK, the data might be clocked out one bit early. Whether or not the data is clocked out early depends upon how close the  $\overline{\text{CS}}$  transition is to the SCLK transition, the device temperature, and characteristics of the individual device. To ensure that the MSB is always clocked out at a given time (the 5th falling edge of SCLK), it is essential that the fall of  $\overline{\text{CS}}$  always meet the timing requirement specified in the Timing Specification table.

#### **SCLK Input**

The SCLK (serial clock) serves two purposes in the ADC122S655. It is used by the ADC122S655 as the conversion clock and it is used as the serial clock to output the conversion results. The SCLK input is TTL and CMOS compatible. Internal settling time requirements limit the maximum clock frequency while internal capacitor leakage limits the minimum clock frequency. The ADC122S655 offers specified performance with the clock rates indicated in the Electrical Characteristics Table.

#### Data Output(s)

The conversion result of Channel A and Channel B is output on D<sub>OUT</sub>, with the result of Channel A being output before the result of Channel B. The data output format of the ADC122S655 is binary, two's complement, as shown in Table 2. This table indicates the ideal output code for a given input voltage and does not include the effects of offset, gain error, linearity errors, or noise. Each data output bit is output on the falling edges of SCLK.



### Table 2. Ideal Output Code vs. Input Voltage

| Analog Input<br>(+IN) − (−IN) | 2's Complement Binary Output | 2's Comp. Hex Code | 2's Comp. Dec Code |
|-------------------------------|------------------------------|--------------------|--------------------|
| V <sub>REF</sub> - 1.5 LSB    | 0111 1111 1111               | 7FF                | 2047               |
| + 0.5 LSB                     | 0000 0000 0001               | 001                | 1                  |
| - 0.5 LSB                     | 0000 0000 0000               | 000                | 0                  |
| 0V - 1.5 LSB                  | 1111 1111 1111               | FFF                | -1                 |
| -V <sub>REF</sub> + 0.5 LSB   | 1000 0000 0000               | 800                | -2048              |

While data is output on the falling edges of SCLK, receiving systems have the option of capturing the data from the ADC122S655 on the subsequent rising or falling edge of SCLK. If a receiving system is going to capture data on the subsequent falling edges of SCLK, it is important to make sure that the minimum hold time after an SCLK falling edge (t<sub>DH</sub>) is acceptable. See Figure 4 for D<sub>OUT</sub> hold and access times.

 $D_{OUT}$  is enabled on the falling edge of  $\overline{CS}$  and disabled on the rising edge of  $\overline{CS}$ . If  $\overline{CS}$  is raised prior to the 16th falling edge of SCLK, the current conversion is aborted and  $D_{OUT}$  will go into its high impedance state. A new conversion will begin when  $\overline{CS}$  is taken LOW.

### **Applications Information**

#### **OPERATING CONDITIONS**

We recommend that the following conditions be observed for operation of the ADC122S655:

-40°C  $\leq T_A \leq +105$ °C

 $+4.5 \text{V} \le \text{V}_{A} \le +5.5 \text{V}$ 

 $1V \le V_{REF} \le V_A$ 

 $6.4 \text{ MHz} \le f_{\text{SCLK}} \le 16 \text{ MHz}$ 

V<sub>CM</sub>: See Input Common Mode Voltage

#### **POWER CONSUMPTION**

The architecture, design, and fabrication process allow the ADC122S655 to operate at conversion rates up to 500 kSPS while consuming very little power. The ADC122S655 consumes the least amount of power while operating in power down mode. For applications where power consumption is critical, the ADC122S655 should be operated in power down mode as often as the application will tolerate. To further reduce power consumption, stop the SCLK while  $\overline{\text{CS}}$  is high.

#### **Burst Mode Operation**

Nor<u>mal</u> operation of the ADC122S655 requires the SCLK frequency to be thirty-two times the sample rate and the  $\overline{\text{CS}}$  rate to be the same as the sample rate. However, in order to minimize power consumption in applications requiring sample rates below 200 kSPS, the ADC122S655 should be run with an SCLK frequency of 16 MHz and a  $\overline{\text{CS}}$  rate as slow as the system requires. When this is accomplished, the ADC122S655 is operating in burst mode. The ADC122S655 enters into power down mode at the end of each conversion, minimizing power consumption. This causes the converter to spend the longest possible time in power down mode. Since power consumption scales directly with conversion rate, minimizing power consumption requires determining the lowest conversion rate that will satisfy the requirements of the system.

www.ti.com

#### POWER SUPPLY CONSIDERATIONS AND PCB LAYOUT

For best performance, care should be taken with the physical layout of the printed circuit board. This is especially true with a low reference voltage or when the conversion rate is high. At high clock rates there is less time for settling, so it is important that any noise settles out before the conversion begins.

#### Analog Power Supply

Any ADC architecture is sensitive to spikes on the power supply, reference, and ground pins. These spikes may originate from switching power supplies, digital logic, high power devices, and other sources. Power to the ADC122S655 should be clean and well bypassed. A 0.1  $\mu$ F ceramic bypass capacitor and a 1  $\mu$ F to 10  $\mu$ F capacitor should be used to bypass the ADC122S655 supply, with the 0.1  $\mu$ F capacitor placed as close to the ADC122S655 package as possible.

Since the ADC122S655 has a separate analog and reference pin, the user has two options. The first option is to tie the analog and reference supply pins together and power them with the same power supply. This is the most cost effective way of powering the ADC122S655 but it is also the least ideal. As stated previously, noise from the analog supply pin can couple into the reference supply pin and adversely affect performance. The other option involves the user powering the analog and reference supply pins with separate supply voltages. These supply voltages can have the same amplitude or they can be different. The only design constraint is that the reference supply voltage be less than the analog supply voltage.

### Voltage Reference

The reference source must have a low output impedance and needs to be bypassed with a minimum capacitor value of 0.1  $\mu$ F. A larger capacitor value of 1  $\mu$ F to 10  $\mu$ F placed in parallel with the 0.1  $\mu$ F is preferred. While the ADC122S655 draws very little current from the reference on average, there are higher instantaneous current spikes at the reference input.

The reference input of the ADC122S655, like all A/D converters, does not reject noise or voltage variations. Keep this in mind if the reference voltage is derived from the power supply. Any noise and/or ripple from the supply that is not rejected by the external reference circuitry will appear in the digital results. The use of an active reference source is recommended. The LM4040 and LM4050 shunt reference families and the LM4132 and LM4140 series reference families are excellent choices for a reference source.

#### **PCB Layout**

Capacitive coupling between the noisy digital circuitry and the sensitive analog circuitry can lead to poor performance. The solution is to keep the analog circuitry separated from the digital circuitry and the clock line as short as possible. Digital circuits create substantial supply and ground current transients. The logic noise generated could have significant impact upon system noise performance. To avoid performance degradation of the ADC122S655 due to supply noise, avoid sharing the power supplies for  $V_A$  and  $V_{REF}$  with other digital circuitry on the board.

Generally, analog and digital lines should cross each other at 90° to avoid crosstalk. However, to maximize accuracy in high resolution systems, avoid crossing analog and digital lines altogether. It is important to keep clock lines as short as possible and isolated from other lines, including other digital lines. In addition, the clock line should also be treated as a transmission line and be properly terminated. The analog input should be isolated from noisy signal traces to avoid coupling of spurious signals into the input. Any external component (e.g., a filter capacitor) connected between the converter's input pins and ground or to the reference input pin and ground should be connected to a very clean point in the ground plane.

A single, uniform ground plane and the use of split power planes are recommended. The power planes should be located within the same board layer. All analog circuitry (input amplifiers, filters, reference components, etc.) should be placed over the analog power plane. All digital circuitry and I/O lines should be placed over the digital power plane. Furthermore, the GND pin on the ADC122S655 and all the components in the reference circuitry and input signal chain that are connected to ground should be connected to the ground plane at a quiet point. Avoid connecting these points too close to the ground point of a microprocessor, microcontroller, digital signal processor, or other high power digital device.



#### **APPLICATION CIRCUITS**

The following figures are examples of the ADC122S655 in typical application circuits. These circuits are basic and will generally require modification for specific circumstances.

#### Data Acquisition

Figure 38 shows a basic low cost, low power data acquisition circuit. The analog supply pin is powered by the system +5V supply and the 2.5V reference voltage is generated by the LM4040-2.5 shunt reference.



Figure 38. Low cost, low power Data Acquisition System

### **Current Sensing Application**

Figure 39 shows an example of interfacing a pair of current transducers to the ADC122S655. The current transducers convert an input current into a voltage that is converted by the ADC122S655. Since the output voltage of the current transducers are single-ended and centered around a common-mode voltage of 2.5V, the ADC122S655 is configured with the output of the transducer driving the non-inverting inputs and the common-mode output voltage of the transducer driving the inverting input. The output of the transducer has an output range of ±2V around the common-mode voltage of 2.5V. As a result, a series reference voltage of 2.0V is connected to the ADC122S655. This will allow all of the codes of the ADC122S655 to be available for the application. This configuration of the ADC122S655 is referred to as a single-ended application of a differential ADC. All of the elements in the application are conveniently powered by the same +5V power supply, keeping circuit complexity and cost to a minimum.



Figure 39. Interfacing the ADC122S655 to a Current Transducer



### **Bridge Sensor Application**

Figure 40 shows an example of interfacing the ADC122S655 to a pair of bridge sensors. The application assumes that the bridge sensors require buffering and amplification to fully utilize the dynamic range of the ADC and thus optimize the performance of the entire signal path. The amplification stage for each ADC input consists of a pair of opamps from the LMP7704. The amplification stage offers the benefit of high input impedance and potentially high amplification. On the other hand, it offers no common-mode rejection of noise coming from the bridge sensors. The application circuit assumes the bridge sensors are powered from the same +5V power supply voltage as the analog supply pin on the ADC122S655. This has the benefit of providing the ideal common-mode input voltage for the ADC122S655 while keeping design complexity and cost to a minimum. The LM4132-4.1, a 4.1V series reference, is used as the reference voltage in the application.



Figure 40. Interfacing the ADC122S655 to Bridge Sensors

### SNAS445A -FEBRUARY 2008-REVISED MARCH 2013



# **REVISION HISTORY**

| Ch | Changes from Original (March 2013) to Revision A   |  |    |  |  |  |
|----|----------------------------------------------------|--|----|--|--|--|
| •  | Changed layout of National Data Sheet to TI format |  | 21 |  |  |  |



# PACKAGE OPTION ADDENDUM

6-Feb-2020

#### **PACKAGING INFORMATION**

www.ti.com

| Orderable Device     | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|----------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|----------------------|---------|
| ADC122S655CIMM/NOPB  | ACTIVE | VSSOP        | DGS                | 10   | 1000           | Green (RoHS<br>& no Sb/Br) | SN               | Level-1-260C-UNLIM | -40 to 105   | X96C                 | Samples |
| ADC122S655CIMMX/NOPB | ACTIVE | VSSOP        | DGS                | 10   | 3500           | Green (RoHS<br>& no Sb/Br) | SN               | Level-1-260C-UNLIM | -40 to 105   | X96C                 | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





6-Feb-2020

# PACKAGE MATERIALS INFORMATION

www.ti.com 21-Mar-2013

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
|    | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



### \*All dimensions are nominal

| Device                   | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| ADC122S655CIMM/NOPB      | VSSOP           | DGS                | 10 | 1000 | 178.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| ADC122S655CIMMX/NOP<br>B | VSSOP           | DGS                | 10 | 3500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |

www.ti.com 21-Mar-2013



#### \*All dimensions are nominal

| Device                   | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| ADC122S655CIMM/NOPB      | VSSOP        | DGS             | 10   | 1000 | 210.0       | 185.0      | 35.0        |
| ADC122S655CIMMX/NOP<br>B | VSSOP        | DGS             | 10   | 3500 | 367.0       | 367.0      | 35.0        |



SMALL OUTLINE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187, variation BA.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated