www.ti.com

## TRS222 5-V DUAL RS-232 LINE DRIVER/RECEIVER WITH ±15-kV ESD PROTECTION

SLLS813-JULY 2007

#### **FEATURES**

- ESD Protection for RS-232 Bus Pins
  - ±15-kV Human-Body Model (HBM)
- Meets or Exceeds the Requirements of TIA/EIA-232-F and ITU v.28 Standards
- Operates at 5-V V<sub>CC</sub> Supply
- · Operates up to 200 kbit/s
- Low Supply Current in Shutdown Mode . . . 2 µA Typical
- External Capacitors . . . 4 × 0.1 μF
- Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II

#### **APPLICATIONS**

- Battery-Powered Systems
- PDAs
- Notebooks
- Laptops
- Palmtop PCs
- Hand-Held Equipment

#### DW OR N PACKAGE (TOP VIEW) 18 SHDN ис Г C1+ **∏** 2 17∏ V<sub>CC</sub> V**+ ∏** 3 16**∏** GND C1− ¶ 4 15∏ DOUT1 C2+ [] 5 14 RIN1 C2- $\Pi$ 6 13 ROUT1 V− **П** 7 12 | DIN1 DOUT2 ∏8 11 □ DIN2 RIN2 $\Pi$ 9 10∏ ROUT2

#### **DESCRIPTION/ORDERING INFORMATION**

The TRS222 consists of two line drivers, two line receivers, and a dual charge-pump circuit with  $\pm 15$ -kV ESD protection pin to pin (serial-port connection pins, including GND). This device meets the requirements of TIA/EIA-232-F and provides the electrical interface between an asynchronous communication controller and the serial-port connector. The charge pump and four small external capacitors allow operation from a single 5-V supply. This device operates at data signaling rates up to 200 kbit/s and a maximum of 30-V/ $\mu$ s driver output slew rate. By using shutdown (SHDN), all receivers can be disabled.

#### ORDERING INFORMATION

| T <sub>A</sub> | PACKA      | GE <sup>(1)(2)</sup> | ORDERABLE PART NUMBER | TOP-SIDE MARKING |
|----------------|------------|----------------------|-----------------------|------------------|
|                | PDIP – N   | Tube of 20           | TRS222CN              | TRS222CN         |
| 0°C to 70°C    | SOIC - DW  | Tube of 20           | TRS222CDW             | TRS222C          |
|                | SOIC - DVV | Reel of 1000         | TRS222CDWR            | 1832220          |
|                | PDIP – N   | Tube of 20           | TRS222IN              | TRS222IN         |
| -40°C to 85°C  | SOIC - DW  | Tube of 20           | TRS222IDW             | TRS222I          |
|                | SOIC - DW  | Reel of 1000         | TRS222IDWR            | 1832221          |

<sup>(1)</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

<sup>(2)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.



## **FUNCTION TABLES**

## Each Driver(1)

| INPUT<br>DIN | OUTPUT<br>DOUT |
|--------------|----------------|
| L            | Н              |
| Н            | L              |

(1) H = high level, L = low level

## Each Receiver<sup>(1)</sup>

| INPUT<br>RIN | OUTPUT<br>ROUT |
|--------------|----------------|
| L            | Н              |
| Н            | L              |
| Open         | Н              |

(1) H = high level, L = low level, Open = input disconnected or connected driver off

## **LOGIC DIAGRAM (POSITIVE LOGIC)**



# 5-V DUAL RS-232 LINE DRIVER/RECEIVER WITH ±15-kV ESD PROTECTION

SLLS813-JULY 2007

## Absolute Maximum Ratings<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                  |                                        |                 | MII | N MAX                   | UNIT |
|------------------|----------------------------------------|-----------------|-----|-------------------------|------|
| V <sub>CC</sub>  | Supply voltage range <sup>(2)</sup>    |                 | -0. | 3 6                     | V    |
| V                | Innut valtage range                    | Drivers Drivers |     | 3 V <sub>CC</sub> – 0.3 | V    |
| VI               | Input voltage range                    | Receivers       |     | ±30                     | V    |
| V                | Output voltage range                   | Drivers         |     | ±15                     | V    |
| Vo               | Output voltage range                   | Receivers       |     | $V_{CC} + 0.3$          |      |
| D <sub>OUT</sub> | Short-circuit duration                 |                 |     | Continuous              |      |
| Δ                | Package thermal impedance (3)(4)       | DW package      |     | 58                      | °C/W |
| $\theta_{JA}$    | Fackage mermai impedance               | N package       |     | TBD                     | C/VV |
| TJ               | Operating virtual junction temperature |                 |     | 150                     | °C   |
| T <sub>stg</sub> | Storage temperature range              |                 | -6  | 5 150                   | °C   |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

All voltages are with respect to network GND.

## Recommended Operating Conditions<sup>(1)</sup>

See Figure 4

|                |                                            |         | MIN | NOM | MAX | UNIT |  |
|----------------|--------------------------------------------|---------|-----|-----|-----|------|--|
| $V_{CC}$       | Supply voltage                             |         | 4.5 | 5   | 5.5 | V    |  |
| \/             | Driver high-level input voltage DIN        |         | 2   |     |     | V    |  |
| $V_{IH}$       | Shutdown high-level input voltage          | SHDN    | 2   |     |     | V    |  |
| \/             | Driver and control low-level input voltage | DIN     |     |     | 0.8 | V    |  |
| $V_{IL}$       | Shutdown low-level input voltage           | SHDN    |     |     | 0.8 | V    |  |
| .,             | Driver input voltage                       | DIN     | 0   |     | 5.5 | V    |  |
| VI             | Receiver input voltage                     |         | -30 |     | 30  | V    |  |
| т              | Operating free air temperature             | TRS222C | 0   |     | 70  | °C   |  |
| T <sub>A</sub> | Operating free-air temperature             | TRS222I | -40 |     | 85  | ٠.   |  |

<sup>(1)</sup> Test conditions are C1–C4 = 0.1  $\mu$ F at V<sub>CC</sub> = 5 V  $\pm$  0.5 V.

#### Electrical Characteristics<sup>(1)</sup>

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 4)

| PARAMETER        |                                |                                                                | MIN                    | TYP                               | MAX | UNIT |    |    |
|------------------|--------------------------------|----------------------------------------------------------------|------------------------|-----------------------------------|-----|------|----|----|
| I Supply current |                                | \/ - <b>5</b> \/                                               | SHDN = V <sub>CC</sub> | No load                           |     | 4    | 10 |    |
| Icc              | Supply current                 | $V_{CC} = 5 \text{ V}, \qquad \overline{\text{SHDN}} = V_{CC}$ |                        | $3~\text{k}\Omega$ on both inputs |     | 15   |    | mA |
|                  | Shutdown supply current        |                                                                |                        |                                   |     | 2    | 50 | μA |
| SHDN             | Shutdown input leakage current |                                                                |                        |                                   |     |      | ±1 | μA |

<sup>(1)</sup> Test conditions are C1–C4 = 0.1  $\mu F$  at  $V_{CC}$  = 5 V  $\pm$  0.5 V.

Maximum power dissipation is a function of  $T_J(max)$ ,  $\theta_{JA}$ , and  $T_A$ . The maximum allowable power dissipation at any allowable ambient temperature is  $P_D = (T_J(max) - T_A)/\theta_{JA}$ . Operating at the absolute maximum  $T_J$  of 150°C can affect reliability. (4) The package thermal impedance is calculated in accordance with JESD 51-7.

SLLS813-JULY 2007



#### **DRIVER SECTION**

## Electrical Characteristics(1)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 4)

|                  | PARAMETER                        | TEST CONDITI                                                   | TEST CONDITIONS        |            |            | MAX | UNIT |
|------------------|----------------------------------|----------------------------------------------------------------|------------------------|------------|------------|-----|------|
| $V_{OH}$         | High-level output voltage        | DOUT at $R_L = 3 \text{ k}\Omega$ to GND,                      | DIN = GND              | 5          | 8          |     | V    |
| $V_{OL}$         | Low-level output voltage         | DOUT at $R_L = 3 \text{ k}\Omega$ to GND,                      | $DIN = V_{CC}$         | <b>-</b> 5 | -8         |     | V    |
|                  | Driver high-level input current  | DIN = V <sub>CC</sub>                                          |                        |            | 5          | 40  |      |
| I <sub>IH</sub>  | Control high-level input current | SHDN = V <sub>CC</sub>                                         |                        |            | 0.01       | 1   | μA   |
|                  | Driver low-level input current   | DIN = 0 V                                                      |                        |            | <b>-</b> 5 | -40 |      |
| IIL              | Control low-level input current  | SHDN = 0 V                                                     |                        |            | -0.01      | -1  | μA   |
| Ios              | Short-circuit output current (3) | $V_{CC} = 5.5 \text{ V},$                                      | V <sub>O</sub> = 0 V   | ±7         | ±22        |     | mA   |
| I <sub>off</sub> | Output leakage current           | $V_{CC} = 5.5 \text{ V}, \overline{\text{SHDN}} = \text{GND},$ | V <sub>O</sub> = ±10 V |            | ±0.01      | ±10 | μΑ   |
| ro               | Output resistance                | $V_{CC}$ , V+, and V- = 0 V,                                   | V <sub>O</sub> = ±2 V  | 300        | 10 M       |     | Ω    |

# Switching Characteristics<sup>(1)</sup>

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 4)

|                                           | PARAMETER                                         | TEST CON                                                             | DITIONS                                                  | MIN | TYP <sup>(2)</sup> | MAX | UNIT   |
|-------------------------------------------|---------------------------------------------------|----------------------------------------------------------------------|----------------------------------------------------------|-----|--------------------|-----|--------|
|                                           | Data rate                                         | C <sub>L</sub> = 1000 pF,<br>One DOUT switching,                     | $R_L = 3 \text{ k}\Omega$ ,<br>See Figure 1              | 200 |                    |     | kbit/s |
| t <sub>PLH(D)</sub>                       | Propagation delay time, low- to high-level output | See Figure 1                                                         |                                                          |     | 1.5                | 3.5 | μs     |
| t <sub>PHL(D)</sub>                       | Propagation delay time, high- to low-level output | See Figure 1                                                         |                                                          |     | 1.3                | 3.5 | μs     |
| t <sub>PHL(D)</sub> – t <sub>PLH(D)</sub> | Driver (+ to –) propagation delay difference      |                                                                      |                                                          |     | 300                |     | ns     |
| t <sub>sk(p)</sub>                        | Pulse skew <sup>(3)</sup>                         | C <sub>L</sub> = 150 pF to 2500 pF,<br>See Figure 2                  | $R_L = 3 \text{ k}\Omega \text{ to } 7 \text{ k}\Omega,$ |     | 300                |     | ns     |
| SR(tr)                                    | Slew rate, transition region (see Figure 1)       | $C_L = 50 \text{ pF to } 2500 \text{ pF},$<br>$V_{CC} = 5 \text{ V}$ | $R_L = 3 \text{ k}\Omega \text{ to } 7 \text{ k}\Omega,$ | 6   | 12                 | 30  | V/µs   |
| t <sub>ET</sub>                           | Driver output enable time (after SHDN goes high)  |                                                                      |                                                          |     | 250                |     | μs     |
| t <sub>DT</sub>                           | Driver output disable time (after SHDN goes low)  |                                                                      |                                                          |     | 300                |     | ns     |

Test conditions are C1–C4 = 0.1  $\mu$ F at V<sub>CC</sub> = 5 V  $\pm$  0.5 V. All typical values are at V<sub>CC</sub> = 5 V, and T<sub>A</sub> = 25°C.

 <sup>(1)</sup> Test conditions are C1–C4 = 0.1 μF at V<sub>CC</sub> = 5 V ± 0.5 V.
(2) All typical values are at V<sub>CC</sub> = 5 V, and T<sub>A</sub> = 25°C.
(3) Short-circuit durations should be controlled to prevent exceeding the device absolute power dissipation ratings, and not more than one output should be shorted at a time.

<sup>(3)</sup> Pulse skew is defined as |t<sub>PLH</sub> - t<sub>PHL</sub>| of each channel of the same device.

# **TRS222** 5-V DUAL RS-232 LINE DRIVER/RECEIVER WITH ±15-kV ESD PROTECTION

SLLS813-JULY 2007

#### **RECEIVER SECTION**

# Electrical Characteristics(1)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 4)

|                  | PARAMETER                                               | TEST CONDITIONS                | MIN | TYP <sup>(2)</sup> | MAX | UNIT |
|------------------|---------------------------------------------------------|--------------------------------|-----|--------------------|-----|------|
| $V_{OH}$         | High-level output voltage                               | $I_{OH} = -1 \text{ mA}$       | 3.5 | $V_{CC} - 0.2$     |     | V    |
| $V_{OL}$         | Low-level output voltage                                | I <sub>OH</sub> = 3.2 mA       |     |                    | 0.4 | V    |
| $V_{IT+}$        | Positive-going input threshold voltage                  | V <sub>CC</sub> = 5 V          |     | 1.7                | 2.4 | V    |
| $V_{IT-}$        | Negative-going input threshold voltage                  | V <sub>CC</sub> = 5 V          | 0.8 | 1.3                |     | V    |
| V <sub>hys</sub> | Input hysteresis (V <sub>IT+</sub> – V <sub>IT-</sub> ) |                                | 0.2 | 0.5                | 1   | V    |
| ri               | Input resistance                                        | V <sub>I</sub> = ±3 V to ±25 V | 3   | 5                  | 7   | kΩ   |

<sup>(1)</sup> Test conditions are C1–C4 = 0.1  $\mu$ F at V<sub>CC</sub> = 5 V  $\pm$  0.5 V. (2) All typical values are at V<sub>CC</sub> = 5 V, and T<sub>A</sub> = 25°C.

## Switching Characteristics (1)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 3)

|                                              | PARAMETER                                         | TEST CONDITIONS         | MIN | TYP <sup>(2)</sup> | MAX | UNIT |
|----------------------------------------------|---------------------------------------------------|-------------------------|-----|--------------------|-----|------|
| t <sub>PLH(R)</sub>                          | Propagation delay time, low- to high-level output | C <sub>L</sub> = 150 pF |     | 0.6                | 1   | μs   |
| t <sub>PHL(R)</sub>                          | Propagation delay time, high- to low-level output | C <sub>L</sub> = 150 pF |     | 0.5                | 1   | μs   |
| t <sub>PHL(R)</sub> -<br>t <sub>PLH(R)</sub> | Receiver (+ to -) propagation delay difference    |                         |     | 100                |     | ns   |
| t <sub>sk(p)</sub>                           | Pulse skew <sup>(3)</sup>                         |                         |     | 100                |     | ns   |

#### **ESD Protection**

| PIN       | TEST CONDITIONS  | TYP | UNIT |
|-----------|------------------|-----|------|
| DOUT, RIN | Human-Body Model | ±15 | kV   |

 $<sup>\</sup>begin{array}{ll} \hbox{(1)} & \text{Test conditions are C1-C4} = 0.1 \ \mu\text{F at V}_{\text{CC}} = 5 \ \text{V} \pm 0.5 \ \text{V}. \\ \hbox{(2)} & \text{All typical values are at V}_{\text{CC}} = 5 \ \text{V}, \ \text{and T}_{\text{A}} = 25^{\circ}\text{C}. \\ \hbox{(3)} & \text{Pulse skew is defined as } |t_{\text{PLH}} - t_{\text{PHL}}| \ \text{of each channel of the same device}. \\ \end{array}$ 



#### PARAMETER MEASUREMENT INFORMATION



- A. C<sub>L</sub> includes probe and jig capacitance.
- B. The pulse generator has the following characteristics: PRR = 250 kbit/s,  $Z_0$  = 50  $\Omega$ , 50% duty cycle,  $t_r \le$ 10 ns,  $t_f \le$  10 ns.

Figure 1. Driver Slew Rate



- A. C<sub>L</sub> includes probe and jig capacitance.
- B. The pulse generator has the following characteristics: PRR = 250 kbit/s,  $Z_0$  = 50  $\Omega$ , 50% duty cycle,  $t_r \le 10$  ns,  $t_f \le 10$  ns.

Figure 2. Driver Pulse Skew



- A. C<sub>L</sub> includes probe and jig capacitance.
- B. The pulse generator has the following characteristics:  $Z_0 = 50 \Omega$ , 50% duty cycle,  $t_r \le 10 \text{ ns.}$   $t_f \le 10 \text{ ns.}$

Figure 3. Receiver Propagation Delay Times





## **APPLICATION INFORMATION**



 $<sup>^{\</sup>dagger}$  C3 can be connected to  $V_{CC}$  or GND.

- A. Resistor values shown are nominal
- B. Nonpolarized ceramic capacitors are acceptable. If polarized tantalum or electrolytic capacitors are used, they should be connected as shown.

Figure 4. Typical Operating Circuit and Capacitor Values

SLLS813-JULY 2007



#### **APPLICATION INFORMATION (continued)**

#### **Capacitor Selection**

The capacitor type used for C1–C4 is not critical for proper operation. The TRS222 requires 0.1- $\mu$ F capacitors, although capacitors up to 10  $\mu$ F can be used without harm. Ceramic dielectrics are suggested for the 0.1- $\mu$ F capacitors. When using the minimum recommended capacitor values, ensure that the capacitance value does not degrade excessively as the operating temperature varies. If in doubt, use capacitors with a larger (e.g., 2×) nominal value. The capacitors' effective series resistance (ESR), which usually rises at low temperatures, influences the amount of ripple on V+ and V-.

Use larger capacitors (up to 10 µF) to reduce the output impedance at V+ and V-.

Bypass  $V_{CC}$  to ground with at least 0.1  $\mu$ F. In applications sensitive to power-supply noise generated by the charge pumps, decouple  $V_{CC}$  to ground with a capacitor the same size as (or larger than) the charge-pump capacitors (C1–C4).

## **Electrostatic Discharge (ESD) Protection**

TI TRS222 devices have standard ESD protection structures incorporated on the pins to protect against electrostatic discharges encountered during assembly and handling. In addition, the RS-232 bus pins (driver outputs and receiver inputs) of these devices have an extra level of ESD protection. Advanced ESD structures were designed to successfully protect these bus pins against ESD discharge of  $\pm 15$  kV when powered down.

#### **ESD Test Conditions**

ESD testing stringently is performed by TI, based on various conditions and procedures. Contact TI for a reliability report that documents test setup, methodology, and results.

#### **Human-Body Model (HBM)**

The HBM of ESD testing is shown in Figure 5, while Figure 6 shows the current waveform that is generated during a discharge into a low impedance. The model consists of a 100-pF capacitor, charged to the ESD voltage of concern, and subsequently discharged into the DUT through a 1.5-k $\Omega$  resistor.



Figure 5. HBM ESD Test Circuit



SLLS813-JULY 2007

## **APPLICATION INFORMATION (continued)**



Figure 6. Typical HBM Current Waveform

## **Machine Model (MM)**

The MM ESD test applies to all pins using a 200-pF capacitor with no discharge resistance. The purpose of the MM test is to simulate possible ESD conditions that can occur during the handling and assembly processes of manufacturing. In this case, ESD protection is required for all pins, not just RS-232 pins. However, after PC board assembly, the MM test no longer is as pertinent to the RS-232 pins.



## PACKAGE OPTION ADDENDUM

6-Feb-2020

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing            |      | Qty            | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| TRS222IDWR       | ACTIVE | SOIC         | DW                 | 18   | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-2-260C-1 YEAR | -40 to 85    | TRS222I        | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 28-Dec-2019

## TAPE AND REEL INFORMATION





| _ |    |                                                           |
|---|----|-----------------------------------------------------------|
|   |    | Dimension designed to accommodate the component width     |
|   | B0 | Dimension designed to accommodate the component length    |
|   | K0 | Dimension designed to accommodate the component thickness |
|   | W  | Overall width of the carrier tape                         |
| ı | P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device     | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TRS222IDWR | SOIC            | DW                 | 18 | 2000 | 330.0                    | 24.4                     | 10.9       | 12.0       | 2.7        | 12.0       | 24.0      | Q1               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 28-Dec-2019



#### \*All dimensions are nominal

| Device     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| TRS222IDWR | SOIC         | DW              | 18   | 2000 | 370.0       | 355.0      | 55.0        |  |

DW (R-PDSO-G18)

## PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters). Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
- D. Falls within JEDEC MS-013 variation AB.



# DW (R-PDSO-G18)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Refer to IPC7351 for alternate board design.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC—7525
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated