

# **TDA8296**

Digital global standard low IF demodulator for analog TV and FM radio

Rev. 1 — 3 March 2011

**Product data sheet** 

### 1. General description

The TDA8296 is an alignment-free digital multistandard vision and sound low IF signal PLL demodulator for positive and negative video modulation including AM and FM mono sound processing. It can be used in all countries worldwide for M/N, B/G/H, I, D/K, L and L-accent standard. CVBS and SSIF/mono audio are provided via two DACs. FM radio preprocessing is included for simple interfacing with demodulator/stereo decoder backends.

The IC is especially suited for the application with the NXP Silicon Tuner TDA1827x.

All the processing is done in the digital domain.

The chip has an 'easy programming' mode to make the I<sup>2</sup>C-bus protocol very simple. In principle, only one bit sets the proper standard with recommended content. However, if this is not suitable, free programming is always possible.

**Note**: Register 06h has to be reprogrammed to new value C4h (see <u>Section 9.2</u> and <u>Section 9.3.1</u>).

### 2. Features and benefits

- Digital IF demodulation for all analog TV standards worldwide (M/N, B/G/H, D/K, I, L and L-accent standard)
- Multistandard true synchronous demodulation with active carrier regeneration
- Alignment-free
- 16 MHz typical reference frequency input (from low IF tuner) or operating as crystal oscillator
- Internal PLL synthesizer which allows the use of a low-cost crystal (typically 16 MHz)
- Especially suited for the NXP Silicon Tuner TDA1827x
- No SAW filter needed
- Low application effort and external component count in combination with the TDA1827x
- Simple upgrade of TDA8295 possible
- 12-bit low power IF ADC on chip running with 54 MHz or 27 MHz
- Two 10-bit DACs on chip for CVBS and SSIF or audio
- Easy programming for I<sup>2</sup>C-bus
- High flexibility due to various I<sup>2</sup>C-bus programming registers
- I<sup>2</sup>C-bus interface and I<sup>2</sup>C-bus feed-through for tuner programming
- Four I<sup>2</sup>C-bus addresses selectable via two external pins



- Gated IF AGC acting on black level by using H/V PLL or peak IF AGC (I<sup>2</sup>C-bus selectable)
- Internal digital logarithmic IF AGC amplifier with up to 48 dB gain and 68 dB control range
- Peak search tuner IF AGC for optimal adaptive drive of the IF ADC
- Switchable IF PLL and IF AGC loop bandwidths
- Precise AFC and lock detector
- Accurate group delay equalization for all standards
- Very robust IF demodulator coping with adverse field conditions
- Wide PLL pull-in range up to ±1660 kHz (I<sup>2</sup>C-bus selectable)
- CVBS and SSIF or audio output with simple postfilter (capacitor only)
- CVBS gain levelling stage to provide nearly constant signal amplitude during over modulation
- Video equalizer with eight settings
- Nyquist filter in video baseband
- Excellent video S/N (typically 60 dB weighted)
- High selectivity video low-pass filter for all standards
- Low video into sound crosstalk
- SSIF AGC
- Sound performance comparable to QSS single reference concepts
- AM/FM mono sound demodulator
- Switchable de-emphasis
- Excellent FM sound
- Good AM sound
- High FM Deviation mode for China
- Preprocessing of FM radio (mono and stereo) with highly selective digital band-pass filter
- No ceramic filter or external components needed for FM radio
- FM radio available in mono
- Automatic or forced mute for mono sound
- Automatic or forced blank for video
- Mostly digital FIR filter implementation (NSC notches and video low-pass filters)
- Three GPIO pins
- Power-On Reset (POR) block for reliable power-up behavior
- Very low total power dissipation (typically 150 mW)
- No power sequence requirement
- Standby mode (typically 5 mW)
- 40-pin HVQFN package
- CMOS technology (0.090 
  µm 1.2 V and 3.3 V)

### 3. Applications

- TV applications
- Recording
- PC TV applications

### 4. Quick reference data

### Table 1. Quick reference data

Power supplies 3.3 V, 1.2 V;  $T_{amb} = 25 \, ^{\circ}C$ ; PC/SC1 for L and  $M = 10 \, dB$ , all others 13 dB; nominal residual picture carrier of 3 % for L/L', 10 % for M, 10 % for B/G, 12.5 % for D/K, 20 % for I; FM/AM modulation = 54 %, 1 kHz modulation frequency; measured in application PCB (see Figure 22 and Figure 23) with 16 MHz crystal frequency, terminated with 75  $\Omega$  (CVBS) and 1 k $\Omega$  (SSIF/audio). Operation mode set via easy programming (Section 9.3.1), otherwise stated. Low IF input signal at -3dB full scale, input frequencies as defined under row header IF input.

| Symbol                     | Parameter                             | Conditions                                                                                                | Min          | Тур         | Мах | Unit |
|----------------------------|---------------------------------------|-----------------------------------------------------------------------------------------------------------|--------------|-------------|-----|------|
| Power supp                 | bly                                   |                                                                                                           |              |             |     |      |
| V <sub>DD(1V2)</sub>       | supply voltage (1.2 V)                | digital and analog                                                                                        | 1.1          | 1.2         | 1.3 | V    |
| V <sub>DD(3V3)</sub>       | supply voltage (3.3 V)                | digital and analog                                                                                        | 3.0          | 3.3         | 3.6 | V    |
| I <sub>DD(tot)(1V2)</sub>  | total supply current (1.2 V)          |                                                                                                           | -            | 49          | -   | mA   |
| I <sub>DD(tot)(3V3)</sub>  | total supply current (3.3 V)          |                                                                                                           | -            | 65          | -   | mA   |
| P <sub>tot</sub>           | total power dissipation               | default settings; f <sub>s</sub> = 54 MHz at ADC;<br>DAC application in accordance to<br><u>Figure 23</u> | -            | 270         | -   | mW   |
|                            |                                       | $f_s = 54$ MHz at ADC; DAC application in accordance to Figure 24                                         | -            | 150         | -   | mW   |
|                            |                                       | Standby mode                                                                                              | -            | 5           | 8   | mW   |
| IF input                   |                                       |                                                                                                           |              |             |     |      |
| V <sub>i(p-p)</sub>        | peak-to-peak input voltage            | for full-scale ADC input (0 dBFS)                                                                         | 0.7          | 0.8         | 0.9 | V    |
| V <sub>i</sub>             | input voltage                         | operational input related to ADC full scale; all standards; sum of all signals                            | -3           | -3          | -3  | dBFS |
| f <sub>i</sub>             | input frequency                       | PC / SC1                                                                                                  |              |             |     |      |
|                            |                                       | M/N standard                                                                                              | -            | 5.40 / 0.90 | -   | MHz  |
|                            |                                       | B standard                                                                                                | -            | 6.40 / 0.90 | -   | MHz  |
|                            |                                       | G/H standard                                                                                              | -            | 6.75 / 1.25 | -   | MHz  |
|                            |                                       | I standard                                                                                                | -            | 7.25 / 1.25 | -   | MHz  |
|                            |                                       | D/K standard                                                                                              | -            | 6.85 / 0.35 | -   | MHz  |
|                            |                                       | L standard                                                                                                | -            | 6.75 / 0.25 | -   | MHz  |
|                            |                                       | L-accent standard                                                                                         | -            | 1.25 / 7.75 | -   | MHz  |
|                            |                                       | FM radio                                                                                                  | -            | 1.25        | -   | MHz  |
| Carrier reco               | overy FPLL                            |                                                                                                           |              |             |     |      |
| B <sub>-3dB(cl)</sub>      | closed-loop –3 dB<br>bandwidth        | wide                                                                                                      | -            | 60          | -   | kHz  |
| $\Delta f_{\text{pullin}}$ | pull-in frequency range               |                                                                                                           | <u>[1]</u> _ | ±830        | -   | kHz  |
| m <sub>over(PC)</sub>      | picture carrier over modulation index | black for L/L-accent standard; flat field white else                                                      | 115          | 117         | -   | %    |
| IF demodula                | ation (video equalizer in Flat        | mode)                                                                                                     |              |             |     |      |
| $\alpha_{sup(stpb)}$       | stop-band suppression                 | video low-pass filter (M/N, B/G/H, I, D/K, L/L-accent standard)                                           | -            | -60         | -   | dB   |
| t <sub>ripple(GDE)</sub>   | group delay equalizer ripple time     | peak value for B/G/H half, D/K half,<br>I flat, M (FCC) full, L/L-accent full<br>standard                 | -            | 20          | 40  | ns   |

### Digital global standard low IF demodulator for analog TV and FM radio

### Table 1. Quick reference data ...continued

Power supplies 3.3 V, 1.2 V;  $T_{amb} = 25 \, ^{\circ}C$ ; PC/SC1 for L and  $M = 10 \, dB$ , all others 13 dB; nominal residual picture carrier of 3 % for L/L', 10 % for M, 10 % for B/G, 12.5 % for D/K, 20 % for I; FM/AM modulation = 54 %, 1 kHz modulation frequency; measured in application PCB (see Figure 22 and Figure 23) with 16 MHz crystal frequency, terminated with 75  $\Omega$  (CVBS) and 1 k $\Omega$  (SSIF/audio). Operation mode set via easy programming (Section 9.3.1), otherwise stated. Low IF input signal at -3dB full scale, input frequencies as defined under row header IF input.

| Symbol                   | Parameter                      | Conditions                                                                                                           | Min | Тур  | Max  | Unit |
|--------------------------|--------------------------------|----------------------------------------------------------------------------------------------------------------------|-----|------|------|------|
| CVBS output              |                                |                                                                                                                      |     |      |      |      |
| V <sub>o(p-p)</sub>      | peak-to-peak output<br>voltage | negative PC modulation (all standards except L/L-accent); 75 $\Omega$ DC load; sync-white modulation; 90 % (nominal) | 0.9 | 1.0  | 1.1  | V    |
|                          |                                | positive PC modulation (L/L-accent standard); 75 $\Omega$ DC load; sync-white modulation; 97 % (nominal)             | 0.9 | 1.0  | 1.1  | V    |
| B <sub>video(-3dB)</sub> | -3 dB video bandwidth          | overall video response; CVBS equalizer flat                                                                          |     |      |      |      |
|                          |                                | all standards except M/N                                                                                             | 4.7 | 4.85 | -    | MHz  |
|                          |                                | M/N standard                                                                                                         | 3.8 | 3.9  | -    | MHz  |
| $\alpha_{resp(f)}$       | frequency response             | video equalizer; 8 equally spaced settings; value at 3.9 MHz                                                         | -5  | -    | +4.5 | dB   |
| G <sub>dif</sub>         | differential gain              | "ITU-T J.63 line 330"                                                                                                | -   | 1.5  | 5    | %    |
| φdif                     | differential phase             | "ITU-T J.63 line 330"                                                                                                | -   | 1.0  | 3    | deg  |
| (S/N) <sub>w</sub>       | weighted signal-to-noise ratio | all standards; unified weighting filter<br>( <i>"ITU-T J.61"</i> ); PC at –6 dBFS                                    | 57  | 60   | -    | dB   |
| SSIF/mono s              | ound output                    |                                                                                                                      |     |      |      |      |
| $V_{o(SSIF)(RMS)}$       | RMS SSIF output voltage        | 1 k $\Omega$ DC or AC load; no modulation;<br>PC / SC1 = 13 dB                                                       |     |      |      |      |
|                          |                                | M standard                                                                                                           | 105 | 115  | 127  | mV   |
|                          |                                | B standard                                                                                                           | 97  | 104  | 116  | mV   |
|                          |                                | G/H standard                                                                                                         | 97  | 104  | 116  | mV   |
|                          |                                | D/K standard                                                                                                         | 89  | 96   | 106  | mV   |
|                          |                                | l standard                                                                                                           | 93  | 100  | 111  | mV   |
|                          |                                | L standard                                                                                                           | 89  | 96   | 106  | mV   |
|                          |                                | L-accent standard                                                                                                    | 89  | 96   | 106  | mV   |
|                          |                                | FM radio (single carrier)                                                                                            | 94  | 103  | 115  | mV   |
| V <sub>o(AF)(RMS)</sub>  | RMS AF output voltage          | 1 k $\Omega$ DC or AC load                                                                                           |     |      |      |      |
|                          |                                | M standard; 54 % modulation degree<br>(±13.5 kHz FM deviation before<br>pre-emphasis)                                | 98  | 116  | 135  | mV   |
|                          |                                | B, G/H, I, D/K standard;<br>54 % modulation degree (±27 kHz<br>FM deviation before pre-emphasis)                     | 107 | 126  | 144  | mV   |
| α <sub>hr(AF)</sub>      | AF headroom                    | before clipping; 1 k $\Omega$ DC or AC load                                                                          |     |      |      |      |
|                          |                                | M standard; related to $\pm 25$ kHz peak deviation before pre-emphasis                                               | -   | 7    | -    | dB   |
|                          |                                | B, G/H, I, D/K standard; related to $\pm 50$ kHz peak deviation before                                               | -   | 7    | -    | dB   |

### Digital global standard low IF demodulator for analog TV and FM radio

### Table 1. Quick reference data ...continued

Power supplies 3.3 V, 1.2 V;  $T_{amb} = 25 \, ^{\circ}C$ ; PC/SC1 for L and  $M = 10 \, dB$ , all others 13 dB; nominal residual picture carrier of 3 % for L/L', 10 % for M, 10 % for B/G, 12.5 % for D/K, 20 % for I; FM/AM modulation = 54 %, 1 kHz modulation frequency; measured in application PCB (see Figure 22 and Figure 23) with 16 MHz crystal frequency, terminated with 75  $\Omega$  (CVBS) and 1 k $\Omega$  (SSIF/audio). Operation mode set via easy programming (Section 9.3.1), otherwise stated. Low IF input signal at -3dB full scale, input frequencies as defined under row header IF input.

| Symbol                     | Parameter                         | Conditions                                                                                                                                                                | Min  | Тур  | Max | Unit |
|----------------------------|-----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|-----|------|
| THD total harmonic distort |                                   | FM; for 50 kHz deviation before<br>pre-emphasis (25 kHz for M standard)                                                                                                   | -    | 0.15 | 0.3 | %    |
|                            |                                   | AM; m = 80 %                                                                                                                                                              | -    | 0.5  | 1   | %    |
| B <sub>AF(-3dB)</sub>      | -3 dB AF bandwidth                | AM                                                                                                                                                                        | 20   | 27   | -   | kHz  |
|                            |                                   | FM                                                                                                                                                                        | 40   | 50   | -   | kHz  |
| (S/N) <sub>w(AF)</sub>     | AF weighted signal-to-noise ratio | via internal mono sound demodulator;<br><i>"ITU-R BS.468-4"</i> ; FM mode related to<br>27 kHz deviation before pre-emphasis;<br>10 % residual PC; SC1; color bar picture | 52   | 54   | -   | dB   |
|                            |                                   | via internal mono sound demodulator;<br>(audio gain +6 dB) <i>"ITU-R BS.468-4"</i> ;<br>AM; m = 54 %; 3 % residual PC; SC1;<br>color bar picture                          | 2 40 | 44   | -   | dB   |

[1] The pull-in range can be doubled to  $\pm 1660$  kHz by I<sup>2</sup>C-bus register like described in Table 16. Then the AFC read-out has 256 steps.

[2] To set audio gain to +6 dB for internal sound demodulation, register 22h has to be programmed to 08h.

### 5. Ordering information

### Table 2.Ordering information

| Type number | Package |                                                                                                                |          |
|-------------|---------|----------------------------------------------------------------------------------------------------------------|----------|
|             | Name    | Description                                                                                                    | Version  |
| TDA8296HN   | HVQFN40 | plastic thermal enhanced very thin quad flat package; no leads; 40 terminals; body $6 \times 6 \times 0.85$ mm | SOT618-1 |

Digital global standard low IF demodulator for analog TV and FM radio **TDA8296** 

# 6. Functional diagram



## 7. Pinning information

### 7.1 Pinning



### Table 3.Pin allocation table

| Pin | Symbol                      | Pin | Symbol                      |
|-----|-----------------------------|-----|-----------------------------|
| 1   | IF_POS                      | 2   | IF_NEG                      |
| 3   | V <sub>DDA(ADC)(1V2)</sub>  | 4   | V <sub>DDD1(1V2)</sub>      |
| 5   | V <sub>SSD1</sub>           | 6   | i.c.                        |
| 7   | V <sub>DDA(PLL)(1V2)</sub>  | 8   | XIN                         |
| 9   | XOUT                        | 10  | V <sub>SSA(PLL)</sub>       |
| 11  | RSET                        | 12  | V <sub>SSA(DAC)</sub>       |
| 13  | V_IOUTN                     | 14  | V_IOUTP                     |
| 15  | V <sub>DDA(DAC1)(3V3)</sub> | 16  | S_IOUTN                     |
| 17  | S_IOUTP                     | 18  | V <sub>DDA(DAC2)(3V3)</sub> |
| 19  | SADDR0                      | 20  | SADDR1                      |
| 21  | RST_N                       | 22  | TDO                         |
| 23  | TDI                         | 24  | TMS                         |
| 25  | V <sub>DDD2(1V2)</sub>      | 26  | V <sub>SSD2</sub>           |
| 27  | ТСК                         | 28  | SCL                         |
| 29  | SDA                         | 30  | TRST_N                      |
|     |                             |     |                             |

### Digital global standard low IF demodulator for analog TV and FM radio

| Table 3. | Pin allocation table continued    |     |                        |
|----------|-----------------------------------|-----|------------------------|
| Pin      | Symbol                            | Pin | Symbol                 |
| 31       | GPIO2/SDA_O                       | 32  | GPIO1/SCL_O            |
| 33       | GPIO0/VSYNC                       | 34  | V <sub>DDDR(3V3)</sub> |
| 35       | V <sub>SSDR</sub>                 | 36  | i.c.                   |
| 37       | IF_AGC                            | 38  | i.c.                   |
| 39       | n.c.                              | 40  | V <sub>SSA(ADC)</sub>  |
| die pad  | global ground at backside contact |     |                        |

### 7.2 Pin description

| Symbol                       | Pin     | Type <sup>[1]</sup> | Description                                                                                                                                                                                                                                                                                                                                                                          |
|------------------------------|---------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Reset                        |         |                     |                                                                                                                                                                                                                                                                                                                                                                                      |
| RST_N                        | 21      | I                   | The RST_N input is asynchronous and active LOW, and clears the TDA8296. When RST_N goes LOW, the circuit immediately enters its Reset mode and normal operation will resume four XIN signal falling edges later after RST_N returns HIGH. Internal register contents are all initialized to their default values. The minimum width of RST_N at LOW level is four XIN clock periods. |
| Reference                    |         |                     |                                                                                                                                                                                                                                                                                                                                                                                      |
| XIN                          | 8       | I                   | Crystal oscillator input pin. In Slave mode (typically), the XIN input simply receives a 16 MHz clock signal (f <sub>REF</sub> ) from an external device (typically from the TDA1827x). In Oscillator mode, a fundamental 16 MHz (typically) crystal is connected between pin XIN and pin XOUT.                                                                                      |
| XOUT                         | 9       | 0                   | Crystal oscillator output pin. In Slave mode, the XOUT output is not connected. In Oscillator mode a fundamental 16 MHz (typically) crystal is connected between pin XIN and pin XOUT.                                                                                                                                                                                               |
| l <sup>2</sup> C-bus         |         |                     |                                                                                                                                                                                                                                                                                                                                                                                      |
| SDA                          | 29      | I/O, OD             | l <sup>2</sup> C-bus bidirectional serial data. SDA is an open-drain output and therefore requires an external pull-up resistor (typically 4.7 k $\Omega$ ).                                                                                                                                                                                                                         |
| SCL                          | 28      | I                   | $\rm I^2C$ -bus clock input. SCL is nominally a square wave with a maximum frequency of 400 kHz. It is generated by the system I^2C-bus master.                                                                                                                                                                                                                                      |
| SADDR0                       | 19      | I                   | These two bits allow to select four possible I <sup>2</sup> C-bus addresses, and therefore                                                                                                                                                                                                                                                                                           |
| SADDR1                       | 20      | I                   | permits to use several TDA8296 in the same application and/or to avoid conflict with<br>other ICs. The complete I <sup>2</sup> C-bus address is: 1, 0, 0, SADDR1, 0, 1, SADDR0, R/W<br>(see also <u>Section 9.1</u> ).                                                                                                                                                               |
| I <sup>2</sup> C-bus feed-th | rough s | switch or GPI       | 0                                                                                                                                                                                                                                                                                                                                                                                    |
| GPIO2/SDA_O                  | 31      | I/O, OD             | SDA_O is equivalent to SDA but can be 3-stated by I <sup>2</sup> C-bus programming. It is the output of a switch controlled by I2CSW_EN parameter. SDA_O is an open-drain output and therefore requires an external pull-up resistor (see <u>Section 9.3.18</u> ).                                                                                                                   |
| GPIO1/SCL_O                  | 32      | I/O, OD             | SCL_O is equivalent to SCL input but can be 3-stated by l <sup>2</sup> C-bus programming.<br>SCL_O is an open-drain output and therefore requires an external pull-up resistor<br>(see <u>Section 9.3.18</u> ). For proper functioning of the l <sup>2</sup> C-bus feed-through, a capacitor<br>C = 33 pF to GND must be added (see <u>Section 13.6</u> ).                           |
| V-sync or GPIC               | )       |                     |                                                                                                                                                                                                                                                                                                                                                                                      |
| GPIO0/VSYNC                  | 33      | I/O, OD             | vertical synchronization pulse needed for the NXP Silicon Tuner (see Section 9.3.18)                                                                                                                                                                                                                                                                                                 |
| Tuner IF AGC                 |         |                     |                                                                                                                                                                                                                                                                                                                                                                                      |
| IF_AGC                       | 37      | I/O, OD, T          | tuner IF AGC output                                                                                                                                                                                                                                                                                                                                                                  |
| TDA8296                      |         |                     | All information provided in this document is subject to legal disclaimers. © NXP B.V. 2011. All rights reserve                                                                                                                                                                                                                                                                       |

### Digital global standard low IF demodulator for analog TV and FM radio

| Symbol                     | Pin              | Type <sup>[1]</sup>                     | Description                                                                                                                                                                                                                                                                                                                                                     |
|----------------------------|------------------|-----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Boundary sc                |                  | .,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, |                                                                                                                                                                                                                                                                                                                                                                 |
| TMS                        | 24               | I                                       | Test mode select provides the logic levels needed to change the TAP controller from state to state during the boundary scan test.                                                                                                                                                                                                                               |
| TRST_N                     | 30               | I                                       | Test reset is used to reset the TAP controller (active LOW). Grounding is mandatory in Functional mode.                                                                                                                                                                                                                                                         |
| ТСК                        | 27               | I                                       | Test clock is used to drive the TAP controller.                                                                                                                                                                                                                                                                                                                 |
| TDI                        | 23               | I                                       | Test data input is the serial data input for the test data instruction.                                                                                                                                                                                                                                                                                         |
| TDO                        | 22               | 0                                       | Test data output is the serial test data output pin. The data is provided on the falling edge of TCK.                                                                                                                                                                                                                                                           |
| ADC                        |                  |                                         |                                                                                                                                                                                                                                                                                                                                                                 |
| IF_POS                     | 1                | AI                                      | IF positive analog input for internal ADC                                                                                                                                                                                                                                                                                                                       |
| IF_NEG                     | 2                | AI                                      | IF negative analog input for internal ADC                                                                                                                                                                                                                                                                                                                       |
| DAC                        |                  |                                         |                                                                                                                                                                                                                                                                                                                                                                 |
| V_IOUTP                    | 14               | AO                                      | positive analog current output of the video output                                                                                                                                                                                                                                                                                                              |
| V_IOUTN                    | 13               | AO                                      | negative analog current output of the video output                                                                                                                                                                                                                                                                                                              |
| S_IOUTP                    | 17               | AO                                      | positive analog current output of the SSIF/mono sound output                                                                                                                                                                                                                                                                                                    |
| S_IOUTN                    | 16               | AO                                      | negative analog current output of the SSIF/mono sound output                                                                                                                                                                                                                                                                                                    |
| RSET                       | 11               | I                                       | External bias setting of the DACs. An external resistor (1 k $\Omega$ typical) has to be<br>connected between RSET and the analog ground of the board. This resistor<br>generates the current into the DACs and also defines the full scale output current.<br>The total parasitic capacitance seen externally from the RSET pin has to be lower<br>than 20 pF. |
| Supplies and               | l grounds        |                                         |                                                                                                                                                                                                                                                                                                                                                                 |
| V <sub>DDA(DAC1)(3V3</sub> | <sub>3)</sub> 15 | PS                                      | DAC1 (video DAC) and DAC reference module analog supply voltage (3.3 V typical                                                                                                                                                                                                                                                                                  |
| V <sub>DDA(DAC2)(3V3</sub> | <sub>3)</sub> 18 | PS                                      | DAC2 (sound DAC) analog supply voltage (3.3 V typical)                                                                                                                                                                                                                                                                                                          |
| V <sub>SSA(DAC)</sub>      | 12               | GND                                     | DAC reference module analog ground supply voltage (0 V typical)                                                                                                                                                                                                                                                                                                 |
| V <sub>DDA(ADC)(1V2</sub>  | 3                | PS                                      | IF ADC analog supply voltage (1.2 V typical)                                                                                                                                                                                                                                                                                                                    |
| V <sub>SSA(ADC)</sub>      | 40               | GND                                     | ADC analog ground supply voltage (0 V typical)                                                                                                                                                                                                                                                                                                                  |
| V <sub>DDD1(1V2)</sub>     | 4                | PS                                      | ADC, PLL and DACs digital supply voltage (1.2 V typical)                                                                                                                                                                                                                                                                                                        |
| V <sub>SSD1</sub>          | 5                | GND                                     | ADC, PLL and DACs digital ground supply voltage (0 V typical)                                                                                                                                                                                                                                                                                                   |
| V <sub>DDA(PLL)(1V2)</sub> | 7                | PS                                      | crystal oscillator and clock PLL analog supply voltage (1.2 V typical)                                                                                                                                                                                                                                                                                          |
| V <sub>SSA(PLL)</sub>      | 10               | GND                                     | crystal oscillator and clock PLL analog ground supply voltage (0 V typical)                                                                                                                                                                                                                                                                                     |
| V <sub>DDD2(1V2)</sub>     | 25               | PS                                      | core digital supply voltage (1.2 V typical)                                                                                                                                                                                                                                                                                                                     |
| V <sub>SSD2</sub>          | 26               | GND                                     | core digital ground supply voltage (0 V typical)                                                                                                                                                                                                                                                                                                                |
| V <sub>DDDR(3V3)</sub>     | 34               | PS                                      | ring digital supply voltage (3.3 V typical)                                                                                                                                                                                                                                                                                                                     |
| V <sub>SSDR</sub>          | 35               | GND                                     | ring digital ground supply voltage (0 V typical)                                                                                                                                                                                                                                                                                                                |
| V <sub>SS</sub>            | die pad          | GND                                     |                                                                                                                                                                                                                                                                                                                                                                 |
| Other pins                 |                  |                                         |                                                                                                                                                                                                                                                                                                                                                                 |
| i.c.                       | 6, 36,<br>38     | I                                       | internally connected; connect to ground                                                                                                                                                                                                                                                                                                                         |
| n.c.                       | 39               | I                                       | not connected                                                                                                                                                                                                                                                                                                                                                   |

[1] The pin types are defined in <u>Table 5</u>.

All information provided in this document is subject to legal disclaimers.

| <b>Type</b><br>Al<br>AO | Description         analog input         analog output         ground |
|-------------------------|-----------------------------------------------------------------------|
|                         | analog output                                                         |
| AO                      |                                                                       |
|                         | ground                                                                |
| GND                     | -                                                                     |
| I                       | digital input                                                         |
| I/O                     | digital input and output                                              |
| 0                       | digital output                                                        |
| OD                      | open-drain output                                                     |
| PS                      | power supply                                                          |
| Т                       | 3-state                                                               |

### 8. Functional description

### 8.1 IF ADC

The low IF spectrum (1 MHz to 10 MHz) from the Silicon Tuner TDA1827x is fed symmetrically to the 12-bit IF ADC of the TDA8296, where it is sampled with 54 MHz or 27 MHz. All the anti-aliasing filtering is already done in the Silicon Tuner.

### 8.2 Filters

The internal filters permit to reduce the sampling rate to 13.5 MHz, and to form a complex signal to ease the effort of further signal processing. Before this, the DC offset (coming from the ADC) is removed.

In addition, standard dependent notch filters for the adjacent sound carriers protect the picture carrier PLL from malfunctioning and avoid disturbances (i.e. moire) becoming visible in the video output.

### 8.3 PLL demodulator

The second-order PLL is the core block of the whole IC. It is very robust against adverse field conditions, like excessive over modulation, no residual carrier presence or unwanted phase or frequency modulation of the picture carrier. The PLL output is the synchronously demodulated channel.

The AFC data is available via the I<sup>2</sup>C-bus.

# 8.4 Nyquist filter, video low-pass filter, video and group delay equalizer, video leveling

The afore-mentioned down-mixed complex signal at the mixer CORDIC output, already consisting of the demodulated content of the picture carrier together with the sound carriers (the so-called intercarriers), is running through a Nyquist filter to get a flat video response and is made real.

Afterwards, a video low-pass filter suppresses the sound carriers and other disturbers.

Next comes the equalizer circuit to remove the transmitter group delay predistortion.

A video leveling stage follows, which brings the output within the SCART specification ( $\pm 3$  dB overall), despite heavy over modulation. The response time is made very slow.

Finally, a video equalizer allows to compensate the perhaps non-flat frequency response from the tuner or to change the overall video response according to customer wish (i.e. peaking or early roll-off).

### 8.5 Upsampler and video DAC

The filtered and compensated CVBS signal is connected to the oversampled 10-bit video DAC ( $f_s = 108 \text{ MHz}$ ) via an interpolation stage. The strong oversampling replaces a former complicated LCR postfiltering by a simple first-order RC low-pass filter to remove the DAC image frequencies sufficiently. This holds also for the sound DAC, described in Section 8.6.

### 8.6 SSIF/mono sound processing

The complex signal is routed via a band-pass, AGC and interpolation filter to the 10-bit sound DAC for the recovery of the second sound carriers (SSIF). A very sharp band-pass filter at 5.5 MHz is added in the FM Radio mode to remove neighbor channels. This also eases the dynamic burden on the following ADC in the demodulator/decoder chip. The afore-mentioned high-selectivity band-pass, which replaces the former ceramic filter, is located behind a frequency shifter. In there, the incoming wanted FM radio channel from the Silicon Tuner is changed from 1.25 MHz to 5.5 MHz.

Moreover, the complex signal is demodulated in a linear CORDIC detector and low-pass filtered to attenuate the video spectrum and the second sound carrier, respectively other disturbers above the intercarrier. The output of the linear CORDIC (phase information) is differentiated for getting the demodulated FM audio. The AM demodulation is executed in a synchronous fashion by using a narrow-band PLL demodulator.

A de-emphasis filter is implemented for FM standards, before the audio is interpolated to 108 MHz as in the CVBS case.

The mono audio is made available in the sound DAC via an I<sup>2</sup>C-bus controlled selector in case the intercarrier path is not used for driving an external stereo demodulator.

However, if the mono audio output has to meet the SCART specification, an external cheap operational amplifier with 12 dB gain becomes necessary, because the low supply voltage for the TDA8296 doesn't allow such high levels like 2 V (RMS) maximum.

### 8.7 Tuner IF AGC

This AGC controls the tuner IF AGC amplifier in the TDA1827x in such a way, that the IF ADC is always running with a permanent headroom of 3 dB for the sum of all signals present at the ADC input. This ensures an always optimal exploitation of the dynamic range in the IF ADC.

The detection is done in peak Search mode during a field period. The attack time is made much faster than the decay time in order to avoid transient clipping effects in the IF ADC. This can happen during channel change or airplane flutter conditions.

The above wideband, slowly acting AGC loop (uncorrelated) is of first-order integral action. It is closed via the continuous tuner IF AGC amplifier in the Silicon Tuner via a bit stream DAC (PWM signal at 13.5 MHz, 27 MHz or 54 MHz) and an external and uncritical first-order RC low-pass.

### 8.8 Digital IF AGC

Common to both IF AGC concepts is the peak search algorithm as long as the H/V PLL is not locked. This is of advantage for the acquisition by avoiding hang-ups due to excessive overloading, so being able to leave the saturated condition by reducing the gain.

Two Detection modes are made available in the IC via I<sup>2</sup>C-bus.

• Black level gated AGC:

The first mode uses an IF AGC detector which is gated with a very robust and well-proven H/V sync PLL block on board. Gating occurs on the black level (most of the time on the back porch) of the video signal and the control is delivered after an error integration and exponential weighting to the internal IF AGC amplifier. This IF AGC amplifier, in fact a multiplier, has a control range of -20 dB to +48 dB.

• Peak AGC:

A fast attack and slow decay action cares for a good and nearly clip-free transient behavior. This proved to be more robust for non-standard signals, like sync clipping along the transmitter/receiver chain.

With respect to the IF AGC speed generally, only the gated black level or peak sync digital IF AGC can be made fast. However the peak search tuner IF AGC, used for positive modulation standards (L and L-accent standard), is rather slow because the VITS is present only once in a field.

The correlated or narrow-band AGC loop, closed via the continuous IF AGC amplifier in the TDA8296, is of first-order integral action and settles at a constant IF input level with a permanent headroom of 12 dB (picture carrier). This headroom is needed for the own sound carriers and the leaking neighbor (N - 1) spectrum.

### 8.9 Clock generation

Finally, either an external reference frequency (i.e. from the Silicon Tuner) or an own on-chip crystal oscillator in the TDA8296 feeds the internal PLL synthesizer to generate the necessary clock signals.

### 9. I<sup>2</sup>C-bus control

### 9.1 Protocol of the I<sup>2</sup>C-bus serial interface

The TDA8296 internal registers are accessible by means of the I<sup>2</sup>C-bus serial interface. The SDA bidirectional pin is used as the data input/output pin and SCL as the clock input pin. The highest SCL speed is 400 kHz.

### 9.1.1 Write mode

| S      | BYTE 1                                 | А   | BYTE 2      | А   | BYTE 3 | А   |  | BYTE n    | А   | Р    |
|--------|----------------------------------------|-----|-------------|-----|--------|-----|--|-----------|-----|------|
| start  | address 0                              | ack | start index | ack | data 1 | ack |  | data n    | ack | stop |
|        | 001aad30                               |     |             |     |        |     |  | 001aad381 |     |      |
| Fig 3. | Fig 3. I <sup>2</sup> C-bus Write mode |     |             |     |        |     |  |           |     |      |

### Table 6.Address format

| 7 | 6 | 5 | 4      | 3 | 2 | 1      | 0   |
|---|---|---|--------|---|---|--------|-----|
| 1 | 0 | 0 | SADDR1 | 0 | 1 | SADDR0 | R/W |

### Table 7. I<sup>2</sup>C-bus transfer description

| Field  | Bit     | Description              |
|--------|---------|--------------------------|
| S      | -       | START condition          |
| Byte 1 | 7 to 5  | device address           |
|        | 4       | SADDR1                   |
|        | 3 and 2 | device address           |
|        | 1       | SADDR0                   |
|        | 0       | R/W = 0 for write action |
| A      | -       | acknowledge              |
| Byte 2 | 7 to 0  | start index              |
| A      | -       | acknowledge              |
| Byte 3 | 7 to 0  | data 1                   |
| А      | -       | acknowledge              |
| :      |         |                          |
| Byte n | 7 to 0  | data n                   |
| А      | -       | acknowledge              |
| Р      | -       | STOP condition           |
|        |         |                          |

| S     | BYTE 1    | А   | BYTE 2    | А   | BYTE 3    | А   | Р    |
|-------|-----------|-----|-----------|-----|-----------|-----|------|
| start | 1000 0100 | ack | 0000 0001 | ack | 0000 0010 | ack | stop |

001aah355

### a. Address 84h, write 02h in register 01h

| S    | BYTE 1    | A   | BYTE 2    | А   | BYTE 3    | А   | BYTE 4    | А   | Р    |
|------|-----------|-----|-----------|-----|-----------|-----|-----------|-----|------|
| star | 1000 0100 | ack | 0000 0010 | ack | 0000 0101 | ack | 0000 0100 | ack | stop |

001aah356

b. Address 84h, write 05h in register 02h and 04h in register 03h

Fig 4. Examples I<sup>2</sup>C-bus Write mode

### Digital global standard low IF demodulator for analog TV and FM radio

### 9.1.2 Read mode

| S     | BYTE 1    | А   | BYTE 2      | А   | S     | BYTE 3    | А   | BYTE 4  | А   | BYTE n      | А   | Р         |
|-------|-----------|-----|-------------|-----|-------|-----------|-----|---------|-----|-------------|-----|-----------|
| start | address 0 | ack | start index | ack | start | address 1 | ack | value 1 | ack | <br>value n | ack | stop      |
|       |           |     |             |     |       |           |     |         |     |             |     | 001aad423 |

Fig 5. I<sup>2</sup>C-bus Read mode

### Table 8. I<sup>2</sup>C-bus transfer description

| Field  | Bit     | Description                           |
|--------|---------|---------------------------------------|
| S      | -       | START condition                       |
| Byte 1 | 7 to 5  | device address                        |
|        | 4       | SADDR1                                |
|        | 3 and 2 | device address                        |
|        | 1       | SADDR0                                |
|        | 0       | R/W = 0 for write action              |
| A      | -       | acknowledge                           |
| Byte 2 | 7 to 0  | start index                           |
| A      | -       | acknowledge                           |
| S      | -       | START condition (without stop before) |
| Byte 3 | 7 to 5  | device address                        |
|        | 4       | SADDR1                                |
|        | 3 and 2 | device address                        |
|        | 1       | SADDR0                                |
|        | 0       | R/W = 1 for read action               |
| А      | -       | acknowledge                           |
| Byte 4 | 7 to 0  | value 1                               |
| A      | -       | acknowledge                           |
| :      |         |                                       |
| Byte n | 7 to 0  | value n                               |
| A      | -       | acknowledge                           |
| Р      | -       | STOP condition                        |
|        |         |                                       |

| _  |       |                        |          |                   |          |          |                  |         |           |     |           |     |           |
|----|-------|------------------------|----------|-------------------|----------|----------|------------------|---------|-----------|-----|-----------|-----|-----------|
|    | S     | BYTE 1                 | А        | BYTE 2            | А        | s        | BYTE 3           | А       | BYTE 4    | А   | BYTE 5    | А   | Р         |
|    | start | 1000 0100              | ack      | 0000 0010         | ack      | start    | 1000 0101        | ack     | 0000 0101 | ack | 0000 0100 | ack | stop      |
|    |       |                        |          |                   |          |          |                  |         |           |     |           |     | 001aah357 |
|    |       | Address 84h,           | read reo | gister 02h with v | alue 05/ | h and re | ead register 03h | with va | alue 04h  |     |           |     |           |
| Fi | g 6.  | Example I <sup>2</sup> | -bus F   | Read mode         |          |          |                  |         |           |     |           |     |           |
|    |       |                        |          |                   |          |          |                  |         |           |     |           |     |           |

### 9.2 Register overview

The TDA8296 internal registers are accessible by means of the  $l^2$ C-bus serial interface as described in <u>Section 9.1</u>. In <u>Table 10</u> and <u>Table 9</u> an overview of all the registers is given, the register description can be found in <u>Section 9.3</u>.

| Table 9. | I <sup>2</sup> C-bus register reference |                             |                      |                 |
|----------|-----------------------------------------|-----------------------------|----------------------|-----------------|
| Index    | Name                                    | l <sup>2</sup> C-bus access | Default value        | Reference       |
| 00h      | STANDARD                                | R/W                         | 01h                  | Table 11        |
| 01h      | EASY_PROG                               | R/W                         | 00h                  | Table 12        |
| 02h      | DIV_FUNC                                | R/W                         | 04h                  | Table 14        |
| 03h      | ADC_HEADR                               | R/W                         | 01h                  | Table 15        |
| 04h      | PC_PLL_FUNC                             | R/W                         | 24h                  | Table 16        |
| 05h      | SSIF_MUTE                               | R/W                         | 04h                  | Table 33        |
| 06h      | reserved                                | R/W                         | 48h <sup>[1]</sup>   | -               |
| 07h      | reserved                                | R/W                         | 84h <sup>[1]</sup>   | -               |
| 08h      | reserved                                | R/W                         | 08h <mark>[1]</mark> | -               |
| 09h      | DTO_PC_LOW                              | R/W                         | 9Ah                  | Table 17        |
| 0Ah      | DTO_PC_MID                              | R/W                         | 99h                  | Table 17        |
| 0Bh      | DTO_PC_HIGH                             | R/W                         | 99h                  | Table 17        |
| 0Ch      | DTO_SC_LOW                              | R/W                         | 3Dh                  | Table 19        |
| 0Dh      | DTO_SC_MID                              | R/W                         | 20h                  | Table 19        |
| 0Eh      | DTO_SC_HIGH                             | R/W                         | 59h                  | Table 19        |
| 0Fh      | FILTERS_1                               | R/W                         | 21h                  | Table 21        |
| 10h      | FILTERS_2                               | R/W                         | 31h                  | Table 22        |
| 11h      | GRP_DELAY                               | R/W                         | 01h                  | Table 23        |
| 12h      | D_IF_AGC_SET_1                          | R/W                         | A0h                  | Table 24        |
| 13h      | D_IF_AGC_SET_2                          | R/W                         | 90h                  | Table 25        |
| 14h      | reserved                                | R/W                         | 67h <sup>[1]</sup>   | -               |
| 15h      | T_IF_AGC_SET                            | R/W                         | 88h                  | <u>Table 26</u> |
| 16h      | T_IF_AGC_LIM                            | R/W                         | F0h                  | Table 27        |
| 17h      | T_IF_AGC_FORCE                          | R/W                         | 3Fh                  | Table 28        |
| 18h      | reserved                                | R/W                         | 02h <sup>[1]</sup>   | -               |
| 19h      | reserved                                | R/W                         | 88h <sup>[1]</sup>   | -               |
| 1Ah      | reserved                                | R/W                         | 80h <sup>[1]</sup>   | -               |
| 1Bh      | reserved                                | R/W                         | 00h <sup>[1]</sup>   | -               |
| 1Ch      | V_SYNC_DEL                              | R/W                         | 6Fh                  | Table 29        |
| 1Dh      | CVBS_SET                                | R/W                         | 31h                  | Table 30        |
| 1Eh      | CVBS_LEVEL                              | R/W                         | 73h                  | Table 31        |
| 1Fh      | CVBS_EQ                                 | R/W                         | 10h                  | Table 32        |
| 20h      | SOUNDSET_1                              | R/W                         | 21h                  | Table 34        |
| 21h      | SOUNDSET_2                              | R/W                         | 22h                  | Table 35        |
| 22h      | SOUND_LEVEL                             | R/W                         | 08h                  | Table 36        |
| 23h      | SSIF_LEVEL                              | R/W                         | AFh                  | Table 37        |

# **TDA8296**

### Digital global standard low IF demodulator for analog TV and FM radio

| Index      | Name              | I <sup>2</sup> C-bus access | Default value        | Reference |
|------------|-------------------|-----------------------------|----------------------|-----------|
| 24h        | ADC_SAT           | R                           | -                    | Table 38  |
| 25h        | AFC               | R                           | -                    | Table 39  |
| 26h        | HVPLL_STAT        | R                           | -                    | Table 41  |
| 27h        | D_IF_AGC_STAT     | R                           | -                    | Table 42  |
| 28h        | T_IF_AGC_STAT     | R                           | -                    | Table 43  |
| 29h        | reserved          | R                           | -                    | -         |
| 2Ah        | reserved          | R/W                         | 00h <sup>[1]</sup>   | -         |
| 2Bh        | ALT_FILT_COEF     | R/W                         | 00h <sup>[1]</sup>   | Table 44  |
| 2Ch        | reserved          | R                           | -                    | -         |
| 2Dh        | SSIF_AGC_STAT_REG | R                           | -                    | Table 45  |
| 2Eh        | not used          | R/W                         | 00h                  | -         |
| 2Fh        | IDENTITY          | R                           | -                    | Table 46  |
| 30h        | CLB_STDBY         | R/W                         | 01h                  | Table 47  |
| 31h        | reserved          | R/W                         | 00h <sup>[1]</sup>   | -         |
| 32h        | reserved          | R                           | -                    | -         |
| 33h        | ADC_CTL           | R/W                         | 24h                  | Table 48  |
| 34h        | ADC_CTL_2         | R/W                         | 05h                  | Table 49  |
| 35h        | VIDEODAC_CTL      | R/W                         | 7Eh                  | Table 50  |
| 36h        | AUDIODAC_CTL      | R/W                         | 00h                  | Table 51  |
| 37h        | DAC_REF_CLK_CTL   | R/W                         | 40h                  | Table 52  |
| 38h        | reserved          | R/W                         | 20h <sup>[1]</sup>   | -         |
| 39h to 3Bh | not used          | R/W                         | 00h                  | -         |
| 3Ch        | reserved          | R/W                         | 00h <sup>[1]</sup>   | -         |
| 3Dh        | not used          | R/W                         | 00h                  | -         |
| 3Eh        | reserved          | R/W                         | 61h <mark>[1]</mark> | -         |
| 3Fh        | PLL_REG07         | R/W                         | 00h                  | Table 53  |
| 40h        | PLL_REG08         | R/W                         | 1Ah                  | Table 53  |
| 41h        | PLL_REG09         | R/W                         | 02h                  | Table 53  |
| 42h        | PLL_REG10         | R/W                         | 01h                  | Table 53  |
| 13h        | reserved          | R/W                         | 00h <sup>[1]</sup>   | -         |
| 14h        | GPIOREG_0         | R/W                         | 1Bh                  | Table 54  |
| 45h        | GPIOREG_1         | R/W                         | C1h                  | Table 55  |
| 46h        | GPIOREG_2         | R/W                         | 07h                  | Table 57  |
| 47h to 4Ah | reserved          | R                           | -                    | -         |
| 4Bh        | GD_EQ_SECT1_C1    | R/W                         | 00h                  | Table 58  |
| 4Ch        | GD_EQ_SECT1_C2    | R/W                         | 00h                  | Table 58  |
| 4Dh        | GD_EQ_SECT2_C1    | R/W                         | 00h                  | Table 58  |
| 4Eh        | GD_EQ_SECT2_C2    | R/W                         | 00h                  | Table 58  |
| 4Fh        | GD_EQ_SECT3_C1    | R/W                         | 00h                  | Table 58  |
| 50h        | GD_EQ_SECT3_C2    | R/W                         | 00h                  | Table 58  |
| 51h        | GD_EQ_SECT4_C1    | R/W                         | 00h                  | Table 58  |
|            |                   |                             |                      |           |



# **TDA8296**

### Digital global standard low IF demodulator for analog TV and FM radio

| Table 9.I <sup>2</sup> 0 | C-bus register referencecon | tinued                      |                      |           |
|--------------------------|-----------------------------|-----------------------------|----------------------|-----------|
| Index                    | Name                        | l <sup>2</sup> C-bus access | Default value        | Reference |
| 52h                      | GD_EQ_SECT4_C2              | R/W                         | 00h                  | Table 58  |
| 53h to 56h               | not used                    | R/W                         | 00h                  | -         |
| 57h                      | CVBS_EQ_COEF0_LOW           | R/W                         | 00h                  | Table 60  |
| 58h                      | CVBS_EQ_COEF0_HIGH          | R/W                         | 00h                  | Table 60  |
| 59h                      | CVBS_EQ_COEF1_LOW           | R/W                         | 00h                  | Table 60  |
| 5Ah                      | CVBS_EQ_COEF1_HIGH          | R/W                         | 00h                  | Table 60  |
| 5Bh                      | CVBS_EQ_COEF2_LOW           | R/W                         | 00h                  | Table 60  |
| 5Ch                      | CVBS_EQ_COEF2_HIGH          | R/W                         | 00h                  | Table 60  |
| 5Dh                      | CVBS_EQ_COEF3_LOW           | R/W                         | 00h                  | Table 60  |
| 5Eh                      | CVBS_EQ_COEF3_HIGH          | R/W                         | 00h                  | Table 60  |
| 5Fh                      | CVBS_EQ_COEF4_LOW           | R/W                         | 00h                  | Table 60  |
| 60h                      | CVBS_EQ_COEF4_HIGH          | R/W                         | 00h                  | Table 60  |
| 61h                      | CVBS_EQ_COEF5_LOW           | R/W                         | 00h                  | Table 60  |
| 62h                      | CVBS_EQ_COEF5_HIGH          | R/W                         | 04h                  | Table 60  |
| 63h to 66h               | not used                    | R/W                         | 00h                  | -         |
| 67h                      | reserved                    | R/W                         | FEh <sup>[1]</sup>   | -         |
| 68h                      | reserved                    | R/W                         | 0Fh <mark>[1]</mark> | -         |
| 69h                      | reserved                    | R/W                         | FAh <sup>[1]</sup>   | -         |
| 6Ah                      | reserved                    | R/W                         | 0Fh <sup>[1]</sup>   | -         |
| 6Bh                      | reserved                    | R/W                         | EFh <sup>[1]</sup>   | -         |
| 6Ch                      | reserved                    | R/W                         | 0Fh <sup>[1]</sup>   | -         |
| 6Dh                      | reserved                    | R/W                         | DDh <sup>[1]</sup>   | -         |
| 6Eh                      | reserved                    | R/W                         | 0Fh <sup>[1]</sup>   | -         |
| 6Fh                      | reserved                    | R/W                         | BEh <mark>[1]</mark> | -         |
| 70h                      | reserved                    | R/W                         | 0Fh <sup>[1]</sup>   | -         |
| 71h                      | reserved                    | R/W                         | 8Ah <sup>[1]</sup>   | -         |
| 72h                      | reserved                    | R/W                         | 0Fh <sup>[1]</sup>   | -         |
| 73h                      | reserved                    | R/W                         | 32h <sup>[1]</sup>   | -         |
| 74h                      | reserved                    | R/W                         | 0Fh <sup>[1]</sup>   | -         |
| 75h                      | reserved                    | R/W                         | 6Fh <sup>[1]</sup>   | -         |
| 76h                      | reserved                    | R/W                         | 0Eh <sup>[1]</sup>   | -         |
| 77h                      | reserved                    | R/W                         | F4h <sup>[1]</sup>   | -         |
| 78h                      | reserved                    | R/W                         | 0Ah <sup>[1]</sup>   | -         |
| 79h to 7Bh               | not used                    | R/W                         | 00h                  | -         |
| 7Ch to 9Ch               | reserved                    | R/W                         | 00h <sup>[1]</sup>   | -         |
| 9Dh to A0h               | not used                    | R/W                         | 00h                  | -         |
| A1h and A2h              | reserved                    | R/W                         | 00h <sup>[1]</sup>   | -         |

### Table 9. I<sup>2</sup>C-bus register reference ...continued

[1] This register must not be written with values other than default.

| Index                | Name           | 7 (MSB)       | 6                 | 5                    | 4         | 3         | 2       | 1                  | 0 (LSB)          |
|----------------------|----------------|---------------|-------------------|----------------------|-----------|-----------|---------|--------------------|------------------|
| 00h                  | STANDARD       | STANDARD[7:0] |                   |                      |           |           |         |                    |                  |
| 01h                  | EASY_PROG      | 0             | 0                 | 0                    | 0         | 0         | 0       | 0                  | ACTIVE           |
| 02h                  | DIV_FUNC       | T_IF_SEL[1:0] |                   | 0                    | 0         | 0         | POL_DET | VID_MOD            | IF_SWAP          |
| 03h                  | ADC_HEADR      | 0             | 0                 | 0                    | 0         | ADC_HEAD  | PR[3:0] |                    |                  |
| 04h                  | PC_PLL_FUNC    | PC_PLL_BW[4:0 | ]                 |                      |           |           | PLL_ON  | PULL_IN            | 0                |
| 05h                  | SSIF_MUTE      | 0             | 0                 | SSIF_AFC_\           | WIN[3:0]  |           |         | SSIF_MUTE_<br>TYPE | SSIF_MUT<br>CTRL |
| 06h <mark>[1]</mark> | reserved       | 0             | 1                 | 0                    | 0         | 1         | 0       | 0                  | 0                |
| 07h                  | reserved       | 1             | 0                 | 0                    | 0         | 0         | 1       | 0                  | 0                |
| 08h                  | reserved       | 0             | 0                 | 0                    | 0         | 1         | 0       | 0                  | 0                |
| 09h                  | DTO_PC_LOW     | DTO_PC[7:0]   |                   |                      |           |           |         |                    |                  |
| 0Ah                  | DTO_PC_MID     | DTO_PC[15:8]  |                   |                      |           |           |         |                    |                  |
| 0Bh                  | DTO_PC_HIGH    | DTO_PC[23:16] |                   |                      |           |           |         |                    |                  |
| 0Ch <mark>[2]</mark> | DTO_SC_LOW     | DTO_SC[7:0]   |                   |                      |           |           |         |                    |                  |
| 0Dh <mark>[3]</mark> | DTO_SC_MID     | DTO_SC[15:8]  |                   |                      |           |           |         |                    |                  |
| 0Eh <mark>[3]</mark> | DTO_SC_HIGH    | DTO_SC[23:16] |                   |                      |           |           |         |                    |                  |
| 0Fh                  | FILTERS_1      | VID_FILT[2:0] |                   |                      | NOTCH_FIL | T[4:0]    |         |                    |                  |
| 10h <mark>[4]</mark> | FILTERS_2      | 0             | 0                 | VID_FILT_<br>LOW_RIP | 1         | SBP[3:0]  |         |                    |                  |
| 11h                  | GRP_DELAY      | GD_EQ_CTRL    | 0                 | 0                    | GRP_DEL[4 | i:0]      |         |                    |                  |
| 12h                  | D_IF_AGC_SET_1 | 1             | D_IF_AGC_<br>MODE | 1                    | 0         | 0         | 0       | 0                  | 0                |
| 13h                  | D_IF_AGC_SET_2 | 1             | D_IF_AGC_B        | 8W[6:0]              |           |           |         |                    |                  |
| 14h                  | reserved       | 0             | 1                 | 1                    | 0         | 1         | 1       | 1                  | 1                |
| 15h                  | T_IF_AGC_SET   | POL_TIF       | T_IF_AGC_S        | PEED[6:0]            |           |           |         |                    |                  |
| 16h                  | T_IF_AGC_LIM   | UP_LIM[3:0]   |                   |                      |           | LOW_LIM[3 | :0]     |                    |                  |
| 17h                  | T_IF_AGC_FORCE | T_FORCE       | T_FORCE_V         | AL[6:0]              |           |           |         |                    |                  |
| 18h                  | reserved       | 0             | 0                 | 0                    | 0         | 0         | 1       | 0                  | 0                |
| 19h                  | reserved       | 1             | 0                 | 0                    | 0         | 1         | 0       | 0                  | 0                |
| 1Ah                  | reserved       | 1             | 0                 | 0                    | 0         | 0         | 0       | 0                  | 0                |
| 1Bh                  | reserved       | 0             | 0                 | 0                    | 0         | 0         | 0       | 0                  | 0                |
|                      |                |               |                   |                      |           |           |         |                    |                  |

Digital global standard low IF demodulator for analog TV and FM radio

**TDA8296** 

rights reserved. 18 of 87

| ndex | Name            | 7 (MSB)       | 6               | 5                       | 4           | 3                | 2             | 1            | 0 (LSB)  |
|------|-----------------|---------------|-----------------|-------------------------|-------------|------------------|---------------|--------------|----------|
| lCh  | V_SYNC_DEL      | VS_WIDTH[1:0] |                 | VS_POL                  | VS_DEL[4:0] |                  |               |              |          |
| Dh   | CVBS_SET        | 0             | 0               | 1 <u><sup>[5]</sup></u> | 1           | CVBS_EQ_<br>CTRL | FOR_BLK       | AUTO_BLK     | 1        |
| lEh  | CVBS_LEVEL      | CVBS_LVL[7:0] |                 |                         |             |                  |               |              |          |
| 1Fh  | CVBS_EQ         | CVBS_EQ[7:0]  |                 |                         |             |                  |               |              |          |
| 20h  | SOUNDSET_1      | 0             | AM_FM_SND       | [1:0]                   | DEEMPH[4:0] |                  |               |              |          |
| 21h  | SOUNDSET_2      | 0             | SSIF_AGC_<br>TC | SSIF_AGC_<br>CTRL       | HD_DK       | FOR_MUTE         | AUTO_<br>MUTE | SSIF_SND[1:0 | )]       |
| 22h  | SOUND_LEVEL     | 0             | 0               | 0                       | SND_LVL[4:0 | ]                |               |              |          |
| 23h  | SSIF_LEVEL      | SSIF_LVL[7:0] |                 |                         |             |                  |               |              |          |
| 24h  | ADC_SAT         | ADC_SAT[7:0]  |                 |                         |             |                  |               |              |          |
| 25h  | AFC             | AFC[7:0]      |                 |                         |             |                  |               |              |          |
| 26h  | HVPLL_STAT      | -             | -               | NOISE_DET               | MAC_DET     | FIDT             | V_LOCK        | F_H_LOCK     | N_H_LOCK |
| 27h  | D_IF_AGC_STAT   | D_IF_AGC_STAT | [7:0]           |                         |             |                  |               |              |          |
| 28h  | T_IF_AGC_STAT   | T_IF_AGC_STAT | [7:0]           |                         |             |                  |               |              |          |
| 29h  | reserved        | -             | -               | -                       | -           | -                | -             | -            | -        |
| 2Ah  | reserved        | 0             | 0               | 0                       | 0           | 0                | 0             | 0            | 0        |
| 2Bh  | ALT_FILT_COEF   | 0             | 0               | 0                       | 0           | 0                | 0             | ALT_FILT_CO  | EF[1:0]  |
| 2Ch  | reserved        | -             | -               | -                       | -           | -                | -             | -            | -        |
| 2Dh  | SSIF_AGC_STAT   | SSIF_AGC_STAT | [7:0]           |                         |             |                  |               |              |          |
| 2Eh  | not used        | 0             | 0               | 0                       | 0           | 0                | 0             | 0            | 0        |
| 2Fh  | IDENTITY        | IDENTITY[7:0] |                 |                         |             |                  |               |              |          |
| 30h  | CLB_STDBY       | 0             | 0               | 0                       | 0           | 0                | 0             | STDBY        | CLB      |
| 31h  | reserved        | 0             | 0               | 0                       | 0           | 0                | 0             | 0            | 0        |
| 32h  | reserved        | -             | -               | -                       | -           | -                | -             | -            | -        |
| 33h  | ADC_CTL         | 0             | 0               | 1                       | 0           | DCIN             | 1             | SLEEP        | PD_ADC   |
| 34h  | ADC_CTL_2       | 0             | 0               | 0                       | 0           | 0                | 1             | 0            | AD_SR54M |
| 35h  | VIDEODAC_CTL    | 0             | B_DA_V[5:0]     |                         |             |                  |               |              | PD_DA_V  |
| 36h  | AUDIODAC_CTL    | 0             | B_DA_S[5:0]     |                         |             |                  |               |              | PD_DA_S  |
| 37h  | DAC_REF_CLK_CTL | 0             | 1               | 0                       | 0           | 0                | 0             | 0            | PD_DA_RE |

Digital global standard low IF demodulator for analog TV and FM radio

**TDA8296** 

TDA8296 Product data sheet

Rev. 1 — 3 March 2011

19 of 87

| Index         | Name                     | 7 (MSB)     | 6          | 5 | 4         | 3      | 2             | 1       | 0 (LSB) |
|---------------|--------------------------|-------------|------------|---|-----------|--------|---------------|---------|---------|
| 38h           | reserved <sup>[6]</sup>  | 0           | 0          | 1 | 0         | 0      | 0             | 0       | 0       |
| 39h to<br>3Bh | not used                 | 0           | 0          | 0 | 0         | 0      | 0             | 0       | 0       |
| 3Ch           | reserved                 | 0           | 0          | 0 | 0         | 0      | 0             | 0       | 0       |
| 3Dh           | not used                 | 0           | 0          | 0 | 0         | 0      | 0             | 0       | 0       |
| 3Eh           | reserved <sup>[6]</sup>  | 0           | 1          | 1 | 0         | 0      | 0             | 0       | 1       |
| 3Fh           | PLL_REG07 <sup>[6]</sup> | 0           | NSEL7      | 0 | 0         | 0      | 0             | 0       | 0       |
| 40h           | PLL_REG08 <sup>[6]</sup> | MSEL[7:0]   |            |   |           |        |               |         |         |
| 41h           | PLL_REG09 <sup>[6]</sup> | NSEL[6:0]   |            |   |           |        |               |         | 0       |
| 42h           | PLL_REG10 <sup>[6]</sup> | 0           | 0          | 0 | PSEL[4:0] |        |               |         |         |
| 43h           | reserved                 | 0           | 0          | 0 | 0         | 0      | 0             | 0       | 0       |
| 44h           | GPIOREG_0                | GP1_CF[3:0] |            |   |           | GP0_CF | [3:0]         |         |         |
| 45h           | GPIOREG_1                | I2CSW_EN    | I2CSW_ON   | 0 | 0         | GP2_CF | [3:0]         |         |         |
| 46h           | GPIOREG_2                | 0           | 0          | 0 | 0         | 0      | GP2_VAL       | GP1_VAL | GP0_VA  |
| 47h to<br>4Ah | reserved                 | -           | -          | - | -         | -      | -             | -       | -       |
| 4Bh           | GD_EQ_SECT1_C1           | GD_EQ_SEC   | F1_C1[7:0] |   |           |        |               |         |         |
| 4Ch           | GD_EQ_SECT1_C2           | GD_EQ_SEC   | F1_C2[7:0] |   |           |        |               |         |         |
| 4Dh           | GD_EQ_SECT2_C1           | GD_EQ_SEC   | F2_C1[7:0] |   |           |        |               |         |         |
| 4Eh           | GD_EQ_SECT2_C2           | GD_EQ_SEC   | F2_C2[7:0] |   |           |        |               |         |         |
| 4Fh           | GD_EQ_SECT3_C1           | GD_EQ_SEC   | F3_C1[7:0] |   |           |        |               |         |         |
| 50h           | GD_EQ_SECT3_C2           | GD_EQ_SEC   | F3_C2[7:0] |   |           |        |               |         |         |
| 51h           | GD_EQ_SECT4_C1           | GD_EQ_SEC   | F4_C1[7:0] |   |           |        |               |         |         |
| 52h           | GD_EQ_SECT4_C2           | GD_EQ_SEC   | F4_C2[7:0] |   |           |        |               |         |         |
| 53h to<br>56h | not used                 | 0           | 0          | 0 | 0         | 0      | 0             | 0       | 0       |
| 57h           | CVBS_EQ_COEF0_<br>LOW    | CVBS_EQ_CO  | DEF0[7:0]  |   |           |        |               |         |         |
| 58h           | CVBS_EQ_COEF0_<br>HIGH   | 0           | 0          | 0 | 0         | CVBS_E | Q_COEF0[11:8] |         |         |
| 59h           | CVBS_EQ_COEF1_<br>LOW    | CVBS_EQ_CO  | DEF1[7:0]  |   |           |        |               |         |         |

**TDA8296** 

**NXP Semiconductors** 

ights reserved. 20 of 87

| TDA8296                  | Index         | Name                   | 7 (MSB)   | 6         | 5 | 4 | 3      | 2             | 1  | 0 (LSB) |
|--------------------------|---------------|------------------------|-----------|-----------|---|---|--------|---------------|----|---------|
| TDA8296                  | 5Ah           | CVBS_EQ_COEF1_<br>HIGH | 0         | 0         | 0 | 0 | CVBS_E | EQ_COEF1[11:8 | 3] |         |
| rhoot                    | 5Bh           | CVBS_EQ_COEF2_<br>LOW  | CVBS_EQ_C | OEF2[7:0] |   |   |        |               |    |         |
|                          | 5Ch           | CVBS_EQ_COEF2_<br>HIGH | 0         | 0         | 0 | 0 | CVBS_E | EQ_COEF2[11:8 | 3] |         |
|                          | 5Dh           | CVBS_EQ_COEF3_<br>LOW  | CVBS_EQ_C | OEF3[7:0] |   |   |        |               |    |         |
|                          | 5Eh           | CVBS_EQ_COEF3_<br>HIGH | 0         | 0         | 0 | 0 | CVBS_E | EQ_COEF3[11:8 | 3] |         |
| All info                 | 5Fh           | CVBS_EQ_COEF4_<br>LOW  | CVBS_EQ_C | OEF4[7:0] |   |   |        |               |    |         |
| All information provided | 60h           | CVBS_EQ_COEF4_<br>HIGH | 0         | 0         | 0 | 0 | CVBS_E | EQ_COEF4[11:8 | 3] |         |
| provided in this         | 61h           | CVBS_EQ_COEF5_<br>LOW  | CVBS_EQ_C | OEF5[7:0] |   |   |        |               |    |         |
| doc                      | 62h           | CVBS_EQ_COEF5_<br>HIGH | 0         | 0         | 0 | 0 | CVBS_E | EQ_COEF5[11:8 | 3] |         |
| ument is subject to lega | 63h to<br>66h | not used               | 0         | 0         | 0 | 0 | 0      | 0             | 0  | 0       |
| legal o                  | 67h           | reserved               | 1         | 1         | 1 | 1 | 1      | 1             | 1  | 0       |
| disclair                 | 68h           | reserved               | 0         | 0         | 0 | 0 | 1      | 1             | 1  | 1       |
| ners.                    | 69h           | reserved               | 1         | 1         | 1 | 1 | 1      | 0             | 1  | 0       |
|                          | 6Ah           | reserved               | 0         | 0         | 0 | 0 | 1      | 1             | 1  | 1       |
|                          | 6Bh           | reserved               | 1         | 1         | 1 | 0 | 1      | 1             | 1  | 1       |
|                          | 6Ch           | reserved               | 0         | 0         | 0 | 0 | 1      | 1             | 1  | 1       |
|                          | 6Dh           | reserved               | 1         | 1         | 0 | 1 | 1      | 1             | 0  | 1       |
|                          | 6Eh           | reserved               | 0         | 0         | 0 | 0 | 1      | 1             | 1  | 1       |
| 07                       | 6Fh           | reserved               | 1         | 0         | 1 | 1 | 1      | 1             | 1  | 0       |
| NXP B.V. 2011            | 70h           | reserved               | 0         | 0         | 0 | 0 | 1      | 1             | 1  | 1       |
| V. 2011                  | 71h           | reserved               | 1         | 0         | 0 | 0 | 1      | 0             | 1  | 0       |
| All ri                   | 72h           | reserved               | 0         | 0         | 0 | 0 | 1      | 1             | 1  | 1       |
| ghts reserve             | 73h           | reserved               | 0         | 0         | 1 | 1 | 0      | 0             | 1  | 0       |

erved. f 87

[1] Register 06h has to be reprogrammed to new value C4h.

Register 0Ch has to be reprogrammed to new value 00h.

For L/L-accent standard the bit has to be programmed to 0.

For M/N standard use narrow SSIF band-pass filter (SBP[3:0] = 0100).

For M/N standard (ADC clock at 54 MHz) register 0Dh and 0Eh have to be reprogrammed to new value 55h.

| Table 1<br>Index  | Name     | 7 (MSB) | 6 | 5 | 4 | 3 | 2 | 1 | 0 (LSB) |
|-------------------|----------|---------|---|---|---|---|---|---|---------|
| 74h               | reserved | 0       | 0 | 0 | 0 | 1 | 1 | 1 | 1       |
| 75h               | reserved | 0       | 1 | 1 | 0 | 1 | 1 | 1 | 1       |
| 76h               | reserved | 0       | 0 | 0 | 0 | 1 | 1 | 1 | 0       |
| 77h               | reserved | 1       | 1 | 1 | 1 | 0 | 1 | 0 | 0       |
| 78h               | reserved | 0       | 0 | 0 | 0 | 1 | 0 | 1 | 0       |
| 79h to<br>7Bh     | not used | 0       | 0 | 0 | 0 | 0 | 0 | 0 | 0       |
| 7Ch to<br>9Ch     | reserved | 0       | 0 | 0 | 0 | 0 | 0 | 0 | 0       |
| 9Dh to<br>A0h     | not used | 0       | 0 | 0 | 0 | 0 | 0 | 0 | 0       |
| A0h<br>A1h<br>and | reserved | 0       | 0 | 0 | 0 | 0 | 0 | 0 | 0       |

These registers have to be programmed to the alternative value in Table 66, if an other frequency is required than 54 MHz for ADC sample frequency.

### provided in this Rev. 1 --docu

A2h

[2]

[3]

[4] [5]

3 March 2011 nent is subject to lec

gal dis [6]

### 9.3 Register description

If registers (or bit groups contained in registers) are programmed with invalid values, i.e. values different from those described in the tables below, the default behavior is chosen for the related block. Other settings than described in the tables are not allowed.

### 9.3.1 Standard setting with easy programming

With the implemented 'easy programming', only one bit sets the TV or FM radio standard with recommended register content. If not suitable however, any of these registers can be written with other settings. With the rising edge of the bit ACTIVE, some of the registers 02h to 23h are programmed internally with the standard dependent settings according to Table 13. The content of registers with address 24h and higher is untouched.

# Table 11. STANDARD register (address 00h) bit description Legend: \* = default value.

| Bit    | Symbol                     | Access | Value      | Description                                          |
|--------|----------------------------|--------|------------|------------------------------------------------------|
| 7 to 0 | to 0 STANDARD[7:0 R/W<br>] |        |            | TV or FM radio standard selection (easy programming) |
|        |                            |        | 0000 0001* | M/N standard                                         |
|        |                            |        | 0000 0010  | B standard                                           |
|        |                            |        | 0000 0100  | G/H standard                                         |
|        |                            |        | 0000 1000  | I standard                                           |
|        |                            |        | 0001 0000  | D/K standard                                         |
|        |                            |        | 0010 0000  | L standard                                           |
|        |                            |        | 0100 0000  | L-accent standard                                    |
|        |                            |        | 1000 0000  | FM radio                                             |

In addition to application specific software settings following general recommendation should be used (deviating from easy programming values):

- Register 06h: new value C4h
- Register 0Ch: new value 00h
- M/N standard:
  - Register 10h: use narrow SSIF band-pass filter (SBP[3:0] = 0100)
  - Register 0Dh and 0Eh: new value 55h

Remark: When using alternative ADC sampling frequencies the DTO settings have to be adapted accordingly.

 Table 12.
 EASY\_PROG register (address 01h) bit description

 Legend: \* = default value.

| Bit      | Symbol | Access | Value     | Description                                                                                                                            |
|----------|--------|--------|-----------|----------------------------------------------------------------------------------------------------------------------------------------|
| 7 to 1   | -      | R/W    | 000 0000* | not used                                                                                                                               |
| 0 ACTIVE |        | R/W    |           | With the rising edge of this bit, the registers 02h to 23h are programmed with the standard dependent settings (see <u>Table 13</u> ). |
|          |        |        | 0*        | no action                                                                                                                              |
|          |        |        | 1         | no action                                                                                                                              |
|          |        |        | 0 to 1    | activate easy programming                                                                                                              |

All information provided in this document is subject to legal disclaimers.

TDA8296

© NXP B.V. 2011. All rights reserved.

Example: To set the device to B standard e.g., please do the following steps.

- 1. Write 02h to register STANDARD, address 00h (set B standard)
- 2. Write 00h to register EASY\_PROG, address 01h
- Write 01h to register EASY\_PROG, address 01h (due to 0 to 1 transition of ACTIVE the device is set to B standard, i.e. registers 02h to 23h are programmed automatically according to <u>Table 13</u>)
- 4. Write 00h to register EASY\_PROG, address 01h (reset ACTIVE to logic 0)

### Register Standard Index Name M/N<sup>[1]</sup> в G/H L D/K L L-accent FM radio 02h DIV\_FUNC 04h 04h 04h 04h 04h 06h 07h 00h 04h PC\_PLL\_FUNC 24h 24h 24h 24h 24h 24h 24h 20h 05h SSIF\_MUTE 04h 04h 04h 04h 04h 04h 04h 04h 06h 48h 48h 48h 48h 48h 48h 48h reserved 48h 07h reserved 84h 84h 84h 84h 84h 84h 84h 04h 08h reserved 08h 08h 08h 08h 08h 08h 08h 08h 09h DTO\_PC\_LOW 9Ah 00h BEh 8Ch 00h 26h 15h 00h 0Ah DTO\_PC\_MID 99h A3h 00h 84h 1Ah 00h B4h 00h 0Bh DTO\_PC\_HIGH 99h 86h 80h 76h 7Eh 80h 17h 80h 0Ch DTO\_SC\_LOW 3Dh 7Bh 7Bh BEh BEh D6h D6h DAh 0Dh DTO\_SC\_MID 20h 09h 09h 84h 84h B9h B9h 4Bh 0Eh DTO\_SC\_HIGH 59h 6Dh 6Dh 76h 79h 72h 72h 68h 0Fh FILTERS\_1 21h 42h 48h 48h 44h 44h 48h 90h 10h FILTERS\_2 31h 32h 32h 32h 32h 32h 32h 34h 11h GRP\_DELAY 01h 02h 02h 10h 04h 08h 08h 10h 12h D\_IF\_AGC\_SET\_1 A0h A0h A0h A0h A0h A0h A0h A0h 13h D\_IF\_AGC\_SET\_2 90h 90h 90h 90h 90h 90h 90h 08h 14h reserved 67h 67h 67h 67h 67h 67h 67h E7h 1Dh CVBS\_SET 31h 31h 31h 31h 31h 31h 31h 04h 1Eh CVBS\_LEVEL 73h 73h 73h 81h 75h 6Ch 6Ch 73h 1Fh CVBS\_EQ 10h 10h 10h 10h 10h 10h 10h 10h 20h SOUNDSET\_1 21h 22h 22h 22h 22h 44h 44h 22h 21h SOUNDSET\_2 22h 22h 22h 22h 22h 22h 22h 22h 22h SOUND LEVEL 08h 04h 04h 04h 04h 04h 02h 04h SSIF\_LEVEL AFh 23h AFh AFh AFh AFh AFh AFh AFh

### Table 13. Easy programming values

[1] M/N standard settings are equal to the power-on reset (default) values.

### 9.3.2 Diverse functions (includes tuner IF AGC Pin mode)

Table 14. DIV\_FUNC register (address 02h) bit description

| Bit     | Symbol        | Access | Value       | Description                                                                                                                                            |
|---------|---------------|--------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7 and 6 | T_IF_SEL[1:0] | R/W    |             | It determines the tuner IF AGC output Pin mode. The open-drain output can be used in special applications in need of a higher control voltage.         |
|         |               |        | 00*         | Normal mode                                                                                                                                            |
|         |               |        | 01          | Open-drain mode                                                                                                                                        |
|         |               |        | 10          | 3-state mode                                                                                                                                           |
|         |               | 11     | not allowed |                                                                                                                                                        |
| 5 and 4 | -             | R/W    | 00*         | not used                                                                                                                                               |
| 3       | -             | R/W    | 0*          | reserved, must be set to logic 0                                                                                                                       |
| 2       | POL_DET       | R/W    |             | The polarity detector ensures the proper polarity of the video signal. So, the sync impulses of the video output are near ground level.                |
|         |               |        | 0           | polarity detector off                                                                                                                                  |
|         |               |        | 1*          | polarity detector on                                                                                                                                   |
| 1       | VID_MOD       | R/W    |             | Selects video modulation. The only standards with positive video modulation are L and L-accent.                                                        |
|         |               |        | 0*          | negative video modulation                                                                                                                              |
|         |               |        | 1           | positive video modulation                                                                                                                              |
| 0       | IF_SWAP       | R/W    |             | When HIGH, the demodulator expects a swapped IF spectrum. This is the case in L-accent standard. This option is also built in for flexibility reasons. |
|         |               |        | 0*          | normal IF spectrum expected                                                                                                                            |
|         |               |        | 1           | swapped IF spectrum expected                                                                                                                           |

### 9.3.3 ADC headroom

### Table 15. ADC\_HEADR register (address 03h) bit description Legend: \* = default value.

| Bit    | Symbol               | Access | Value | Description                                                                                                                                                                                                                                                   |  |
|--------|----------------------|--------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 7 to 4 | -                    | R/W    | 0000* | not used                                                                                                                                                                                                                                                      |  |
| 3 to 0 | 0 ADC_HEADR[3:0] R/W |        |       | ADC_HEADR adjusts the needed headroom for the wanted channel's own sound carriers and the N $-$ 1 adjacent sound carriers (PC in L-accent standard). The ADC headroom is related to the sum of all signals. This function is built in for debugging purposes. |  |
|        |                      |        | 0001* | ADC headroom 3 dB                                                                                                                                                                                                                                             |  |
|        |                      |        | 0010  | ADC headroom 6 dB                                                                                                                                                                                                                                             |  |
|        |                      |        | 0100  | ADC headroom 9 dB                                                                                                                                                                                                                                             |  |
|        |                      |        | 1000  | ADC headroom 12 dB                                                                                                                                                                                                                                            |  |

### 9.3.4 Picture carrier PLL functions

### Table 16. PC\_PLL\_FUNC register (address 04h) bit description

| Bit                   | Symbol  | Access  | Value                                        | Description                                                           |
|-----------------------|---------|---------|----------------------------------------------|-----------------------------------------------------------------------|
| 7 to 3 PC_PLL_BW[4:0] | R/W     |         | picture carrier PLL loop bandwidth selection |                                                                       |
|                       |         |         | 0 0001                                       | loop bandwidth 15 kHz (not recommanded)                               |
|                       |         | 0 0010  | loop bandwidth 30 kHz                        |                                                                       |
|                       |         | 0 0100* | loop bandwidth 60 kHz                        |                                                                       |
|                       |         | 0 1000  | loop bandwidth 130 kHz                       |                                                                       |
|                       |         |         | 1 0000                                       | loop bandwidth 280 kHz (not recommanded)                              |
| 2 PLL_ON              | PLL_ON  | R/W     |                                              | the picture carrier PLL can be disengaged (e.g. in FM radio standard) |
|                       |         |         | 0                                            | PLL off (FM radio) <sup>[1]</sup>                                     |
|                       |         |         | 1*                                           | PLL on <sup>[2]</sup>                                                 |
| 1                     | PULL_IN | R/W     |                                              | PULL_IN selects the pull-in range of the picture carrier PLL/FPLL     |
|                       |         |         | 0*                                           | pull-in range ±1.66 MHz                                               |
|                       |         |         | 1                                            | pull-in range ±830 kHz                                                |
| 0                     | -       | R/W     | 0*                                           | reserved, must be set to logic 0                                      |

[1] The DTO\_PC frequency is set via register 09h to 0Bh

[2] The DTO\_PC frequency is controlled by VIF\_PLL function

### 9.3.5 Picture and sound carrier DTO

### Table 17. DTO\_PC\_LOW, DTO\_PC\_MID and DTO\_PC\_HIGH register (address 09h to 0Bh) bit description Legend: \* = default value.

| •       |             |        |               |        |       |                                                                                          |
|---------|-------------|--------|---------------|--------|-------|------------------------------------------------------------------------------------------|
| Address | Register    | Bit    | Symbol        | Access | Value | Description                                                                              |
| 09h     | DTO_PC_LOW  | 7 to 0 | DTO_PC[7:0]   | R/W    | 9Ah*  | For picture processing the digital tuned oscillator                                      |
| 0Ah     | DTO_PC_MID  | 7 to 0 | DTO_PC[15:8]  | R/W    | 99h*  | (DTO_PC) provides its oscillation signal to the                                          |
| 0Bh     | DTO_PC_HIGH | 7 to 0 | DTO_PC[23:16] | R/W    | 99h*  | demodulator part. For demodulation the oscillation frequency of the DTO_PC is controlled |

(DTO\_PC) provides its oscillation signal to the demodulator part. For demodulation the oscillation frequency of the DTO\_PC is controlled by the VIF\_PLL. Optional the DTO\_PC can operate at fixed programmed frequency. This will be the case if PLL\_ON register is set to "off" mode. In case of VIF\_PLL mode of the DTO\_PC the register value defines the nominal frequency of AFC register (see<u>Table 39</u>). If PLL\_ON register is set to "off" mode the DTO\_PC register defines the fixed oscillation frequency value of the DTO\_PC. The frequency of the DTO\_PC is in relation to the register value by following formula:

$$DTO\_PC = \frac{f_{ADC}/4 - f_{PC}}{f_{ADC}/4} \times 2^{24}$$

In case of standard L' please use the following

formula: 
$$DTO\_PC = f_{PC} \times \frac{4}{f_{ADC}} \times 2^{24}$$

# **TDA8296**

### Digital global standard low IF demodulator for analog TV and FM radio



### Table 18. Values of DTO\_PC per TV standard at 54 MHz sampling frequency

| Standard | DTO_SC[23:16] | DTO_SC[15:8] | DTO_SC[7:0] | DTO_PC frequency value |
|----------|---------------|--------------|-------------|------------------------|
| M/N      | 99h           | 99h          | 9Ah         | 5.40 MHz               |
| В        | 86h           | A3h          | 15h         | 6.40 MHz               |
| G        | 80h           | 00h          | 00h         | 6.75 MHz               |
| I        | 76h           | 84h          | BEh         | 7.25 MHz               |
| D/K      | 7Eh           | 1Ah          | 8Ch         | 6.85 MHz               |
| L        | 80h           | 00h          | 00h         | 6.75 MHz               |
| L-accent | 17h           | B4h          | 26h         | 1.25 MHz               |
|          |               |              |             |                        |

# Table 19. DTO\_SC\_LOW, DTO\_SC\_MID and DTO\_SC\_HIGH register (address 0Ch to 0Eh) bit description Legend: \* = default value.[1]

| Address | Register    | Bit    | Symbol        | Access | Value | Description                                                                           |
|---------|-------------|--------|---------------|--------|-------|---------------------------------------------------------------------------------------|
| 0Ch     | DTO_SC_LOW  | 7 to 0 | DTO_SC[7:0]   | R/W    | 00h*  | The DTO_SC is suited for SSIF band-pass filter                                        |
| 0Dh     | DTO_SC_MID  | 7 to 0 | DTO_SC[15:8]  | R/W    | 20h*  | tuning. DTO_SC is calculated according to the                                         |
| 0Eh     | DTO_SC_HIGH | 7 to 0 | DTO_SC[23:16] | R/W    | 59h*  | following formula, whereas f <sub>SC</sub> is the SSIF<br>band-pass center frequency: |

$$DTO\_SC = \frac{f_{SC}}{f_{ADC}/4} \times 2^{24} \ . \label{eq:DTO_SC}$$

[1] Deviating from easy programming values for DTO\_SC[23:0] the values from Table 20 should be used.

# **TDA8296**

### Digital global standard low IF demodulator for analog TV and FM radio



### Table 20. Values for SSIF mode at 54 MHz sampling frequency

| Standard   | DTO_SC[23:16] | DTO_SC[15:8] | DTO_SC[7:0] | Band-pass center frequency |
|------------|---------------|--------------|-------------|----------------------------|
| M/N        | 55h           | 55h          | 00h         | 4.5 MHz                    |
| В          | 6Dh           | 09h          | 00h         | 5.75 MHz                   |
| G/H        | 6Dh           | 09h          | 00h         | 5.75 MHz                   |
| I          | 76h           | 84h          | 00h         | 6.25 MHz                   |
| D/K        | 76h           | 84h          | 00h         | 6.25 MHz                   |
| L/L-accent | 72h           | B9h          | 00h         | 6.05 MHz                   |
| FM radio   | 68h           | 4Bh          | 00h         | 5.5 MHz                    |
|            |               |              |             |                            |

### 9.3.6 Filter settings

### Table 21. FILTERS\_1 register (address 0Fh) bit description

Legend: \* = default value.

| Bit                  | Symbol          | Access | Value                       | Description                                                                                                                         |
|----------------------|-----------------|--------|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------|
| 7 to 5 VID_FILT[2:0] |                 | R/W    |                             | video low-pass filter to remove all unwanted frequencies (own sound carriers) above video content (see Figure 9)                    |
|                      |                 | 001*   | video low-pass filter 4 MHz |                                                                                                                                     |
|                      |                 | 010    | video low-pass filter 5 MHz |                                                                                                                                     |
|                      |                 |        | 100                         | video low-pass filter off                                                                                                           |
| 4 to 0               | NOTCH_FILT[4:0] | R/W    |                             | The notch filter attenuates the adjacent sound carrier N $-$ 1, which is located differently dependent on standard (see Figure 10). |
|                      |                 |        | 0 0001*                     | notch filter at 6.9 MHz for M/N standard                                                                                            |
|                      |                 |        | 0 0010                      | notch filter at 7.9 MHz for B standard                                                                                              |
|                      |                 |        | 0 0100                      | notch filter at 8.3 MHz for D/K and L standard                                                                                      |
|                      |                 |        | 0 1000                      | notch filter at 9.25 MHz for G/H, I and L-accent standard                                                                           |
|                      |                 |        | 1 0000                      | notch filter bypass                                                                                                                 |

Product data sheet

# **TDA8296**

### Digital global standard low IF demodulator for analog TV and FM radio





| Legend: * = default value. |           |        |                                                              |                                                                                                                                                                                |  |  |
|----------------------------|-----------|--------|--------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bit                        | Symbol    | Access | Value                                                        | Description                                                                                                                                                                    |  |  |
| 7 and 6                    | -         | R/W    | 00*                                                          | not used                                                                                                                                                                       |  |  |
| 5                          | VID_FILT_ | R/W    |                                                              | video filter characteristic adjust                                                                                                                                             |  |  |
|                            | LOW_RIP   |        | 0                                                            | smooth roll-off                                                                                                                                                                |  |  |
|                            |           |        | 1*                                                           | low ripple                                                                                                                                                                     |  |  |
| 4                          | -         | R/W    | 1*                                                           | reserved, must be set to logic 1                                                                                                                                               |  |  |
| 3 to 0 SBP[3:0]            | SBP[3:0]  | R/W    |                                                              | The SSIF band-pass attenuates unwanted video frequencies <sup>[1][2]</sup> , e.g. color carrier. For FM radio standard it provides almost channel selectivity (see Figure 12). |  |  |
|                            |           |        | 0001*                                                        | SSIF band-pass, wide bandwidth                                                                                                                                                 |  |  |
|                            |           | 0010   | SSIF band-pass, normal bandwidth (1.1 MHz, all TV standards) |                                                                                                                                                                                |  |  |
|                            |           |        | 0100                                                         | SSIF band-pass, narrow bandwidth (200 kHz,<br>FM radio)                                                                                                                        |  |  |

# Table 22. FILTERS\_2 register (address 10h) bit description Legend: \* = default value.

[1] SSIF band-pass center frequency is controlled by DTO\_SC[23:0]. See <u>Table 20</u> for recommended DTO values.

[2] Deviating from easy programming values for FILTERS\_2, the narrow SSIF band-pass filter (SPB[3:0] = 0100) should be used for M/N standard.



# **TDA8296**

### Digital global standard low IF demodulator for analog TV and FM radio



### 9.3.7 Group delay equalization

# Table 23. GRP\_DELAY register (address 11h) bit description Legend: \* = default value.

| Logona. |                  |        |         |                                                                                                                                                   |
|---------|------------------|--------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit     | Symbol           | Access | Value   | Description                                                                                                                                       |
| 7       | 7 GD_EQ_CTRL R/W |        |         | group delay equalizer control; this is the control for<br>the freely programmable group delay equalizer; for<br>details see <u>Section 9.3.19</u> |
|         |                  |        | 0*      | off (equalizer bypassed)                                                                                                                          |
|         |                  |        | 1       | on (equalizer active)                                                                                                                             |
| 6 and 5 | -                | R/W    | 00*     | reserved, must be set to logic 00                                                                                                                 |
| 4 to 0  | GRP_DEL[4:0]     | R/W    |         | group delay equalization to correct the transmitter predistortion                                                                                 |
|         |                  |        | 0 0001* | group delay M/N standard                                                                                                                          |
|         |                  |        | 0 0010  | group delay B/G/H standard                                                                                                                        |
|         |                  |        | 0 0100  | group delay D/K standard                                                                                                                          |
|         |                  |        | 0 1000  | group delay L/L-accent standard                                                                                                                   |
|         |                  |        | 1 0000  | group delay I (flat) standard                                                                                                                     |
|         |                  |        |         |                                                                                                                                                   |

31 of 87

### 9.3.8 Digital IF AGC functions

# Table 24. D\_IF\_AGC\_SET\_1 register (address 12h) bit description Legend: \* = default value.

| Bit             | Symbol | Access | Value                                                                                                                                                                                                                                 | Description                                         |
|-----------------|--------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|
| 7               | -      | R/W    | 1*                                                                                                                                                                                                                                    | reserved, must be set to logic 1                    |
| 6 D_IF_AGC_MODE | R/W    |        | If HIGH, the digital IF AGC detection and gating is<br>done during the back porch of the video signal.<br>This Detection mode can be used for all<br>standards (also L/L-accent standard) without<br>impact on the IF AGC loop speed. |                                                     |
|                 |        |        | 0*                                                                                                                                                                                                                                    | peak sync AGC (slow peak white L/L-accent standard) |
|                 |        |        | 1                                                                                                                                                                                                                                     | black level AGC detection                           |
| 5 to 0          | -      | R/W    | 10 0000*                                                                                                                                                                                                                              | reserved, must be set to logic 10 0000              |

# Table 25. D\_IF\_AGC\_SET\_2 register (address 13h) bit description Legend: \* = default value.

| Bit    | Symbol                      | Access | Value     | Description                                |
|--------|-----------------------------|--------|-----------|--------------------------------------------|
| 7      | -                           | R/W    | 1*        | reserved, must be set to logic 1           |
| 6 to 0 | 6 to 0 D_IF_AGC_BW[6:0] R/W |        |           | digital IF AGC 3 dB-loop bandwidth setting |
|        |                             |        | 000 0001  | 25 Hz                                      |
|        |                             |        | 000 0010  | 50 Hz                                      |
|        |                             |        | 000 0100  | 100 Hz                                     |
|        |                             |        | 000 1000  | 200 Hz                                     |
|        |                             |        | 001 0000* | 400 Hz                                     |
|        |                             |        | 010 0000  | 800 Hz                                     |
|        |                             |        | 100 0000  | 1.6 kHz (not recommended)                  |

### 9.3.9 Tuner IF AGC functions

| Table 26.   | T_IF_AGC_SET register (address 15h) bit description |
|-------------|-----------------------------------------------------|
| Legend: * = | = default value.                                    |

| Bit | Symbol  | Access | Value | Description                                                                                      |
|-----|---------|--------|-------|--------------------------------------------------------------------------------------------------|
| 7   | POL_TIF | R/W    |       | tuner IF AGC polarity                                                                            |
|     |         |        | 0     | inverted tuner IF AGC polarity                                                                   |
|     |         |        | 1*    | normal tuner IF AGC polarity: the higher<br>the necessary gain, the higher the IF<br>AGC voltage |

| Legen  | Legend: ~ = derauit value. |        |           |                                                             |  |  |  |  |
|--------|----------------------------|--------|-----------|-------------------------------------------------------------|--|--|--|--|
| Bit    | Symbol                     | Access | Value     | Description                                                 |  |  |  |  |
| 6 to 0 | 6 to 0 T_IF_AGC_SPEED[6:0] | R/W    |           | T_IF_AGC_SPEED determines the tuner<br>IF AGC loop speed    |  |  |  |  |
|        |                            |        | 000 0001  | –18 dB nominal                                              |  |  |  |  |
|        |                            |        | 000 0010  | –12 dB nominal                                              |  |  |  |  |
|        |                            |        | 000 0100  | –6 dB nominal                                               |  |  |  |  |
|        |                            |        | 000 1000* | nominal speed (determined by the tuner<br>IF control slope) |  |  |  |  |
|        |                            |        | 001 0000  | +6 dB nominal                                               |  |  |  |  |
|        |                            |        | 010 0000  | +12 dB nominal                                              |  |  |  |  |
|        |                            |        | 100 0000  | +18 dB nominal                                              |  |  |  |  |

# Table 26. T\_IF\_AGC\_SET register (address 15h) bit description ...continued Legend: \* = default value.

# Table 27. T\_IF\_AGC\_LIM register (address 16h) bit description Legend: \* = default value.

| Bit                    | Symbol      | Access | Value                                                                                                                            | Description                                                                                                                                                                                                      |
|------------------------|-------------|--------|----------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7 to 4                 | UP_LIM[3:0] | R/W    |                                                                                                                                  | The tuner IF AGC output voltage can be limited to interface with concepts having power supply < 3.3 V. UP_LIM determines the upper limit from $^{1}V_{2}$ FS (= 0h) to FS (= Fh). The format is straight binary. |
|                        |             |        | 1111*                                                                                                                            | set upper limit to maximum                                                                                                                                                                                       |
| 3 to 0 LOW_LIM[3:0] R/ | R/W         |        | LOW_LIM determines the lower tuner IF AGC output limit from 0 (= 0h) to $^{1}\vee_{2}$ FS (= Fh). The format is straight binary. |                                                                                                                                                                                                                  |
|                        |             |        | 0000*                                                                                                                            | set lower limit to minimum                                                                                                                                                                                       |

# Table 28. T\_IF\_AGC\_FORCE register (address 17h) bit description Legend: \* = default value.

| Logon                   |             |        |                                                                                                                                                              |                                                                                                              |
|-------------------------|-------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|
| Bit                     | Symbol      | Access | Value                                                                                                                                                        | Description                                                                                                  |
| 7                       | T_FORCE R/W |        |                                                                                                                                                              | the tuner IF AGC output voltage can be forced<br>externally to a fixed voltage, determined by<br>T_FORCE_VAL |
|                         |             |        | 0*                                                                                                                                                           | tuner IF AGC normal operation                                                                                |
|                         |             |        | 1                                                                                                                                                            | tuner IF AGC output voltage determined by<br>T_FORCE_VAL                                                     |
| 6 to 0 T_FORCE_VAL[6:0] | R/W         |        | T_FORCE_VAL determines the tuner IF AGC forced value. So the tuner IF AGC can be fixed to a certain value for debugging purposes. Format is straight binary. |                                                                                                              |
|                         |             |        | 3Fh*                                                                                                                                                         | $0.5 \times V_{DD(3V3)},$ i.e. 1.65 V nominally                                                              |
|                         |             |        | XXh                                                                                                                                                          | don't care if T_FORCE = 0                                                                                    |
|                         |             |        |                                                                                                                                                              |                                                                                                              |

### 9.3.10 V-sync adjustment

# Table 29. V\_SYNC\_DEL register (address 1Ch) bit description Legend: \* = default value.

| Logona.            |                       |        |       |                                                                                                                                                                              |
|--------------------|-----------------------|--------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                | Symbol                | Access | Value | Description                                                                                                                                                                  |
| 7 and 6            | 7 and 6 VS_WIDTH[1:0] | R/W    |       | VS_WIDTH determines the width (in horizontal lines) of the V-sync gating pulse (needed for gating of tuner RF AGC2)                                                          |
|                    |                       |        | 00    | width 1 line (64 µs)                                                                                                                                                         |
|                    |                       |        | 01*   | width 2 lines                                                                                                                                                                |
|                    |                       |        | 10    | width 4 lines                                                                                                                                                                |
|                    |                       |        | 11    | width 16 lines                                                                                                                                                               |
| 5                  | 5 VS_POL              | R/W    |       | VS_POL determines the polarity of the V-sync pulse: if VS_POL = 1, the first edge of the pulse is positive, else negative.                                                   |
|                    |                       |        | 0     | first edge negative                                                                                                                                                          |
|                    |                       |        | 1*    | first edge positive                                                                                                                                                          |
| 4 to 0 VS_DEL[4:0] |                       | R/W    |       | VS_DEL determines the first edge position of the output V-sync pulse compared to the beginning of the vertical blanking interval:<br>$pulse position = (VS_{PE} - I2) lines$ |
|                    |                       |        |       | $pulse\_position = (VS\_DEL - 12) lines$                                                                                                                                     |
|                    |                       |        | 0Fh*  | first edge 3 lines after beginning of vertical interval                                                                                                                      |
|                    |                       |        |       |                                                                                                                                                                              |

### 9.3.11 CVBS settings

# Table 30. CVBS\_SET register (address 1Dh) bit description Legend: \* = default value.

| Legenu. | – uelault vai          | ue.         |                                                                                         |                                                                                                                   |
|---------|------------------------|-------------|-----------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|
| Bit     | Symbol                 | Access      | Value                                                                                   | Description                                                                                                       |
| 7 and 6 | -                      | R/W         | 00*                                                                                     | not used                                                                                                          |
| 5 and 4 | -                      | R/W         | 11*                                                                                     | must be set to logic 11 or in case of L/L-accent to 01                                                            |
| 3       | 3 CVBS_EQ_ R/W<br>CTRL | R/W         |                                                                                         | video equalizer mode control                                                                                      |
|         |                        |             | 0*                                                                                      | mode using predefined settings like described in<br>Table 32                                                      |
|         |                        |             | 1                                                                                       | free programmable mode; for details see Section 9.3.19                                                            |
| 2       | 2 FOR_BLK R/W          |             | when active, the video output is always blanked, e.g. for channel change (forced blank) |                                                                                                                   |
|         |                        |             | 0*                                                                                      | no action                                                                                                         |
|         |                        |             | 1                                                                                       | video blanked                                                                                                     |
| 1       | 1 AUTO_BLK R/W         | UTO_BLK R/W |                                                                                         | when active, the video output is blanked if the horizontal line lock flag (N_H_LOCK, see Table 41) is not present |
|         |                        |             | 0*                                                                                      | auto-blanking off                                                                                                 |
|         |                        |             | 1                                                                                       | auto-blanking on                                                                                                  |
| 0       | -                      | R/W         | 1*                                                                                      | reserved, must be set to logic 1                                                                                  |
|         |                        |             |                                                                                         |                                                                                                                   |

TDA8296 Product data sheet

| Bit                      | Symbol | Access                                                                                                                                                                                                                                                                                                                     | Value | Description                                       |
|--------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|---------------------------------------------------|
| 7 to 0 CVBS_LVL[7:0] R/W |        | With this byte, the nominal video output level is freely programmable. The format is unsigned integer (offset binary). Settings below 40h and above C0h, which correspond to $-5$ dB (40h) and +4.5 dB (C0h) related to the default value, are forbidden. In the following some possible settings in 1 dB steps are shown. |       |                                                   |
|                          |        |                                                                                                                                                                                                                                                                                                                            | 51h   | –3 dB nominal                                     |
|                          |        |                                                                                                                                                                                                                                                                                                                            | 5Bh   | –2 dB nominal                                     |
|                          |        |                                                                                                                                                                                                                                                                                                                            | 66h   | –1 dB nominal                                     |
|                          |        |                                                                                                                                                                                                                                                                                                                            | 73h*  | nominal: 1 V (p-p) video output level (sync-peak) |
|                          |        |                                                                                                                                                                                                                                                                                                                            | 81h   | +1 dB nominal                                     |
|                          |        |                                                                                                                                                                                                                                                                                                                            | 91h   | +2 dB nominal                                     |
|                          |        |                                                                                                                                                                                                                                                                                                                            | A2h   | +3 dB nominal                                     |

# Table 31. CVBS\_LEVEL register (address 1Eh) bit description Legend: \* = default value.

# Table 32. CVBS\_EQ register (address 1Fh) bit description Legend: \* = default value.

| Symbol                | Access | Value                                                                                                                                                                                                                             | Description                                                                                     |                                                  |  |           |                                                  |
|-----------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|--------------------------------------------------|--|-----------|--------------------------------------------------|
| to 0 CVBS_EQ[7:0] R/W |        | The video equalizer can be used for the compensation of a principal tuner tilt or to change the video frequency according to customer taste. The figures given are at 5 MHz CVBS with respect to low frequencies (see Figure 13). |                                                                                                 |                                                  |  |           |                                                  |
|                       |        | 0000 0001                                                                                                                                                                                                                         | The video frequency response is –8 dB for 5 MHz.                                                |                                                  |  |           |                                                  |
|                       |        |                                                                                                                                                                                                                                   |                                                                                                 |                                                  |  | 0000 0010 | The video frequency response is –6 dB for 5 MHz. |
|                       |        |                                                                                                                                                                                                                                   | 0000 0100                                                                                       | The video frequency response is –4 dB for 5 MHz. |  |           |                                                  |
|                       |        | 0000 1000                                                                                                                                                                                                                         | The video frequency response is –2 dB for 5 MHz.                                                |                                                  |  |           |                                                  |
|                       |        | 0001 0000*                                                                                                                                                                                                                        | The video frequency response is made flat in this mode.                                         |                                                  |  |           |                                                  |
|                       |        | 0010 0000                                                                                                                                                                                                                         | The video frequency response is +2 dB (peaking) for 5 MHz.                                      |                                                  |  |           |                                                  |
|                       |        | 0100 0000                                                                                                                                                                                                                         | The video frequency response is +4 dB (peaking) for 5 MHz.                                      |                                                  |  |           |                                                  |
|                       |        | 1000 0000                                                                                                                                                                                                                         | The video frequency response is +6 dB (peaking) for 5 MHz.                                      |                                                  |  |           |                                                  |
|                       | -      | -                                                                                                                                                                                                                                 | CVBS_EQ[7:0] R/W<br>0000 0001<br>0000 0100<br>0000 1000<br>0001 0000*<br>0010 0000<br>0100 0000 |                                                  |  |           |                                                  |

# **TDA8296**

Digital global standard low IF demodulator for analog TV and FM radio



### 9.3.12 SSIF and mono sound settings

# Table 33. SSIF\_MUTE register (address 05h) bit description Legend: \* = default value.

| Bit     | Symbol            | Access | Value | Description                        |
|---------|-------------------|--------|-------|------------------------------------|
| 7 and 6 | -                 | R/W    | 00*   | not used                           |
| 5 to 2  | SSIF_AFC_WIN[3:0] | R/W    |       | SSIF AFC mute window configuration |
|         |                   |        | 0001* | ±100 kHz                           |
|         |                   |        | 0010  | ±200 kHz                           |
|         |                   |        | 0100  | ±400 kHz                           |
|         |                   |        | 1000  | ±800 kHz                           |
| 1       | SSIF_MUTE_TYPE    | R/W    |       | SSIF auto-mute behavior            |
|         |                   |        | 0*    | reduced gain                       |
|         |                   |        | 1     | mute                               |
| 0       | SSIF_MUTE_CTRL    | R/W    |       | auto-mute of SSIF output           |
|         |                   |        | 0*    | off                                |
|         |                   |        | 1     | on                                 |

# Table 34. SOUNDSET\_1 register (address 20h) bit description Legend: \* = default value.

| Symbol         | Access | Value | Description                                                 |
|----------------|--------|-------|-------------------------------------------------------------|
| -              | R/W    | 0*    | reserved, must be set to logic 0                            |
| AM_FM_SND[1:0] | R/W    |       | Output mode for inbuilt FM/AM mono sound demodulator        |
|                |        | 01*   | FM sound                                                    |
|                |        | 10    | AM sound (only L/L-accent standard)                         |
|                |        | XX    | don't care if SSIF output is chosen<br>(SSIF_SND[1:0] = 10) |
|                | -      | - R/W | - R/W 0*<br>AM_FM_SND[1:0] R/W<br>01*<br>10                 |

© NXP B.V. 2011. All rights reserved.

| Bit                | Symbol | Access  | Value                                                                                                                                         | Description                                                                                         |
|--------------------|--------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|
| 4 to 0 DEEMPH[4:0] | R/W    |         | mono sound de-emphasis adjustment to<br>compensate transmitter pre-emphasis; or<br>low-pass filter to remove out of audio band<br>interferers |                                                                                                     |
|                    |        | 0 0001* | de-emphasis of 75 $\mu s$ for M/N standard or non-European FM radio to compensate the transmitter pre-emphasis                                |                                                                                                     |
|                    |        | 0 0010  | de-emphasis of 50 $\mu$ s for B/G/H, D/K and I standard or European FM radio to compensate the transmitter pre-emphasis                       |                                                                                                     |
|                    |        |         | 0 0100                                                                                                                                        | low-pass filter with 30 kHz –3 dB cut-off<br>frequency to remove out of audio band<br>interferers   |
|                    |        |         | 0 1000                                                                                                                                        | low-pass filter with 140 kHz –3 dB cut-off<br>frequency to drive an external BTSC stereo<br>decoder |
|                    |        |         | 1 0000                                                                                                                                        | The de-emphasis filter is bypassed. This<br>can be used for debugging or other<br>purposes.         |

## Table 34. SOUNDSET\_1 register (address 20h) bit description ...continued

# Table 35. SOUNDSET\_2 register (address 21h) bit description Legend: \* = default value.

| Bit             | Symbol      | Access | Value                                                                                                                                                                                                                                                                                                                                                                                                                                   | Description                                                                                                                                                                                                    |
|-----------------|-------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7               | -           | R/W    | 0*                                                                                                                                                                                                                                                                                                                                                                                                                                      | reserved, must be set to logic 0                                                                                                                                                                               |
| 6               | SSIF_AGC_TC | R/W    |                                                                                                                                                                                                                                                                                                                                                                                                                                         | SSIF AGC time constant for L/L-accent standard                                                                                                                                                                 |
|                 |             |        | 0*                                                                                                                                                                                                                                                                                                                                                                                                                                      | slow (normal)                                                                                                                                                                                                  |
|                 |             |        | 1                                                                                                                                                                                                                                                                                                                                                                                                                                       | fast                                                                                                                                                                                                           |
| 5 SSIF_AGC_CTRL | R/W         |        | SSIF AGC control                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                |
|                 |             | 0      | SSIF AGC off                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                |
|                 |             | 1*     | SSIF AGC on                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                |
| 4 HD_DK         | R/W         |        | When active, the internal FM mono sound demodulator can handle excessive FM deviations up to 400 kHz. This might happen in D/K standard China. To activate this mode, it is mandatory to set D/K standard first. The sound output level has to be adapted accordingly by the microprocessor to avoid sound DAC clipping. E.g. for 400 kHz FM deviation, the $-12$ dB setting of the sound level register (see Table 36) is recommended. |                                                                                                                                                                                                                |
|                 |             |        | 0*                                                                                                                                                                                                                                                                                                                                                                                                                                      | high Deviation mode off                                                                                                                                                                                        |
|                 |             |        | 1                                                                                                                                                                                                                                                                                                                                                                                                                                       | high Deviation mode on                                                                                                                                                                                         |
|                 |             |        | Х                                                                                                                                                                                                                                                                                                                                                                                                                                       | don't care if SSIF output is chosen (SSIF_SND[1:0] = 10)                                                                                                                                                       |
| 3               | FOR_MUTE    | R/W    |                                                                                                                                                                                                                                                                                                                                                                                                                                         | When active, the mono sound signal is always muted. This setting only makes sense in case the sound DAC output is also set to mono sound (SSIF_SND[1:0] = 01). FOR_MUTE has no function if SSIF_SND[1:0] = 10. |
|                 |             |        | 0*                                                                                                                                                                                                                                                                                                                                                                                                                                      | off                                                                                                                                                                                                            |
|                 |             |        | 1                                                                                                                                                                                                                                                                                                                                                                                                                                       | on                                                                                                                                                                                                             |
|                 |             |        | Х                                                                                                                                                                                                                                                                                                                                                                                                                                       | don't care if SSIF output is chosen (SSIF_SND[1:0] = 10)                                                                                                                                                       |

| Bit         | Symbol        | Access | Valua | Description                                                                                                                                                                                                                                               |
|-------------|---------------|--------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ы           | Symbol        | ALLESS | value | Description                                                                                                                                                                                                                                               |
| 2 AUTO_MUTE | AUTO_MUTE     | R/W    |       | When active, the mono sound signal is muted if the horizontal lock flag (N_H_LOCK) disappears. This setting only makes sense in case the sound DAC output is also set to mono sound (SSIF_SND[1:0] = 01). FOR_MUTE has no function if SSIF_SND[1:0] = 10. |
|             |               | 0*     | off   |                                                                                                                                                                                                                                                           |
|             |               | 1      | on    |                                                                                                                                                                                                                                                           |
|             |               |        | Х     | don't care if SSIF output is chosen (SSIF_SND[1:0] = 10)                                                                                                                                                                                                  |
| 1 and 0     | SSIF_SND[1:0] | R/W    |       | either mono sound or SSIF can be chosen for the sound DAC output                                                                                                                                                                                          |
|             |               |        | 01    | mono sound <sup>[1]</sup>                                                                                                                                                                                                                                 |
|             |               |        | 10*   | SSIF                                                                                                                                                                                                                                                      |

## Table 35. SOUNDSET\_2 register (address 21h) bit description ...continued

[1] Before activating mono sound, the TV standard needs to be set via easy programming

#### Table 36. SOUND\_LEVEL register (address 22h) bit description Legend: \* = default value.

| Bit    | Symbol       | Access  | Value                                                                                                                                                                                                       | Description                                              |
|--------|--------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|
| 7 to 5 | -            | R/W     | 000*                                                                                                                                                                                                        | not used                                                 |
| 4 to 0 | SND_LVL[4:0] | R/W     |                                                                                                                                                                                                             | mono sound output level                                  |
|        |              | 0 0001  | –12 dB nominal; implemented for flexibility reasons. With this setting, the<br>adaptation to different standard requirements can be done.                                                                   |                                                          |
|        |              | 0 0010  | -6 dB nominal; implemented for flexibility reasons. With this setting, the adaptation to different standard requirements can be done. It is chosen for FM radio because of the large FM deviation involved. |                                                          |
|        |              | 0 0100  | Nominal setting; FM deviations up to 100 kHz can be processed without sound DAC clipping. The clipping level is 535 mV (RMS) typically.                                                                     |                                                          |
|        |              | 0 1000* | +6 dB nominal; chosen for M/N standard due to less nominal frequency deviation                                                                                                                              |                                                          |
|        |              | 1 0000  | +12 dB nominal; implemented for flexibility reasons. With this setting, the adaptation to different standard requirements can be done.                                                                      |                                                          |
|        |              |         | X XXXX                                                                                                                                                                                                      | don't care if SSIF output is chosen (SSIF_SND[1:0] = 10) |

| Legen  | d: *= default valu   | ie.        |                              | · ·                                                                                                                                          |
|--------|----------------------|------------|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|
| Bit    | Symbol               | Access     | Value                        | Description                                                                                                                                  |
| 7 to 0 | 7 to 0 SSIF_LVL[7:0] | R/W        |                              | SSIF output level adjustment; SSIF AGC on (21h[5] = 1)                                                                                       |
|        |                      |            | 1111 1111                    | +3 dB                                                                                                                                        |
|        |                      | :          | :                            |                                                                                                                                              |
|        |                      | 1010 1111* | 0 dB                         |                                                                                                                                              |
|        |                      |            | :                            | :                                                                                                                                            |
|        |                      |            | 0100 0000<br>to<br>0000 0000 | –8.7 dB                                                                                                                                      |
|        |                      |            |                              | SSIF output level adjustment; SSIF AGC off (21h[5] = 0)                                                                                      |
|        |                      |            | XXX0 0001                    | -12 dB nominal; implemented for flexibility<br>reasons. With this setting, the adaptation to<br>different standard requirements can be done. |
|        |                      |            | XXX0 0010                    | -6 dB nominal; implemented for flexibility<br>reasons. With this setting, the adaptation to<br>different standard requirements can be done.  |
|        |                      |            | XXX0 0100                    | Nominal setting; typical output level is<br>55 mV (RMS) for PC / SC ratio of 13 dB<br>(see <u>Section 12</u> , SSIF/mono sound output).      |
|        |                      |            | XXX0 1000                    | +6 dB nominal; implemented for flexibility reasons. With this setting, the adaptation to different standard requirements can be done.        |
|        |                      |            | XXX1 0000                    | +12 dB nominal; implemented for flexibility reasons. With this setting, the adaptation to different standard requirements can be done.       |
|        |                      |            | XXXX XXXX                    | don't care if mono sound output is chosen<br>(SSIF_SND[1:0] = 01)                                                                            |

# Table 37. SSIF\_LEVEL register (address 23h) bit description Legend: \* = default value.

**Remark:** The SSIF level depends also on the used capacitor  $C_S$ . Please refer to Figure 14

# **TDA8296**

## Digital global standard low IF demodulator for analog TV and FM radio



## 9.3.13 Status registers: ADC saturation, AFC, H/V PLL and AGC

## Table 38. ADC\_SAT register (address 24h) bit description

| Bit    | Symbol       | Access | Value | Description                                                                                                                                                  |
|--------|--------------|--------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7 to 0 | ADC_SAT[7:0] | R      | -     | With ADC_SAT, the ADC saturation percentage in a period of 40 ms can be calculated by the following formula: <i>saturation</i> = $\frac{ADC\_SAT}{256}$ (%). |

| Bit    | Symbol   | Access | Value | Description                                                                                                                                                                                                                                                                                                                                                                                          |
|--------|----------|--------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7 to 0 | AFC[7:0] | R      | -     | This is the readout for AFC. AFC contains the frequency deviation from nominal IF picture carrier. The format is twos complement, 13.2 kHz steps are done per LSB. See <u>Table 40</u> for details. The frequency deviation could also be given by the following formula:                                                                                                                            |
|        |          |        |       | $f_{IF} - f_{nom} = \frac{-AFC \times 6\ 750}{512} \ (kHz)$ . For a frequency                                                                                                                                                                                                                                                                                                                        |
|        |          |        |       | deviation from the nominal IF picture carrier greater<br>than the FPLL pull-in capability (-830.6 kHz to<br>+843.8 kHz or -1674.3 kHz to +1687.5 kHz), the<br>output reading is undefined. The AFC lock indication<br>can be taken from the N_H_LOCK information from the<br>H-sync PLL. The lock occurs inside a frequency<br>window, which is determined by the pull-in capability of<br>the FPLL. |

#### Table 39. AFC register (address 25h) bit description

### Table 40. Calculation of frequency deviation from AFC value

| Doviction from nominal                             |        |        |        |        | A E C [ 2] | A ECIDI | A ECI41 |        |
|----------------------------------------------------|--------|--------|--------|--------|------------|---------|---------|--------|
| Deviation from nominal IF frequency <sup>[1]</sup> | AFC[/] | AFC[0] | ရင္ျ၁၂ | AFC[4] | AFC[3]     | AFC[2]  | AFG[1]  | ΑΓΟ[0] |
| $f_{IF} = f_{nom} - 1674.3 \text{ kHz}$            | 0      | 1      | 1      | 1      | 1          | 1       | 1       | 1      |
| $f_{IF} = f_{nom} - 1661.1 \text{ kHz}$            | 0      | 1      | 1      | 1      | 1          | 1       | 1       | 0      |
| :                                                  | :      | :      | :      | :      | :          | :       | :       | :      |
| $f_{IF} = f_{nom} - 830.6 \text{ kHz}$             | 0      | 0      | 1      | 1      | 1          | 1       | 1       | 1      |
| $f_{IF} = f_{nom} - 817.4 \text{ kHz}$             | 0      | 0      | 1      | 1      | 1          | 1       | 1       | 0      |
| :                                                  | :      | :      | :      | :      | :          | :       | :       | :      |
| $f_{IF} = f_{nom} - 13.2 \text{ kHz}$              | 0      | 0      | 0      | 0      | 0          | 0       | 0       | 1      |
| $f_{IF} = f_{nom}$                                 | 0      | 0      | 0      | 0      | 0          | 0       | 0       | 0      |
| $f_{IF} = f_{nom} + 13.2 \text{ kHz}$              | 1      | 1      | 1      | 1      | 1          | 1       | 1       | 1      |
| :                                                  | :      | :      | :      | :      | :          | :       | :       | :      |
| $f_{IF} = f_{nom} + 830.6 \text{ kHz}$             | 1      | 1      | 0      | 0      | 0          | 0       | 0       | 1      |
| $f_{IF} = f_{nom} + 843.8 \text{ kHz}$             | 1      | 1      | 0      | 0      | 0          | 0       | 0       | 0      |
| :                                                  | :      | :      | :      | :      | :          | :       | :       | :      |
| $f_{IF} = f_{nom} + 1674.3 \text{ kHz}$            | 1      | 0      | 0      | 0      | 0          | 0       | 0       | 1      |
| $f_{IF} = f_{nom} + 1687.5 \text{ kHz}$            | 1      | 0      | 0      | 0      | 0          | 0       | 0       | 0      |
|                                                    |        |        |        |        |            |         |         |        |

[1] See <u>Section 12</u> for nominal IF frequencies.

# **TDA8296**

## Digital global standard low IF demodulator for analog TV and FM radio



| Bit     | Symbol    | Access | Value | Description                                                                                                                                                                    |
|---------|-----------|--------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7 and 6 | -         | R      | -     | not used                                                                                                                                                                       |
| 5       | NOISE_DET | R      | -     | This flag gets HIGH in case the video S/N (weighted) drops below 30 dB. For proper and noise free video signals it stays LOW. It can be used for debugging and other purposes. |
| 4       | MAC_DET   | R      | -     | This flag indicates the presence of copy-guarded video content from STBs or VCRs. It can be used for debugging and other purposes.                                             |
| 3       | FIDT      | R      | -     | This flag indicates the frame rate (50 Hz or 60 Hz).<br>When active, 60 Hz is detected. It can be used for<br>debugging and other purposes.                                    |
| 2       | V_LOCK    | R      | -     | This flag is active, if a proper frame (50 Hz or 60 Hz) is detected. It can be used for debugging and other purposes.                                                          |
| 1       | F_H_LOCK  | R      | -     | This flag is active, if a proper H-sync (15.625 kHz or 15.734 kHz) is detected (Fast mode). It can be used for debugging and other purposes.                                   |
| 0       | N_H_LOCK  | R      | -     | This flag is active, if a proper H-sync (15.625 kHz or 15.734 kHz) is detected (Normal mode). It can be used for debugging and other purposes.                                 |

## Table 41. HVPLL\_STAT register (address 26h) bit description

| Table 42 | D IF AGC STAT regis | ster (address 27h) bit description |
|----------|---------------------|------------------------------------|
|          |                     |                                    |

| Bit    | Symbol             | Access | Value | Description                                                                                                                                                                                                                                                                 |
|--------|--------------------|--------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7 to 0 | D_IF_AGC_STAT[7:0] | R      | -     | D_IF_AGC_STAT is the digital IF AGC status<br>readout byte. Contains the digital IF AGC loop<br>DC information. The format is twos<br>complement. To get the internal gain in dB, the<br>following formula can be used:<br>$gain = \frac{D_{IF}AGC_STAT + 50}{3.675} (dB).$ |
|        |                    |        |       |                                                                                                                                                                                                                                                                             |

| Table 43. | T_IF_AGC | STAT register | (address 28h) bit description |  |
|-----------|----------|---------------|-------------------------------|--|
|-----------|----------|---------------|-------------------------------|--|

| Bit    | Symbol             | Access | Value | Description                                                                                                                        |
|--------|--------------------|--------|-------|------------------------------------------------------------------------------------------------------------------------------------|
| 7 to 0 | T_IF_AGC_STAT[7:0] | R      | -     | T_IF_AGC_STAT is the IF AGC status readout<br>byte. Contains the tuner IF AGC loop DC<br>information. The format is offset binary. |

#### Table 44. ALT\_FILT\_COEF register (address 2Bh) bit description

| Bit                  | Symbol   | Access | Value     | Description                                                                                                    | Frequency |
|----------------------|----------|--------|-----------|----------------------------------------------------------------------------------------------------------------|-----------|
| 7 to 2               | not used | R/W    | 0         | not used.                                                                                                      |           |
| 1 to 0 ALT_FILT_COEF |          | R/W    | 00        | internal selection of fixed<br>coefficients for video low<br>pass filter using an ADC<br>sampling frequency of | 54.00 MHz |
|                      | 01       |        | 50.75 MHz |                                                                                                                |           |
|                      |          |        | 10        |                                                                                                                | 57.25 MHz |

#### Table 45. SSIF\_AGC\_STAT register (address 2Dh) bit description

| Bit    | Symbol             | Access | Value | Description                                                                                                              |
|--------|--------------------|--------|-------|--------------------------------------------------------------------------------------------------------------------------|
| 7 to 0 | SSIF_AGC_STAT[7:0] | R      | -     | SSIF_AGC_STAT contains the SSIF AGC gain information. To get the internal gain in dB, the following formula can be used: |
|        |                    |        |       | $gain = 20log \frac{SSIF\_AGC\_STAT}{8}$ . The value is                                                                  |
|        |                    |        |       | approximately the PC / SC ratio.                                                                                         |

## 9.3.14 Chip identification and Standby mode

| Table 46. | IDENTITY | register  | (address 2F | Fh) l | bit description |
|-----------|----------|-----------|-------------|-------|-----------------|
|           |          | . egiotoi |             | , .   |                 |

| Bit    | Symbol        | Access | Value      | Description                                       |
|--------|---------------|--------|------------|---------------------------------------------------|
| 7 to 0 | IDENTITY[7:0] | R      | 1000 1100* | chip identification, value corresponds to TDA8296 |

#### Table 47. CLB\_STDBY register (address 30h) bit description Leaend: \* = default value.

| Logon  |        |        |         |                                  |  |  |  |
|--------|--------|--------|---------|----------------------------------|--|--|--|
| Bit    | Symbol | Access | Value   | Description                      |  |  |  |
| 7 to 3 | -      | R/W    | 0000 0* | not used                         |  |  |  |
| 2      | -      | R/W    | 0*      | reserved, must be set to logic 0 |  |  |  |

Table 47. CLB\_STDBY register (address 30h) bit description ...continued Legend: \* = default value.

| Bit       | Symbol | Access | Value                                                                                                                                                                                           | Description                                                                                                                                                                                                           |
|-----------|--------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ы         | Symbol | ALLESS | value                                                                                                                                                                                           | Description                                                                                                                                                                                                           |
| 1         | STDBY  | R/W    |                                                                                                                                                                                                 | When STDBY is set to logic 1, the chip enters in Standby<br>mode, and its power consumption is reduced. The IF AGC pin<br>is set to high-ohmic. The default value is logic 0, which means<br>that the chip is active. |
|           |        |        | 0*                                                                                                                                                                                              | Normal mode                                                                                                                                                                                                           |
|           |        |        | 1                                                                                                                                                                                               | Standby mode                                                                                                                                                                                                          |
| 0 CLB R/W |        |        | This signal clears the TDA8296 through the $I^2C$ -bus interface (software reset). To activate the reset, just write CLB = 0. This software reset will not affect the content of the registers. |                                                                                                                                                                                                                       |
|           |        |        | 0                                                                                                                                                                                               | activate soft reset                                                                                                                                                                                                   |
|           |        |        | 1*                                                                                                                                                                                              | normal operation                                                                                                                                                                                                      |

## 9.3.15 ADC control

In the TDA8296 a 12-bit ADC is implemented sampling with a 54 MHz clock (27 MHz optional).

 Table 48.
 ADC\_CTL register (address 33h) bit description

 Legend: \* = default value.

| Bit      | Symbol | Access   | Value | Description                                                                                                                                                                                                                                                                     |
|----------|--------|----------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7 to 4   | -      | R/W      | 0010* | reserved, must be set to logic 0010                                                                                                                                                                                                                                             |
| 3 DCIN   |        | R/W      |       | The input signal of the ADC can be either AC coupled by means of two capacitors or connected directly to the inputs (DC coupled).                                                                                                                                               |
|          |        |          | 0*    | AC coupling                                                                                                                                                                                                                                                                     |
|          |        |          | 1     | DC coupling                                                                                                                                                                                                                                                                     |
| 2        | -      | R/W      | 1*    | reserved, must be set to logic 1                                                                                                                                                                                                                                                |
| 1 SLEEP  |        | R/W      |       | When HIGH, SLEEP sets the ADC into its Sleep mode. Both<br>bias current and clock are switched off. In this mode, the<br>current consumption is reduced by a factor of 6. The<br>reference circuit will remain active in order to guarantee a fast<br>recovery from Sleep mode. |
|          |        |          | 0*    | Normal mode                                                                                                                                                                                                                                                                     |
|          |        |          | 1     | ADC Sleep mode                                                                                                                                                                                                                                                                  |
| 0 PD_ADC |        | _ADC R/W |       | When HIGH, PD_ADC sets the ADC into its Power-down mode. All internal currents are switched off. In this mode, the current consumption is near zero (leakage current only).                                                                                                     |
|          |        |          | 0*    | Normal mode                                                                                                                                                                                                                                                                     |
|          |        |          | 1     | ADC Power-down mode                                                                                                                                                                                                                                                             |

#### Table 49. ADC\_CTL\_2 register (address 34h) bit description Legend: \* = default value.

| Bit     | Symbol | Access | Value   | Description                       |
|---------|--------|--------|---------|-----------------------------------|
| 7 to 3  | -      | R/W    | 0000 0* | not used                          |
| 2 and 1 | -      | R/W    | 10*     | reserved, must be set to logic 10 |

TDA8296

44 of 87

| Legen | Legend: * = default value. |        |       |                                                               |  |  |  |
|-------|----------------------------|--------|-------|---------------------------------------------------------------|--|--|--|
| Bit   | Symbol                     | Access | Value | Description                                                   |  |  |  |
| 0     | AD_SR54M                   | R/W    |       | AD_SR54M sets the ADC sampling rate                           |  |  |  |
|       |                            |        | 0     | ADC sampling rate 27 MHz; first decimation filter is bypassed |  |  |  |
|       |                            |        | 1*    | ADC sampling rate 54 MHz                                      |  |  |  |

Table 49. ADC\_CTL\_2 register (address 34h) bit description ...continued L



#### 9.3.16 Video and sound DAC control

The TDA8296 implements two 10-bit DAC modules (CVBS and sound outputs) which are sampled by a 108 MHz clock. A reference module derives biasing currents for the two DACs.

#### Table 50. VIDEODAC\_CTL register (address 35h) bit description Legend: \* = default value

| Bit             | Symbol      | Access | Value    | Description                                                                                      |
|-----------------|-------------|--------|----------|--------------------------------------------------------------------------------------------------|
| 7               | -           | R/W    | 0*       | reserved, must be set to logic 0                                                                 |
| 6 to 1 B_DA_V[5 | B_DA_V[5:0] | R/W    |          | B_DA_V modifies between 50% to 100% the full scale DAC output current. See <u>Section 13.3</u> . |
|                 |             |        | 00 0000  | minimum current setting                                                                          |
|                 |             |        | 11 1111* | maximum current setting                                                                          |
| 0               | PD_DA_V     | R/W    |          | When HIGH, PD_DA_V sets the video DAC into its<br>Power-down mode.                               |
|                 |             |        | 0*       | Normal mode                                                                                      |
|                 |             |        | 1        | video DAC Power-down mode                                                                        |

TDA8296 Product data sheet

45 of 87

| Legend             | Legend: * = default value. |        |                                                                                                  |                                                                    |  |  |  |
|--------------------|----------------------------|--------|--------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|--|--|--|
| Bit                | Symbol                     | Access | Value                                                                                            | Description                                                        |  |  |  |
| 7                  | -                          | R/W    | 0*                                                                                               | reserved, must be set to logic 0                                   |  |  |  |
| 6 to 1 B_DA_S[5:0] | R/W                        |        | B_DA_S modifies between 50% to 100% the full scale DAC output current. See <u>Section 13.3</u> . |                                                                    |  |  |  |
|                    |                            |        | 00 0000*                                                                                         | minimum current setting                                            |  |  |  |
|                    |                            |        | 11 1111                                                                                          | maximum current setting                                            |  |  |  |
| 0                  | 0 PD_DA_S                  | R/W    |                                                                                                  | When HIGH, PD_DA_S sets the sound DAC into its<br>Power-down mode. |  |  |  |
|                    |                            |        | 0*                                                                                               | Normal mode                                                        |  |  |  |
|                    |                            |        | 1                                                                                                | sound DAC Power-down mode                                          |  |  |  |

#### Table 51. AUDIODAC\_CTL register (address 36h) bit description Legend: \* = default value.

## Table 52. DAC\_REF\_CLK\_CTL register (address 37h) bit description Legend: \* = default value.

| Bit    | Symbol    | Access | Value    | Description                                                              |
|--------|-----------|--------|----------|--------------------------------------------------------------------------|
| 7      | -         | R/W    | 0*       | not used                                                                 |
| 6 to 1 | -         | R/W    | 10 0000* | reserved, must be set to logic 10 0000                                   |
| 0      | PD_DA_REF | R/W    |          | When HIGH, PD_DA_REF sets the reference module into its Power-down mode. |
|        |           |        | 0*       | Normal mode                                                              |
|        |           |        | 1        | Power-down mode                                                          |

## 9.3.17 Clock generation (PLL and crystal oscillator)

The TDA8296 implements a crystal oscillator which can be used either in Slave mode or in Oscillator mode (see <u>Section 13.7</u>), and a multipurpose PLL which receives XIN as input clock, and delivers the system clock of the IC (108 MHz).

 Table 53.
 PLL\_REG07, PLL\_REG08, PLL\_REG09 and PLL\_REG10 register (address 3Fh to 42h) bit description

 Legend: \* = default value.

| Address | Register  | Bit    | Symbol    | Access | Value | Description                                                                                                  |
|---------|-----------|--------|-----------|--------|-------|--------------------------------------------------------------------------------------------------------------|
| 3Fh     | PLL_REG07 | 7      | -         | R/W    | 0*    | not used                                                                                                     |
|         |           | 6      | NSEL7     | R/W    | 0*    | It programs bit 7 of the N parameter (N = NSEL + 1). N is the PLL pre-divider. See below for bits NSEL[6:0]. |
|         |           | 5 to 0 | -         | R/W    | 00h*  | reserved, must be set to 00h                                                                                 |
| 40h     | PLL_REG08 | 7 to 0 | MSEL[7:0] | R/W    | 1Ah*  | It programs the M parameter (M = MSEL + 1). M is the PLL feedback-divider.                                   |
| 41h     | PLL_REG09 | 7 to 1 | NSEL[6:0] | R/W    | 01h*  | It programs bits 6 to 0 of the N parameter (N = NSEL + 1).<br>N is the PLL pre-divider.                      |
|         |           | 0      | -         | R/W    | 0*    | reserved, must be set to logic 0                                                                             |
| 42h     | PLL_REG10 | 7 to 5 | -         | R/W    | 000*  | reserved, must be set to logic 000                                                                           |
|         |           | 4 to 0 | PSEL[4:0] | R/W    | 01h*  | It programs the P parameter (P = PSEL + 1). P is the PLL post-divider.                                       |

The PLL output frequency (108 MHz) can be calculated with the following formula:

$$f_{clk(o)(PLL)} = \frac{f_{VCO}}{2 \times P} = \frac{f_i \times M}{N \times P}$$

(1)

For optimum performances, the following relations must be respected:

- 275 MHz  $\leq$  f<sub>VCO</sub>  $\leq$  550 MHz
- 4 kHz  $\leq$  f<sub>i</sub> / N  $\leq$  150 MHz

## 9.3.18 GPIOs

In the TDA8296, three general purpose input/outputs are implemented.

| Bit    | Symbol      | Access             | Value                                                                                                                   | Description                                                                                                     |
|--------|-------------|--------------------|-------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|
| 7 to 4 | GP1_CF[3:0] | R/W                |                                                                                                                         | It determines how the general purpose pin GPIO1 is configured.                                                  |
|        |             |                    | 0000                                                                                                                    | The GPIO1 pin is in Input mode. The input value is stored in GP1_VAL.                                           |
|        |             |                    | 0001*                                                                                                                   | The GPIO1 pin is in Open-drain mode. The output value is determined by GP1_VAL.                                 |
|        |             | 0011               | The GPIO1 pin is in Output mode. The PLL output clock divided by two is delivered.                                      |                                                                                                                 |
|        |             | 0100<br>to<br>1011 | The GPIO1 pin is in Output mode. HVPLL signals are delivered. The HVPLL signal is chosen according to <u>Table 56</u> . |                                                                                                                 |
|        |             | XXXX               | Don't care if I2CSW_EN = 1. Then the pad is configured as I <sup>2</sup> C-bus feed-through like described in Table 55. |                                                                                                                 |
| 3 to 0 | GP0_CF[3:0] | R/W                |                                                                                                                         | It determines how the general purpose pin GPIO0 is configured.                                                  |
|        |             |                    | 0000                                                                                                                    | The GPIO0 pin is in Input mode. The input value is stored in GP0_VAL.                                           |
|        |             |                    | 0001                                                                                                                    | The GPIO0 pin is in Open-drain mode. The output value is determined by GP0_VAL.                                 |
|        |             |                    | 0011                                                                                                                    | The GPIO0 pin is in Output mode. The PLL output clock divided by two is delivered.                              |
|        |             |                    | 0100<br>to<br>1011*                                                                                                     | The GPIO0 pin is in Output mode. HVPLL signals are delivered. The HVPLL signal is chosen according to Table 56. |

 
 Table 54.
 GPIOREG\_0 register (address 44h) bit description
 Legend: \* = default value.

| Table 55.   | GPIOREG_1 register (address 45h) bit description |
|-------------|--------------------------------------------------|
| Legend: * = | e default value.                                 |

| Bit     | Symbol   | Access | Value | Description                                                                                                                                                                                                                                                                                                                                 |
|---------|----------|--------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7       | I2CSW_EN | R/W    | 1*    | When I2CSW_EN = 1, GPIO1 and GPIO2 are                                                                                                                                                                                                                                                                                                      |
| 6       | I2CSW_ON | R/W    | 0*    | configured as an I <sup>2</sup> C-bus feed-through independently of the GP1_CF and GP2_CF value. When I2CSW_ON = 0, the feed-through switch is open, and GPIO1 and GPIO2 are in 3-state. When the switch is closed (I2CSW_ON = 1), the I <sup>2</sup> C-bus clock and data signals (SCL and SDA) are available on the GPIO1 and GPIO2 pins. |
| 5 and 4 | -        | R/W    | 00*   | not used                                                                                                                                                                                                                                                                                                                                    |

| Legend:                | * = default valu | Legend: * = default value. |                                                                |                                                                                                                         |  |  |  |  |
|------------------------|------------------|----------------------------|----------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Bit                    | Symbol           | Access                     | Value                                                          | Description                                                                                                             |  |  |  |  |
| 3 to 0 GP2_CF[3:0] R/W |                  |                            | It determines how the general purpose pin GPIO2 is configured. |                                                                                                                         |  |  |  |  |
|                        |                  |                            | 0000                                                           | The GPIO2 pin is in Input mode. The input value is stored in GP2_VAL.                                                   |  |  |  |  |
|                        |                  |                            | 0001*                                                          | The GPIO2 pin is in Open-drain mode. The output value is determined by GP2_VAL.                                         |  |  |  |  |
|                        |                  |                            | 0011                                                           | The GPIO2 pin is in Output mode. The PLL output clock divided by two is delivered.                                      |  |  |  |  |
|                        |                  |                            | 0100<br>to<br>1011                                             | The GPIO2 pin is in Output mode. HVPLL signals are delivered. The HVPLL signal is chosen according to <u>Table 56</u> . |  |  |  |  |
|                        |                  |                            | XXXX                                                           | Don't care if I2CSW_EN = 1. Then the pad is configured as $I^2$ C-bus feed-through.                                     |  |  |  |  |

## Table 55. GPIOREG\_1 register (address 45h) bit description ...continued Legend: \* = default value.

#### Table 56. HVPLL signal configuration

| HVPLL_BUS bit      | Signal    |
|--------------------|-----------|
| GPx_CF[3:0] = 1011 | V_SYNC    |
| GPx_CF[3:0] = 1010 | H_SYNC    |
| GPx_CF[3:0] = 1001 | NOISE_DET |
| GPx_CF[3:0] = 1000 | MAC_DET   |
| GPx_CF[3:0] = 0111 | FIDT      |
| GPx_CF[3:0] = 0110 | V_LOCK    |
| GPx_CF[3:0] = 0101 | F_H_LOCK  |
| GPx_CF[3:0] = 0100 | N_H_LOCK  |

## Table 57. GPIOREG\_2 register (address 46h) bit description

| Legena: | ^ = ( | deta | ault | value. |  |
|---------|-------|------|------|--------|--|
|         |       |      |      |        |  |

| Bit     | Symbol  | Access | Value | Description                                                                                                                                                                                     |
|---------|---------|--------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7 to 5  | -       | R/W    | 000*  | reserved, must be set to logic 000                                                                                                                                                              |
| 4 and 3 | -       | R/W    | 00*   | not used                                                                                                                                                                                        |
| 2       | GP2_VAL | R/W    | 1*    | GP2_VAL controls the value of the pin GPIO2 when GP2_CF[3:0] = 0001. When GP2_CF[3:0] = 0000, GPIO2 is an input pin which value can be read through the $l^2$ C-bus stored in GP2_VAL.          |
| 1       | GP1_VAL | R/W    | 1*    | GP1_VAL controls the value of the pin GPIO1 when<br>GP1_CF[3:0] = 0001. When GP1_CF[3:0] = 0000,<br>GPIO1 is an input pin which value can be read<br>through the $l^2$ C-bus stored in GP1_VAL. |
| 0       | GP0_VAL | R/W    | 1*    | GP0_VAL controls the value of the pin GPIO0 when GP0_CF[3:0] = 0001. When GP0_CF[3:0] = 0000, GPIO0 is an input pin which value can be read through the $l^2$ C-bus stored in GP0_VAL.          |

TDA8296 Product data sheet

### 9.3.19 Special equalizer functions for group delay and video (CVBS)

To realize special customer demands or accurate compensation of the tuner influence, the TDA8296 has got freely programmable equalizers for the group delay and video (CVBS) response.

In <u>Table 58</u> the programming of the group delay equalizer is explained, in <u>Table 60</u> the programming of the video equalizer. For each equalizer type an example is given.

Table 58. GD\_EQ\_SECTx\_C1 and GD\_EQ\_SECTx\_C2 (x = 1 to 4) register (address 4Bh to 52h) bit description Legend: \* = default value<sup>[1]</sup>.

| Logona. |                |        |                     |        |       |
|---------|----------------|--------|---------------------|--------|-------|
| Address | Register       | Bit    | Symbol              | Access | Value |
| 4Bh     | GD_EQ_SECT1_C1 | 7 to 0 | GD_EQ_SECT1_C1[7:0] | R/W    | 00h*  |
| 4Ch     | GD_EQ_SECT1_C2 | 7 to 0 | GD_EQ_SECT1_C2[7:0] | R/W    | 00h*  |
| 4Dh     | GD_EQ_SECT2_C1 | 7 to 0 | GD_EQ_SECT2_C1[7:0] | R/W    | 00h*  |
| 4Eh     | GD_EQ_SECT2_C2 | 7 to 0 | GD_EQ_SECT2_C2[7:0] | R/W    | 00h*  |
| 4Fh     | GD_EQ_SECT3_C1 | 7 to 0 | GD_EQ_SECT3_C1[7:0] | R/W    | 00h*  |
| 50h     | GD_EQ_SECT3_C2 | 7 to 0 | GD_EQ_SECT3_C2[7:0] | R/W    | 00h*  |
| 51h     | GD_EQ_SECT4_C1 | 7 to 0 | GD_EQ_SECT4_C1[7:0] | R/W    | 00h*  |
| 52h     | GD_EQ_SECT4_C2 | 7 to 0 | GD_EQ_SECT4_C2[7:0] | R/W    | 00h*  |

[1] Don't care if GD\_EQ\_CTRL = 0; see <u>Table 23</u>.

**Remark:** The group delay equalizer consists of four cascaded all-pass Infinite Impulse Response (IIR) sections of second order (8th order in sum). The transfer function H(z) of one section is as follows, while the sampling rate is 13.5 MHz:

$$H(z) = \frac{b_2 + b_1 \times z^{-1} + z^{-2}}{1 + b_1 \times z^{-1} + b_2 \times z^{-2}}$$

GD\_EQ\_SECTx\_C1 and GD\_EQ\_SECTx\_C2 (x = 1 to 4) are defining the linear and square coefficient of each section, i.e. GD\_EQ\_SECTx\_C1 =  $b_1$  and GD\_EQ\_SECTx\_C2 =  $b_2$ . The coefficients are in signed fixed-point format, the representation is in two's complement. There is one sign bit, one magnitude bit and 6 fractional bits. Each fractional bit represents an inverse power of two, so that the highest value for a coefficient is  $2^0 + 2^{-1} + ... + 2^{-6} = 2^1 - 2^{-6} = 1.984375$ . The binary representation for this value is 01.11 1111 (= 7Fh) and all bits except the sign bit are logic 1. As two's complement is chosen, the lowest value for a coefficient is -2, which is 10.00 0000 (= 80h) in the binary representation. So, for the lowest possible value, only the sign bit is logic 1. The shown default values for GD\_EQ\_SECTx\_C1 and GD\_EQ\_SECTx\_C2 (x = 1 to 4) implement a flat equalizer response.

Example of <u>Table 58</u>: If e.g. a flat group delay response up to 4 MHz and –70 ns from 4.43 MHz to 5 MHz on the CVBS signal is wanted, one might realize a characteristic like shown in <u>Figure 17</u>.



The coefficients used in the above filter are according to <u>Table 59</u>. To get any other filter characteristic use a professional filter tool to determine the coefficients.

| Table 59. | Coefficients | used in | group delay | equalizer example |
|-----------|--------------|---------|-------------|-------------------|
|-----------|--------------|---------|-------------|-------------------|

| Symbol              | Value |
|---------------------|-------|
| GD_EQ_SECT1_C1[7:0] | B9h   |
| GD_EQ_SECT1_C2[7:0] | 16h   |
| GD_EQ_SECT2_C1[7:0] | DBh   |
| GD_EQ_SECT2_C2[7:0] | 17h   |
| GD_EQ_SECT3_C1[7:0] | 0Eh   |
| GD_EQ_SECT3_C2[7:0] | 19h   |
| GD_EQ_SECT4_C1[7:0] | 47h   |
| GD_EQ_SECT4_C2[7:0] | 1Ch   |

#### Table 60. CVBS\_EQ\_COEFx\_LOW and CVBS\_EQ\_COEFx\_HIGH (x = 0 to 5) register (address 57h to 62h) bit description Legend: \* = default value<sup>[1]</sup>.

| Legena:             | Legend: = delauit valuer. |        |                     |        |       |  |  |
|---------------------|---------------------------|--------|---------------------|--------|-------|--|--|
| Address             | Register                  | Bit    | Symbol              | Access | Value |  |  |
| 57h                 | CVBS_EQ_COEF0_LOW         | 7 to 0 | CVBS_EQ_COEF0[7:0]  | R/W    | 00h*  |  |  |
| 58h CVBS_EQ_COEF0_H |                           | 7 to 4 | -                   | R/W    | 0000* |  |  |
|                     |                           | 3 to 0 | CVBS_EQ_COEF0[11:8] | R/W    | 0h*   |  |  |
| 59h                 | CVBS_EQ_COEF1_LOW         | 7 to 0 | CVBS_EQ_COEF1[7:0]  | R/W    | 00h*  |  |  |
| 5Ah                 | CVBS_EQ_COEF1_HIGH        | 7 to 4 | -                   | R/W    | 0000* |  |  |
|                     |                           | 3 to 0 | CVBS_EQ_COEF1[11:8] | R/W    | 0h*   |  |  |
| 5Bh                 | CVBS_EQ_COEF2_LOW         | 7 to 0 | CVBS_EQ_COEF2[7:0]  | R/W    | 00h*  |  |  |
| 5Ch                 | CVBS_EQ_COEF2_HIGH        | 7 to 4 | -                   | R/W    | 0000* |  |  |
|                     |                           | 3 to 0 | CVBS_EQ_COEF2[11:8] | R/W    | 0h*   |  |  |
| 5Dh                 | CVBS_EQ_COEF3_LOW         | 7 to 0 | CVBS_EQ_COEF3[7:0]  | R/W    | 00h*  |  |  |

TDA8296 Product data sheet

Table 60. CVBS\_EQ\_COEFx\_LOW and CVBS\_EQ\_COEFx\_HIGH (x = 0 to 5) register (address 57h to 62h) bit description ...continued Legend: \* = default value[1].

| Logona. |                    |        |                     |        |       |
|---------|--------------------|--------|---------------------|--------|-------|
| Address | Register           | Bit    | Symbol              | Access | Value |
| 5Eh     | CVBS_EQ_COEF3_HIGH | 7 to 4 | -                   | R/W    | 0000* |
|         |                    | 3 to 0 | CVBS_EQ_COEF3[11:8] | R/W    | 0h*   |
| 5Fh     | CVBS_EQ_COEF4_LOW  | 7 to 0 | CVBS_EQ_COEF4[7:0]  | R/W    | 00h*  |
| 60h     | CVBS_EQ_COEF4_HIGH | 7 to 4 | -                   | R/W    | 0000* |
|         |                    | 3 to 0 | CVBS_EQ_COEF4[11:8] | R/W    | 0h*   |
| 61h     | CVBS_EQ_COEF5_LOW  | 7 to 0 | CVBS_EQ_COEF5[7:0]  | R/W    | 00h*  |
| 62h     | CVBS_EQ_COEF5_HIGH | 7 to 4 | -                   | R/W    | 0000* |
|         |                    | 3 to 0 | CVBS_EQ_COEF5[11:8] | R/W    | 4h*   |
| -       |                    |        |                     |        |       |

[1] Don't care if CVBS\_EQ\_CTRL = 0; see Table 32.

**Remark:** The overall video (CVBS) equalizer is a symmetric FIR filter with 11 taps. Due to the symmetry the group delay is constant (linear phase). The transfer function is as follows, while the sampling rate is 13.5 MHz:

$$H(z) = h_0 + h_1 \times z^{-1} + h_2 \times z^{-2} + h_3 \times z^{-3} + h_4 \times z^{-4} + \dots + h_{10} \times z^{-10}$$

Please note that because of the symmetry  $h_0 = h_{10}$ ,  $h_1 = h_9$ ,  $h_2 = h_8$ ,  $h_3 = h_7$  and  $h_4 = h_6$ . The mid coefficient  $h_5$  is only present once. CVBS\_EQ\_COEFx (x = 0 to 5) are defining the coefficients, i.e. CVBS\_EQ\_COEF0 =  $h_0 = h_{10}$ , CVBS\_EQ\_COEF1 =  $h_1 = h_9$ , CVBS\_EQ\_COEF2 =  $h_2 = h_8$ , CVBS\_EQ\_COEF3 =  $h_3 = h_7$ ,

CVBS\_EQ\_COEF4 =  $h_4 = h_6$  and CVBS\_EQ\_COEF5 =  $h_5$ . Each of the coefficients  $h_0$  to  $h_5$  has got 12-bit quantization. The coefficients are in signed fixed-point format, the representation is in two's complement. There is one sign bit, one magnitude bit and 10 fractional bits. Each fractional bit represents an inverse power of two, so that the highest value for a coefficient is  $2^0 + 2^{-1} + ... + 2^{-10} = 2^1 - 2^{-10} = 1.9990234375$ . The binary representation for this value is 01.11 1111 1111 (= 7FFh) and all bits except the sign bit are logic 1. As two's complement is chosen, the lowest value for a coefficient is -2, which is 10.00 0000 0000 (= 800h) in the binary representation. So, for the lowest possible value, only the sign bit is logic 1. The shown default values for CVBS\_EQ\_COEFx (x = 0 to 5) implement a flat equalizer response.

Example of <u>Table 60</u>: If an attenuation of around 1 dB for video frequencies greater than 2 MHz is wanted, the following figure (see <u>Figure 18</u>) can be implemented.

# **TDA8296**

## Digital global standard low IF demodulator for analog TV and FM radio



## Table 61. Coefficients used in video equalizer example

| Symbol              | Value |
|---------------------|-------|
| CVBS_EQ_COEF0[11:0] | 005h  |
| CVBS_EQ_COEF1[11:0] | FFDh  |
| CVBS_EQ_COEF2[11:0] | 016h  |
| CVBS_EQ_COEF3[11:0] | FFFh  |
| CVBS_EQ_COEF4[11:0] | 018h  |
| CVBS_EQ_COEF5[11:0] | 39Ch  |

## **10. Limiting values**

#### Table 62. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).[1][2][3]

| Symbol                     | Parameter                           | Conditions                               | Min        | Мах   | Unit |
|----------------------------|-------------------------------------|------------------------------------------|------------|-------|------|
| V <sub>DDD(1V2)</sub>      | digital supply voltage (1.2 V)      |                                          | -0.5       | +1.5  | V    |
| V <sub>DDDR(3V3)</sub>     | ring digital supply voltage (3.3 V) |                                          | -0.5       | +4.6  | V    |
| V <sub>DDA(ADC)(1V2)</sub> | ADC analog supply voltage (1.2 V)   |                                          | -0.5       | +1.5  | V    |
| V <sub>DDA(PLL)(1V2)</sub> | PLL analog supply voltage (1.2 V)   |                                          | -0.5       | +1.5  | V    |
| V <sub>DDA(DAC)(3V3)</sub> | DAC analog supply voltage (3.3 V)   |                                          | -0.5       | +4.6  | V    |
| Vi                         | input voltage                       | pins XIN, IF_POS and<br>IF_NEG           | -0.5       | +1.3  | V    |
|                            |                                     | digital input pins                       | -0.5       | +4.6  | V    |
| T <sub>lead</sub>          | lead temperature                    |                                          | -          | 300   | °C   |
| P <sub>tot</sub>           | total power dissipation             | T <sub>amb</sub> = 85 °C                 | -          | 0.5   | W    |
| T <sub>stg</sub>           | storage temperature                 |                                          | -40        | +125  | °C   |
| Tj                         | junction temperature                |                                          | -          | +125  | °C   |
| T <sub>amb</sub>           | ambient temperature                 |                                          | -20        | +85   | °C   |
| V <sub>ESD</sub>           | electrostatic discharge voltage     | all pins:                                |            |       |      |
|                            |                                     | Field ind. Charge Device<br>Model (FCDM) | <u>[4]</u> | ±1000 | V    |
|                            |                                     | Human Body Model (HBM)                   | -          | ±4000 | V    |

[1] Stresses above the absolute maximum ratings may cause permanent damage to the device. Exposure to absolute maximum ratings conditions for extended periods may affect device reliability.

[2] T<sub>j</sub> depends on the assembly condition of the package and especially on the design of the PCB. The application mounting must be done in such a way that the maximum junction temperature T<sub>j(max)</sub> is never exceeded.

[3] No power sequence requirement

[4] Class IV according to EIA/JESD22-C101.

## **11. Thermal characteristics**

| Table 63.            | Thermal characteristics                        |              |      |      |
|----------------------|------------------------------------------------|--------------|------|------|
| Symbol               | Parameter                                      | Conditions   | Тур  | Unit |
| R <sub>th(j-a)</sub> | thermal resistance from junction to<br>ambient | in still air | 36.8 | K/W  |

The thermal resistance depends strongly on the nature of the PCB used in the application and on its design. The thermal resistance given in <u>Table 63</u> corresponds to the value that can be measured on a multilayer PCB (4 layers) as defined by EIA/JESD51-2. This value is given for information only.

The junction temperature influences strongly the reliability of an IC. The PCB used in the application contributes on a large part to the overall thermal characteristic. It must therefore be designed to insure that the junction temperature of the IC never exceeds  $T_{j(max)} = 125$  °C at the maximum ambient temperature.

The IC has to be soldered to ground with its die-attached paddle. Plenty of vias are recommended to remove the heat.

## **12. Characteristics**

#### Table 64. Characteristics

Power supplies 3.3 V, 1.2 V;  $T_{amb} = 25 \, ^{\circ}C$ ; PC/SC1 for L and M = 10 dB, all others 13 dB; nominal residual picture carrier of 3 % for L/L', 10 % for M, 10 % for B/G, 12.5 % for D/K, 20 % for I; FM/AM modulation = 54 %, 1 kHz modulation frequency; measured in application PCB (see Figure 22 and Figure 23) with 16 MHz crystal frequency, terminated with 75  $\Omega$  (CVBS) and 1 k $\Omega$  (SSIF/audio). Operation mode set via easy programming (Section 9.3.1), otherwise stated. Low IF input signal at -3dB full scale, input frequencies as defined under row header IF input.

| Symbol                             | Parameter                                            | Conditions                                                                                |     | Min                     | Тур  | Max  | Unit             |
|------------------------------------|------------------------------------------------------|-------------------------------------------------------------------------------------------|-----|-------------------------|------|------|------------------|
| Power supp                         | ly                                                   |                                                                                           |     |                         |      |      |                  |
| V <sub>DD(1V2)</sub>               | supply voltage (1.2 V)                               | digital and analog                                                                        |     | 1.1                     | 1.2  | 1.3  | V                |
| V <sub>DD(3V3)</sub>               | supply voltage (3.3 V)                               | digital and analog                                                                        |     | 3.0                     | 3.3  | 3.6  | V                |
| I <sub>DD(tot)(1V2)</sub>          | total supply current (1.2 V)                         |                                                                                           |     | -                       | 49   | -    | mA               |
| I <sub>DD(tot)(3V3)</sub>          | total supply current (3.3 V)                         |                                                                                           |     | -                       | 65   | -    | mA               |
| P <sub>tot</sub>                   | total power dissipation                              | default settings; $f_s = 54$ MHz<br>at ADC; DAC application in<br>accordance to Figure 23 |     | -                       | 270  | -    | mW               |
|                                    |                                                      | $f_s = 54$ MHz at ADC; DAC application in accordance to Figure 24                         |     | -                       | 150  | -    | mW               |
|                                    |                                                      | Standby mode                                                                              |     | -                       | 5    | 8    | mW               |
| Digital I/Os                       |                                                      |                                                                                           |     |                         |      |      |                  |
| V <sub>IH</sub>                    | HIGH-level input voltage                             | all inputs (except pin XIN);<br>including voltage on outputs in<br>3-state mode           |     | $0.7\times V_{DD(3V3)}$ | -    | 6.0  | V                |
| V <sub>IL</sub>                    | LOW-level input voltage                              | all inputs (except pin XIN);<br>including voltage on outputs in<br>3-state mode           |     | -                       | -    | 0.8  | V                |
| V <sub>OH</sub>                    | HIGH-level output voltage                            | source current 4 mA                                                                       |     | $V_{DD(3V3)}-0.4$       | -    | -    | V                |
| V <sub>OL</sub>                    | LOW-level output voltage                             | sink current 4 mA                                                                         |     | -                       | -    | 0.4  | V                |
| Ci                                 | input capacitance                                    |                                                                                           |     | -                       | -    | 5    | pF               |
| Master cloc                        | k                                                    |                                                                                           |     |                         |      |      |                  |
| f <sub>clk(o)(PLL)</sub>           | PLL output clock frequency                           |                                                                                           | [1] | -                       | 108  | -    | MHz              |
| $\Delta {\rm f}/{\rm f}_{\rm clk}$ | relative frequency deviation<br>from clock frequency |                                                                                           |     | -                       | -    | ±200 | 10 <sup>-6</sup> |
| Reference f                        | requency in Slave mode                               |                                                                                           |     |                         |      |      |                  |
| f <sub>clk(ext)</sub>              | external clock frequency                             |                                                                                           |     | -                       | 16   | -    | MHz              |
| V <sub>i(RMS)</sub>                | RMS input voltage                                    | AC coupled                                                                                |     | 200                     | 250  | -    | mV               |
| SRr                                | rising slew rate                                     | external clock                                                                            |     | 30                      | -    | -    | mV/ns            |
| t <sub>jit(cc)</sub>               | cycle-to-cycle jitter time                           | RMS value                                                                                 |     | -                       | 12.5 | -    | ps               |
| Ci                                 | input capacitance                                    | on pin XIN                                                                                |     | -                       | 3    | -    | pF               |

### Digital global standard low IF demodulator for analog TV and FM radio

#### Table 64. Characteristics ... continued

Power supplies 3.3 V, 1.2 V;  $T_{amb} = 25 \, ^{\circ}C$ ; PC/SC1 for L and  $M = 10 \, dB$ , all others 13 dB; nominal residual picture carrier of 3 % for L/L', 10 % for M, 10 % for B/G, 12.5 % for D/K, 20 % for I; FM/AM modulation = 54 %, 1 kHz modulation frequency; measured in application PCB (see Figure 22 and Figure 23) with 16 MHz crystal frequency, terminated with 75  $\Omega$  (CVBS) and 1 k $\Omega$  (SSIF/audio). Operation mode set via easy programming (Section 9.3.1), otherwise stated. Low IF input signal at -3dB full scale, input frequencies as defined under row header IF input.

| Symbol                     | Parameter                             | Conditions                                                                           |     | Min | Тур         | Max  | Unit             |
|----------------------------|---------------------------------------|--------------------------------------------------------------------------------------|-----|-----|-------------|------|------------------|
| Reference f                | frequency in Oscillator mode          | (with a crystal)                                                                     |     |     |             |      |                  |
| f <sub>xtal</sub>          | crystal frequency                     |                                                                                      |     | -   | 16          | -    | MHz              |
| $\Delta f_{xtal}/f_{xtal}$ | relative crystal frequency variation  | temperature, ageing and spreading                                                    |     | -   | -           | ±200 | 10 <sup>-6</sup> |
| IF input                   |                                       |                                                                                      |     |     |             |      |                  |
| V <sub>i(p-p)</sub>        | peak-to-peak input voltage            | for full-scale ADC input<br>(0 dBFS)                                                 |     | 0.7 | 0.8         | 0.9  | V                |
| R <sub>i(dif)</sub>        | differential input resistance         |                                                                                      |     | 10  | 15          | -    | kΩ               |
| C <sub>i(dif)</sub>        | differential input capacitance        |                                                                                      |     | -   | 2           | 3    | pF               |
| Vi                         | input voltage                         | operational input related to<br>ADC full scale; all standards;<br>sum of all signals |     | -3  | -3          | -3   | dBFS             |
| f <sub>i</sub>             | input frequency                       | PC / SC1                                                                             |     |     |             |      |                  |
|                            |                                       | M/N standard                                                                         |     | -   | 5.40 / 0.90 | -    | MHz              |
|                            |                                       | B standard                                                                           |     | -   | 6.40 / 0.90 | -    | MHz              |
|                            |                                       | G/H standard                                                                         |     | -   | 6.75 / 1.25 | -    | MHz              |
|                            |                                       | I standard                                                                           |     | -   | 7.25 / 1.25 | -    | MHz              |
|                            |                                       | D/K standard                                                                         |     | -   | 6.85 / 0.35 | -    | MHz              |
|                            |                                       | L standard                                                                           |     | -   | 6.75 / 0.25 | -    | MHz              |
|                            |                                       | L-accent standard                                                                    |     | -   | 1.25 / 7.75 | -    | MHz              |
|                            |                                       | FM radio                                                                             |     | -   | 1.25        | -    | MHz              |
| IF selectivit              | ty                                    |                                                                                      |     |     |             |      |                  |
| $\alpha_{sup(stpb)}$       | stop-band suppression                 | Hilbert filter stop-band                                                             |     | -60 | -           | -    | dB               |
|                            |                                       | decimation filter stop-band                                                          |     | -40 | -           | -    | dB               |
|                            |                                       | notch for NSC (NPC for<br>L-accent standard)                                         | [2] | -40 | -           | -    | dB               |
| Carrier reco               | overy FPLL                            |                                                                                      |     |     |             |      |                  |
| B <sub>-3dB(cl)</sub>      | closed-loop –3 dB                     | ultrawide                                                                            |     | -   | 280         | -    | kHz              |
|                            | bandwidth                             | superwide                                                                            |     | -   | 130         | -    | kHz              |
|                            |                                       | wide                                                                                 |     | -   | 60          | -    | kHz              |
|                            |                                       | medium                                                                               |     | -   | 30          | -    | kHz              |
|                            |                                       | narrow                                                                               |     | -   | 15          | -    | kHz              |
| $\Delta f_{\text{pullin}}$ | pull-in frequency range               |                                                                                      | [3] | -   | ±830        | -    | kHz              |
| m <sub>over(PC)</sub>      | picture carrier over modulation index | black for L/L-accent standard;<br>flat field white else                              |     | 115 | 117         | -    | %                |
| f <sub>step(AFC)</sub>     | AFC step frequency                    | 128 steps                                                                            | [3] | 13  | -           | -    | kHz              |

#### Digital global standard low IF demodulator for analog TV and FM radio

#### Table 64. Characteristics ... continued

Power supplies 3.3 V, 1.2 V;  $T_{amb} = 25 \, ^{\circ}C$ ; PC/SC1 for L and  $M = 10 \, dB$ , all others 13 dB; nominal residual picture carrier of 3 % for L/L', 10 % for M, 10 % for B/G, 12.5 % for D/K, 20 % for I; FM/AM modulation = 54 %, 1 kHz modulation frequency; measured in application PCB (see Figure 22 and Figure 23) with 16 MHz crystal frequency, terminated with 75  $\Omega$  (CVBS) and 1 k $\Omega$  (SSIF/audio). Operation mode set via easy programming (Section 9.3.1), otherwise stated. Low IF input signal at -3dB full scale, input frequencies as defined under row header IF input.

| Symbol                   | Parameter                               | Conditions                                                                                | Min            | Тур  | Max | Unit |
|--------------------------|-----------------------------------------|-------------------------------------------------------------------------------------------|----------------|------|-----|------|
| IF demodula              | tion (video equalizer in Flat           | mode)                                                                                     |                |      |     |      |
| B <sub>T(tot)</sub>      | total transition bandwidth              | Nyquist filter; all standards                                                             | -              | 1    | -   | MHz  |
| $\alpha_{sup(stpb)}$     | stop-band suppression                   | Nyquist filter; all standards                                                             | -60            | -    | -   | dB   |
|                          |                                         | video low-pass filter (M/N,<br>B/G/H, I, D/K, L/L-accent<br>standard)                     | -              | -60  | -   | dB   |
| B <sub>video(-1dB)</sub> | –1 dB video bandwidth                   | M/N standard                                                                              | -              | 3.8  | -   | MHz  |
|                          |                                         | B/G/H, I, D/K, L/L-accent standard                                                        | -              | 4.8  | -   | MHz  |
| t <sub>ripple(GDE)</sub> | group delay equalizer ripple<br>time    | peak value for B/G/H half,<br>D/K half, I flat, M (FCC) full,<br>L/L-accent full standard | -              | 20   | 40  | ns   |
| Digital IF AG            | GC (internal loop)                      |                                                                                           |                |      |     |      |
| B <sub>-3dB(cl)</sub>    | -3dB(cl) closed-loop –3 dB<br>bandwidth | negative modulation (all<br>standards except L/L-accent)                                  | <u>[4]</u> 400 | -    | -   | Hz   |
|                          |                                         | positive modulation<br>(L/L-accent standard)                                              | 0.2            | -    | -   | Hz   |
| t <sub>resp</sub>        | response time                           | $\pm 20~\text{dB}$ level change; video settled within $\pm 3~\text{dB}$                   |                |      |     |      |
|                          |                                         | negative modulation (all<br>standards except<br>L/L-accent)                               | -              | 3    | -   | ms   |
|                          |                                         | positive modulation<br>(L/L-accent standard)                                              | -              | 100  | -   | ms   |
| $\Delta G_{AGC}$         | AGC gain range                          |                                                                                           | -20            | -    | +48 | dB   |
| Tuner IF AG              | C (external loop)                       |                                                                                           |                |      |     |      |
| t <sub>resp</sub>        | response time                           | at 60 dB $\mu$ V (RMS) PC input;<br>±20 dB level change; video<br>settled within ±3 dB    | [5]            |      |     |      |
|                          |                                         | with TDA1827x; positive modulation                                                        | -              | 3000 | -   | ms   |
|                          |                                         | with TDA1827x;<br>negative modulation                                                     | -              | 600  | -   | ms   |
| f <sub>-3dB(lpf)</sub>   | low-pass filter –3 dB<br>frequency      | IF AGC postfilter                                                                         | 0.9            | 1.0  | 1.1 | kHz  |

56 of 87

### Digital global standard low IF demodulator for analog TV and FM radio

#### Table 64. Characteristics ... continued

Power supplies 3.3 V, 1.2 V;  $T_{amb} = 25 \, ^{\circ}C$ ; PC/SC1 for L and  $M = 10 \, dB$ , all others 13 dB; nominal residual picture carrier of 3 % for L/L', 10 % for M, 10 % for B/G, 12.5 % for D/K, 20 % for I; FM/AM modulation = 54 %, 1 kHz modulation frequency; measured in application PCB (see Figure 22 and Figure 23) with 16 MHz crystal frequency, terminated with 75  $\Omega$  (CVBS) and 1 k $\Omega$  (SSIF/audio). Operation mode set via easy programming (Section 9.3.1), otherwise stated. Low IF input signal at -3dB full scale, input frequencies as defined under row header IF input.

| Symbol                                    | Parameter                                                             | Conditions                                                                                           | Mi           | n | Тур  | Max  | Unit |
|-------------------------------------------|-----------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|--------------|---|------|------|------|
| CVBS output                               |                                                                       |                                                                                                      |              |   |      |      |      |
| V <sub>o(p-p)</sub>                       | peak-to-peak output<br>voltage                                        | negative PC modulation (all standards except L/L-accent); 75 $\Omega$ DC load; sync-white modulation |              |   |      |      |      |
|                                           |                                                                       | 65 %                                                                                                 | -            |   | 0.7  | -    | V    |
|                                           |                                                                       | nominal                                                                                              | 0.9          | ) | 1.0  | 1.1  | V    |
|                                           |                                                                       | 115 %                                                                                                | -            |   | 1.0  | -    | V    |
|                                           |                                                                       | positive PC modulation<br>(L/L-accent standard);<br>75 Ω DC load; sync-white<br>modulation           |              |   |      |      |      |
|                                           |                                                                       | 65 %                                                                                                 | -            |   | 0.7  | -    | V    |
|                                           |                                                                       | nominal                                                                                              | 0.9          | ) | 1.0  | 1.1  | V    |
|                                           |                                                                       | 115 %                                                                                                | -            |   | 1.0  | -    | V    |
| B <sub>video(-3dB)</sub>                  | -3 dB video bandwidth                                                 | overall video response; CVBS equalizer flat                                                          |              |   |      |      |      |
|                                           |                                                                       | all standards except M/N                                                                             | 4.7          | 7 | 4.85 | -    | MHz  |
|                                           |                                                                       | M/N standard                                                                                         | 3.8          | 3 | 3.9  | -    | MHz  |
| $\alpha_{resp(f)}$                        | frequency response                                                    | video equalizer; 8 equally<br>spaced settings; value at<br>3.9 MHz                                   | -5           |   | -    | +4.5 | dB   |
| G <sub>dif</sub>                          | differential gain                                                     | "ITU-T J.63 line 330"                                                                                | <u>[6]</u>   |   | 1.5  | 5    | %    |
| φdif                                      | differential phase                                                    | "ITU-T J.63 line 330"                                                                                | -            |   | 1.0  | 3    | deg  |
| V <sub>video</sub> /V <sub>sync</sub>     | video voltage to sync voltage ratio                                   | video DAC application according to Figure 23                                                         | 1.9          | ) | 2.33 | 3.0  |      |
| Vsync                                     | synchronization voltage                                               | video DAC application according to Figure 23                                                         | 16           | 0 | 200  | 240  | mV   |
| V <sub>stlt</sub> /V <sub>CVBS(p-p)</sub> | synchronization tilt voltage<br>to peak-to-peak CVBS<br>voltage ratio |                                                                                                      | -            |   | 1    | 2    | %    |
| V <sub>ftlt</sub> /V <sub>CVBS(p-p)</sub> | frame tilt voltage to<br>peak-to-peak CVBS                            | all standards except<br>L/L-accent                                                                   | -            |   | 1    | 3    | %    |
|                                           | voltage ratio                                                         | L/L-accent standard in peak white AGC detection                                                      | -            |   | 1    | 5    | %    |
| $\Delta V_{tro}/V_{tro}$                  | relative transient response overshoot voltage variation               | 2T pulse                                                                                             | <u>[7]</u> _ |   | 2    | 5    | %    |

57 of 87

#### Digital global standard low IF demodulator for analog TV and FM radio

#### Table 64. Characteristics ... continued

Power supplies 3.3 V, 1.2 V;  $T_{amb} = 25 \, ^{\circ}C$ ; PC/SC1 for L and  $M = 10 \, dB$ , all others 13 dB; nominal residual picture carrier of 3 % for L/L', 10 % for M, 10 % for B/G, 12.5 % for D/K, 20 % for I; FM/AM modulation = 54 %, 1 kHz modulation frequency; measured in application PCB (see Figure 22 and Figure 23) with 16 MHz crystal frequency, terminated with 75  $\Omega$  (CVBS) and 1 k $\Omega$  (SSIF/audio). Operation mode set via easy programming (Section 9.3.1), otherwise stated. Low IF input signal at -3dB full scale, input frequencies as defined under row header IF input.

| Symbol                              | Parameter                                 | Conditions                                                                                                                                        | Min        | Тур | Max | Unit |
|-------------------------------------|-------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|------------|-----|-----|------|
| $\alpha_{IM(blue)}$                 | intermodulation<br>suppression (blue)     | carrier levels related to PC<br>sync; PC = $-3.2 \text{ dB}$ ;<br>CC = $-19.2 \text{ dB}$ ; SC = $-13 \text{ dB}$                                 |            |     |     |      |
|                                     |                                           | 1.1 MHz (related to<br>black-to-white in RMS,<br>equals CC + 3.6 dB)                                                                              | -          | 67  | -   | dB   |
|                                     |                                           | 3.3 MHz (related to CC)                                                                                                                           | -          | 77  | -   | dB   |
| $\alpha_{\text{IM}(\text{yellow})}$ | suppression (yellow)                      | carrier levels related to PC<br>sync; PC = $-10 \text{ dB}$ ;<br>CC = $-19.2 \text{ dB}$ ; SC = $-13 \text{ dB}$                                  |            |     |     |      |
|                                     |                                           | 1.1 MHz (related to<br>black-to-white in RMS,<br>equals CC + 3.6 dB)                                                                              | -          | 70  | -   | dB   |
|                                     |                                           | 3.3 MHz (related to CC)                                                                                                                           | -          | 78  | -   | dB   |
| (S/N) <sub>w</sub>                  | weighted signal-to-noise<br>ratio         | all standards; unified<br>weighting filter ( <i>"ITU-T J.61"</i> );<br>PC at –6 dBFS                                                              | 57         | 60  | -   | dB   |
| PSRR                                | power supply rejection ratio              | f <sub>ripple</sub> = 70 Hz; 100 mV (p-p);<br>video signal: gray; level: 50 %;<br>TDA8296 stand alone; input                                      |            |     |     |      |
|                                     |                                           | positive video modulation;<br>L standard; 1.2 V                                                                                                   | -          | 39  | -   | dB   |
|                                     |                                           | positive video modulation;<br>L standard; 3.3 V                                                                                                   | <u>[8]</u> | 47  | -   | dB   |
|                                     |                                           | negative video modulation;<br>B standard; 1.2 V                                                                                                   | -          | 65  | -   | dB   |
|                                     |                                           | negative video modulation;<br>B standard; 3.3 V                                                                                                   | <u>[8]</u> | 37  | -   | dB   |
| $lpha_{sup(f)L(unw)}$               | unwanted leakage<br>frequency suppression | 4.8 MHz video modulation;<br>related to black-to-white in<br>10 MHz to 200 MHz band,<br>wanted signal (peak-to-peak)<br>and unwanted signal (RMS) | -          | 56  | -   | dB   |

## Digital global standard low IF demodulator for analog TV and FM radio

#### Table 64. Characteristics ... continued

Power supplies 3.3 V, 1.2 V;  $T_{amb} = 25 \, ^{\circ}$ C; PC/SC1 for L and M = 10 dB, all others 13 dB; nominal residual picture carrier of 3 % for L/L', 10 % for M, 10 % for B/G, 12.5 % for D/K, 20 % for I; FM/AM modulation = 54 %, 1 kHz modulation frequency; measured in application PCB (see Figure 22 and Figure 23) with 16 MHz crystal frequency, terminated with 75  $\Omega$  (CVBS) and 1 k $\Omega$  (SSIF/audio). Operation mode set via easy programming (Section 9.3.1), otherwise stated. Low IF input signal at -3dB full scale, input frequencies as defined under row header IF input.

| Symbol                  | Parameter                                                                                                                    | Conditions                                                                                          | Min        | Тур | Max | Unit |
|-------------------------|------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|------------|-----|-----|------|
| SSIF/mono s             | ound output                                                                                                                  |                                                                                                     |            |     |     |      |
| f <sub>o(SSIF)</sub>    | SSIF output frequency                                                                                                        | SC1 or FM radio carrier                                                                             | <u>[9]</u> |     |     |      |
|                         |                                                                                                                              | M standard                                                                                          | -          | 4.5 | -   | MHz  |
|                         |                                                                                                                              | B/G/H standard                                                                                      | -          | 5.5 | -   | MHz  |
|                         |                                                                                                                              | I standard                                                                                          | -          | 6.0 | -   | MHz  |
|                         |                                                                                                                              | D/K/L/L-accent standard                                                                             | -          | 6.5 | -   | MHz  |
|                         |                                                                                                                              | FM radio                                                                                            | -          | 5.5 | -   | MHz  |
| $V_{o(SSIF)(RMS)}$      | RMS SSIF output voltage                                                                                                      | 1 k $\Omega$ DC or AC load;<br>no modulation;<br>PC / SC1 = 13 dB;<br>Cs = 220 pF                   |            |     |     |      |
|                         |                                                                                                                              | M standard                                                                                          | 105        | 120 | 135 | mV   |
|                         |                                                                                                                              | B standard                                                                                          | 100        | 115 | 130 | mV   |
|                         |                                                                                                                              | G/H standard                                                                                        | 100        | 115 | 130 | mV   |
|                         |                                                                                                                              | D/K standard                                                                                        | 95         | 110 | 125 | mV   |
|                         |                                                                                                                              | I standard                                                                                          | 100        | 115 | 130 | mV   |
|                         |                                                                                                                              | L standard                                                                                          | 95         | 110 | 125 | mV   |
|                         |                                                                                                                              | L-accent standard                                                                                   | 95         | 110 | 125 | mV   |
|                         |                                                                                                                              | FM radio (single carrier)                                                                           | 100        | 115 | 130 | mV   |
| V <sub>o(AF)(RMS)</sub> | RMS AF output voltage                                                                                                        | 1 kΩ DC or AC load; FM;<br>gain 0 dB                                                                |            |     |     |      |
|                         |                                                                                                                              | M standard; 54 %<br>modulation degree<br>(±13.5 kHz FM deviation<br>before pre-emphasis)            | 98         | 126 | 135 | mV   |
|                         |                                                                                                                              | B, G/H, I, D/K standard;<br>54 % modulation degree<br>(±27 kHz FM deviation<br>before pre-emphasis) | 107        | 133 | 144 | mV   |
|                         |                                                                                                                              | L/L-accent standard; AM;<br>m = 54 %; gain +6 dB                                                    | 158        | 176 | 196 | mV   |
|                         |                                                                                                                              | FM radio; 30 % modulation<br>degree (±22.5 kHz FM<br>deviation before<br>pre-emphasis)              | 51         | 54  | 60  | mV   |
|                         | high Deviation mode<br>(D/K standard China);<br>FM deviation before<br>pre-emphasis ±400 kHz;<br>sound level setting: –12 dB | <u>[10]</u> _                                                                                       | 425        | -   | mV  |      |

## Digital global standard low IF demodulator for analog TV and FM radio

#### Table 64. Characteristics ...continued

Power supplies 3.3 V, 1.2 V;  $T_{amb} = 25 \, ^{\circ}C$ ; PC/SC1 for L and  $M = 10 \, dB$ , all others 13 dB; nominal residual picture carrier of 3 % for L/L', 10 % for M, 10 % for B/G, 12.5 % for D/K, 20 % for I; FM/AM modulation = 54 %, 1 kHz modulation frequency; measured in application PCB (see Figure 22 and Figure 23) with 16 MHz crystal frequency, terminated with 75  $\Omega$  (CVBS) and 1 k $\Omega$  (SSIF/audio). Operation mode set via easy programming (Section 9.3.1), otherwise stated. Low IF input signal at -3dB full scale, input frequencies as defined under row header IF input.

| Symbol                | Parameter                                                                                                              | Conditions                                                                                        | Min | Тур  | Max | Unit |
|-----------------------|------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|-----|------|-----|------|
| $\alpha_{hr(AF)}$     | AF headroom                                                                                                            | before clipping; 1 k $\Omega$ DC or AC load                                                       |     |      |     |      |
|                       |                                                                                                                        | M standard; related to<br>±25 kHz peak deviation<br>before pre-emphasis                           | -   | 7    | -   | dB   |
|                       |                                                                                                                        | B, G/H, I, D/K standard;<br>related to ±50 kHz peak<br>deviation before<br>pre-emphasis           | -   | 7    | -   | dB   |
|                       | L/L-accent standard;<br>PC / SC1 ratio for start of<br>audio output clipping; AM;<br>m = 100 %; related to mean<br>SC1 | -                                                                                                 | 9   | -    | dB  |      |
|                       |                                                                                                                        | FM radio; 30 % modulation<br>degree related to ±22.5 kHz<br>peak deviation before<br>pre-emphasis | -   | 9    | -   | dB   |
| $\tau_{deemp}$        | de-emphasis time constant                                                                                              | M/N standard (mono);<br>FM radio USA                                                              | -   | 75   | -   | μS   |
|                       |                                                                                                                        | B/G/H, I, D/K standard;<br>FM radio Europe                                                        | -   | 50   | -   | μS   |
| B <sub>-3dB</sub>     | -3 dB bandwidth                                                                                                        | audio low-pass filter                                                                             |     |      |     |      |
|                       |                                                                                                                        | L/L-accent standard                                                                               | -   | 30   | -   | kHz  |
|                       |                                                                                                                        | M-BTSC standard                                                                                   | -   | 140  | -   | kHz  |
| THD                   | total harmonic distortion                                                                                              | FM; for 50 kHz deviation<br>before pre-emphasis (25 kHz<br>for M standard)                        | -   | 0.15 | 0.3 | %    |
|                       |                                                                                                                        | AM; m = 80 %                                                                                      | -   | 0.5  | 1   | %    |
| B <sub>AF(-3dB)</sub> | -3 dB AF bandwidth                                                                                                     | AM                                                                                                | 20  | 27   | -   | kHz  |
|                       |                                                                                                                        | FM                                                                                                | 40  | 50   | -   | kHz  |
| α <sub>AM</sub>       | AM suppression                                                                                                         | of FM demodulator;<br>AM: f = 1 kHz; m = 54 %<br>referenced to 27 kHz FM<br>deviation             | 40  | 51   | -   | dB   |

## Digital global standard low IF demodulator for analog TV and FM radio

#### Table 64. Characteristics ...continued

Power supplies 3.3 V, 1.2 V;  $T_{amb} = 25 \, ^{\circ}C$ ; PC/SC1 for L and  $M = 10 \, dB$ , all others 13 dB; nominal residual picture carrier of 3 % for L/L', 10 % for M, 10 % for B/G, 12.5 % for D/K, 20 % for I; FM/AM modulation = 54 %, 1 kHz modulation frequency; measured in application PCB (see Figure 22 and Figure 23) with 16 MHz crystal frequency, terminated with 75  $\Omega$  (CVBS) and 1 k $\Omega$  (SSIF/audio). Operation mode set via easy programming (Section 9.3.1), otherwise stated. Low IF input signal at -3dB full scale, input frequencies as defined under row header IF input.

| Symbol                 | Parameter                            | Conditions                                                                                                                                                   | Min  | Тур | Мах | Unit |
|------------------------|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|-----|------|
| (S/N) <sub>w(AF)</sub> | AF weighted<br>signal-to-noise ratio | via internal mono sound<br>demodulator;<br><i>"ITU-R BS.468-4"</i> , FM mode<br>related to 27 kHz deviation<br>before pre-emphasis; 10 %<br>residual PC; SC1 |      |     |     |      |
|                        |                                      | black picture                                                                                                                                                | 52   | 54  | -   | dB   |
|                        |                                      | flat field white picture                                                                                                                                     | 52   | 54  | -   | dB   |
|                        |                                      | 6 kHz sine wave picture                                                                                                                                      | 52   | 54  | -   | dB   |
|                        |                                      | 250 kHz square wave picture                                                                                                                                  | 52   | 54  | -   | dB   |
|                        |                                      | crosshatch picture                                                                                                                                           | 52   | 54  | -   | dB   |
|                        |                                      | color bar picture                                                                                                                                            | 52   | 54  | -   | dB   |
|                        |                                      | via internal mono sound<br>demodulator; (audio<br>gain +6 dB) <i>"ITU-R BS.468-4"</i> ;<br>AM; m = 54 %; 3 % residual<br>PC; SC1                             | [11] |     |     |      |
|                        |                                      | black picture                                                                                                                                                | 40   | 44  | -   | dB   |
|                        |                                      | flat field white picture                                                                                                                                     | 41   | 44  | -   | dB   |
|                        |                                      | color bar picture                                                                                                                                            | 40   | 44  | -   | dB   |
|                        |                                      | via internal mono sound<br>demodulator;<br><i>"ITU-R BS.468-4"</i> ;<br>FM Radio mode;<br>22.5 kHz deviation                                                 | -    | 45  | -   | dB   |

## Digital global standard low IF demodulator for analog TV and FM radio

#### Table 64. Characteristics ...continued

Power supplies 3.3 V, 1.2 V;  $T_{amb} = 25 \, ^{\circ}C$ ; PC/SC1 for L and  $M = 10 \, dB$ , all others 13 dB; nominal residual picture carrier of 3 % for L/L', 10 % for M, 10 % for B/G, 12.5 % for D/K, 20 % for I; FM/AM modulation = 54 %, 1 kHz modulation frequency; measured in application PCB (see Figure 22 and Figure 23) with 16 MHz crystal frequency, terminated with 75  $\Omega$  (CVBS) and 1 k $\Omega$  (SSIF/audio). Operation mode set via easy programming (Section 9.3.1), otherwise stated. Low IF input signal at -3dB full scale, input frequencies as defined under row header IF input.

| Symbol                  | Parameter                                                 | Conditions                                                                                                                                                           | Min                            | Тур | Max | Unit |    |
|-------------------------|-----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|-----|-----|------|----|
| (S/N) <sub>w(SC1)</sub> | first sound carrier weighted signal-to-noise ratio        | via external SSIF sound<br>demodulator in Dual mode;<br><i>"ITU-R BS.468-4"</i> ; FM mode<br>related to 27 kHz deviation<br>before pre-emphasis; 10 %<br>residual PC |                                |     |     |      |    |
|                         |                                                           | black picture                                                                                                                                                        | -                              | 58  | -   | dB   |    |
|                         |                                                           | flat field white picture                                                                                                                                             | -                              | 57  | -   | dB   |    |
|                         |                                                           | 6 kHz sine wave picture                                                                                                                                              | -                              | 57  | -   | dB   |    |
|                         |                                                           | 250 kHz square wave<br>picture                                                                                                                                       | -                              | 58  | -   | dB   |    |
|                         |                                                           | crosshatch picture                                                                                                                                                   | -                              | 52  | -   | dB   |    |
|                         |                                                           | color bar picture                                                                                                                                                    | -                              | 58  | -   | dB   |    |
|                         |                                                           | via SSIF sound demodulator;<br><i>"ITU-R BS.468-4"</i> ; AM;<br>m = 54 %; 3 % residual PC                                                                            |                                |     |     |      |    |
|                         |                                                           | black picture                                                                                                                                                        | -                              | 44  | -   | dB   |    |
|                         |                                                           | flat field white picture                                                                                                                                             | -                              | 44  | -   | dB   |    |
|                         |                                                           | color bar picture                                                                                                                                                    | -                              | 44  | -   | dB   |    |
| (S/N) <sub>w(SC2)</sub> | second sound carrier<br>weighted signal-to-noise<br>ratio | via external SSIF sound<br>demodulator in Dual mode;<br><i>"ITU-R BS.468-4"</i> ; FM mode<br>related to 27 kHz deviation<br>before pre-emphasis; 10 %<br>residual PC |                                |     |     |      |    |
|                         |                                                           | black picture                                                                                                                                                        | -                              | 56  | -   | dB   |    |
|                         |                                                           | flat field white picture                                                                                                                                             | -                              | 55  | -   | dB   |    |
|                         |                                                           | 6 kHz sine wave picture                                                                                                                                              | -                              | 55  | -   | dB   |    |
|                         |                                                           |                                                                                                                                                                      | 250 kHz square wave<br>picture | -   | 51  | -    | dB |
|                         |                                                           | crosshatch picture                                                                                                                                                   | -                              | 51  | -   | dB   |    |
|                         |                                                           | color bar picture                                                                                                                                                    | -                              | 56  | -   | dB   |    |
| (S/N) <sub>w</sub>      | weighted signal-to-noise<br>ratio                         | FM radio; via SSIF sound<br>demodulator in Mono mode;<br><i>"ITU-R BS.468-4"</i> ;<br>22.5 kHz deviation                                                             | -                              | 55  | -   | dB   |    |

#### Digital global standard low IF demodulator for analog TV and FM radio

#### Table 64. Characteristics ...continued

Power supplies 3.3 V, 1.2 V;  $T_{amb} = 25 \, ^{\circ}C$ ; PC/SC1 for L and  $M = 10 \, dB$ , all others 13 dB; nominal residual picture carrier of 3 % for L/L', 10 % for M, 10 % for B/G, 12.5 % for D/K, 20 % for I; FM/AM modulation = 54 %, 1 kHz modulation frequency; measured in application PCB (see Figure 22 and Figure 23) with 16 MHz crystal frequency, terminated with 75  $\Omega$  (CVBS) and 1 k $\Omega$  (SSIF/audio). Operation mode set via easy programming (Section 9.3.1), otherwise stated. Low IF input signal at -3dB full scale, input frequencies as defined under row header IF input.

| Symbol                  | Parameter                                 | Conditions                                                                                                      | Min          | Тур | Мах | Unit |
|-------------------------|-------------------------------------------|-----------------------------------------------------------------------------------------------------------------|--------------|-----|-----|------|
| PSRR                    | power supply rejection ratio              | f <sub>ripple</sub> = 70 Hz; 100 mV (p-p);<br>video signal: gray; level: 50 %;<br>TDA8296 stand alone           |              |     |     |      |
|                         |                                           | FM sound; 1.2 V                                                                                                 | -            | 80  | -   | dB   |
|                         |                                           | FM sound; 3.3 V                                                                                                 | <u>[8]</u> _ | 39  | -   | dB   |
|                         |                                           | AM sound; 1.2 V                                                                                                 | -            | 40  | -   | dB   |
|                         |                                           | AM sound; 3.3 V                                                                                                 | <u>[8]</u> _ | 38  | -   | dB   |
| $\alpha_{sup(f)L(unw)}$ | unwanted leakage<br>frequency suppression | related to SSIF (SC1) in<br>10 MHz to 200 MHz band<br>wanted signal (peak-to-peak)<br>and unwanted signal (RMS) | -            | 51  | -   | dB   |

[1] See Section 9.3.17 for PLL setting.

[2] Standard dependent located at 6.9 MHz, 7.9 MHz, 8.3 MHz and 9.25 MHz.

[3] The pull-in range can be doubled to ±1660 kHz by I<sup>2</sup>C-bus register like described in Table 16. Then the AFC read-out has 256 steps.

[4] To counteract a fast IF level reduction, the digital IF AGC loop has a speed-up circuit for positive video modulation.

- [5] In the ordinary system application, this slow response is counteracted by the fast digital IF AGC loop. ADC clipping is practically avoided by fast-attack AGC characteristic.
- [6] Graph differential gain versus temperature.

[7] HAD: 250 ns for M standard, 200 ns for others.

[8] The values given are measured with an IF AGC time constant of 5 Hz. For that, capacitor C7 in Figure 19 must be chosen 220 nF instead of 2.2 nF. Doing so, the PSRR on 3.3 V together with the tuner can be improved.

- [9] SC2 is not listed, but supported for all world standards.
- [10] At high deviation mode at D/K standard, IF frequency has to be programmed, that SIF frequency is higher than 500 kHz (default: 350 kHz).

[11] To set audio gain to +6 dB for internal sound demodulation, register 22h has to be programmed to 08h.

## **13. Application information**

## **13.1 Typical application**



## 13.1.1 IF input application





## 13.2 Detailed application diagrams

## 13.2.1 Main application diagram



## **13.2.2 75** $\Omega$ application

This is the reference application for the data sheet characteristic.



## **13.2.3 100** $\Omega$ application





## 13.2.4 Buffer application

## 13.2.5 Layout recommendations



# **TDA8296**

Digital global standard low IF demodulator for analog TV and FM radio



## **13.3 DAC connection**

The video and sound output signals are converted from IC internal digital domain to analog output signal domain by digital controlled current sources. therefore the Digital to Analog Conversion (DAC) is based on controlled current sources. the current sources of the video and sound DACs are operating in differential mode. Even though differential mode can be used, the typical application use case is single ended. Each output of the differential pair needs to be terminated by the same impedance to ground. The termination impedance converts the DAC output current to signal voltage. The full scale DAC current is defined by application resistor  $R_{RSET}$  (connected between pin RSET and ground). Typical values of  $R_{RSET}$  are 1 k $\Omega$  and 2 k $\Omega$ . Additionally the full scale DAC current can be adjusted between 50% and 100% via register 0x35h (bits B\_DA\_V[5:0]) and via register 0x36h (bits B\_DA\_S[5:0]).

The full scale current is application dependent and needs to be matched to the termination (output voltage is product of DAC current and termination impedance value). The nominal peak-peak signal voltage should not exceed  $1V_{pp}$ . The sum of AC an DC signal should not exceed 1.5V single ended.

The following relation gives the value of the full-scale current  $I_{FS}$  in function of the bias resistance value and value of B\_DA\_V[5:0] (part of register 0x35h) and value of B\_DA\_S[5:0] (part of register 0x36h) (B\_DA\_V or B\_DA\_S):

$$I_{FS} = \frac{1.216 \, V_{RSET}}{R_{RSET}} \times \frac{1}{5} \times \frac{64 + B_{DA} V/S}{48} \times 64 \tag{2}$$

 $0 \leq B\_DA\_V/S \leq 63$ 

For programming of B\_DA\_V see <u>Table 50</u>, for B\_DA\_S see <u>Table 51</u>.



The DAC signal range used for CVBS and sound signal is reduced to provide headroom. The signal headroom is shown in <u>Figure 29</u> and <u>Figure 30</u>. The full scale DAC current corresponds to digital input value of 1034. For the pins VIOUT\_P and SIOUT\_P the corresponding signal shapes of CVBS and sound signal can be mapped linear to the full scale DAC current. For the CVBS signal the sync level is fixed, the white level depends also on register value CVBS\_LVL[7:0]. For the sound signal the DC level is fixed.

# **TDA8296**

Digital global standard low IF demodulator for analog TV and FM radio





Application hints for DAC supply: it is required to use de-coupling capacitors at  $V_{DDA(DAC1)(3V3)}$  and  $V_{DDA(DAC2)(3V3)}$  supplies of > 100nF. A decoupling capacitor at pin RSET is not allowed. The component  $R_{RSET}$  should be placed close to the chip.

## **13.4 ADC connection**

The input signals of the ADC (IF\_POS and IF\_NEG) can be either AC coupled by means of two capacitors or connected directly to the inputs (DC coupled). In case of AC coupling, the DCIN bit (see <u>Table 48</u>) should be set to logic 0, which enables the internal resistive dividers between  $V_{DDA(ADC)(1V2)}$  and  $V_{SSD1}$  to take care of the correct DC biasing of the input signals.

In case the input signal is DC coupled, the input resistor network can be switched off by setting the DCIN bit to logic 1. When using the ADC in this mode, the Common mode level of the input signal should be at  $(0.5 / 1.2) \times V_{DDA(ADC)(1V2)} \pm 200$  mV.

Please note that during power-down the DC biasing network at the input will be switched off in order to reduce current consumption. During Sleep mode however the resistor network will remain active.

## 13.5 Reset operation

#### 13.5.1 Hardware reset



After a hardware reset, the registers are set to default (power-on reset values) according to Table 9. M/N standard is the default standard.

### 13.5.2 Software reset

A software reset can be done each time something has been programmed. The software reset does not affect the content of the registers but clears the flip-flops in the design. For the activation of the software reset see <u>Table 47</u> bit CLB.

## **13.6 Application hints**

The DAC application can be adapted to a wide range of application needs. The data sheet describes 3 different use cases as shown in Figure 23 to Figure 25.

The default application (also used for specification) is shown in Figure 23. This application supports 75  $\Omega$  DC termination for the video CVBS and > 1 k $\Omega$  AC/DC termination for the SSIF or mono audio sound signal. This application is e.g. preferred for device evaluation.

In applications, where the impedance of the CVBS termination is high (e.g. >1 k $\Omega$ ), which is normally the case with audio/video processor, the video and sound DAC can operate with significant lower current. An application proposal (which leads to reduced power consumption) is shown in Figure 24.

For application requirements, where both, connections to audio/video processor (with input impedance >1 k $\Omega$ ) and 75  $\Omega$  termination (e.g. to SCART output), are needed in parallel, a buffer application can be used as sown in Figure 25).

## 13.7 Crystal connection

The typical crystal frequency value is 16 MHz. The values of the passive components depend on crystal manufacturer. The oscillator can be set in two configurations depending on the origin of the crystal. Figure 32 describes the case of an crystal shared with the tuner and the TDA8296 (Slave mode), Figure 33 the case of an crystal dedicated to the TDA8296 (Oscillator mode).



In Oscillator mode, only a crystal and the load capacitances C1 and C2 need to be connected externally since the feedback resistance is integrated on chip. For an accurate time reference it is advised to use the load capacitors as specified in <u>Table 65</u>. C<sub>L</sub> is the typical load capacitance of the crystal and is usually specified by the crystal manufacturer.

| Table 65. | Crystal parameters | together with | external components |
|-----------|--------------------|---------------|---------------------|
|-----------|--------------------|---------------|---------------------|

| Fundamental              | Crystal load<br>capacitance<br>C <sub>L(xtal)</sub> (pF) | Crystal series<br>resistance<br>R <sub>s(xtal)</sub> (Ω) | External load capacitors |         |  |
|--------------------------|----------------------------------------------------------|----------------------------------------------------------|--------------------------|---------|--|
| oscillation<br>frequency |                                                          |                                                          | C1 (pF)                  | C2 (pF) |  |
| 1 MHz to 5 MHz           | 10                                                       | < 300                                                    | 18                       | 18      |  |
|                          | 20                                                       | < 300                                                    | 39                       | 39      |  |
|                          | 30                                                       | < 300                                                    | 56                       | 56      |  |
| 5 MHz to 10 MHz          | 10                                                       | < 300                                                    | 18                       | 18      |  |
|                          | 20                                                       | < 200                                                    | 39                       | 39      |  |
|                          | 30                                                       | < 100                                                    | 56                       | 56      |  |

TDA8296

72 of 87

#### Digital global standard low IF demodulator for analog TV and FM radio

| Table 65. Crystal parameters together with external componentscontinued |                                          |                                        |                          |         |  |  |
|-------------------------------------------------------------------------|------------------------------------------|----------------------------------------|--------------------------|---------|--|--|
| Fundamental                                                             | Crystal load                             | Crystal series                         | External load capacitors |         |  |  |
| oscillation<br>frequency                                                | capacitance<br>C <sub>L(xtal)</sub> (pF) | resistance<br>R <sub>s(xtal)</sub> (Ω) | C1 (pF)                  | C2 (pF) |  |  |
| 10 MHz to<br>15 MHz                                                     | 10                                       | < 160                                  | 18                       | 18      |  |  |
|                                                                         | 20                                       | < 60                                   | 39                       | 39      |  |  |
| 15 MHz to<br>20 MHz                                                     | 10                                       | < 80                                   | 18                       | 18      |  |  |

 Table 65.
 Crystal parameters together with external components ...continued

## **13.8 Alternative ADC sampling rates**

In combination with a tuner front-end an alternative ADC sampling rates could be necessary. Please refer to Table 66

The default register setting is adapted to 16 MHz reference frequency (either from crystal or external source) and a nominal  $f_{ADC} = 54$  MHz. In case of crosstalk of clock related signals (e.g. n × 54 MHz) into the RF input of connected tuner circuit, the potential disturbance of the wanted TV channel can be avoided by switching to the alternative ADC clock frequencies of 50.75 MHz or 57.25 MHz.

#### Table 66.Alternative ADC clocks

| Frequencies    |            |            |            |
|----------------|------------|------------|------------|
| ADC SR         | 50.75 MHz  | 54.00 MHz  | 57.25 MHz  |
| Clock PLL      | 101.50 MHz | 108.00 MHz | 114.50 MHz |
| Xtal frequency | 16.00 MHz  | 16.00 MHz  | 16.00 MHz  |
| Divider        |            |            |            |
| Μ              | 203        | 27         | 229        |
| Ν              | 16         | 2          | 16         |
| P              | 2          | 2          | 2          |
| Registers      |            |            |            |
| Register 2Bh   | 01h        | 01h        | 02h        |
| Register 38h   | 23h        | 23h        | 23h        |
| Register 3Eh   | 63h        | 63h        | 63h        |
| Register 3Fh   | 01h        | 01h        | 01h        |
| Register 40h   | CAh        | 1Ah        | E4h        |
| Register 41h   | 1Eh        | 02h        | 1Eh        |
| Register 41h   | 61h        | 61h        | 61h        |

Product data sheet

# 14. Test information

## 14.1 Boundary scan interface ("IEEE Std. 1149.1")

The TDA8296 implements a boundary scan architecture to allow access to, and control of, board test support features within integrated circuits through a TAP. The TAP controller is a synchronous state machine that controls the sequence of operations on the TAP circuitry when the TMS signal changes. All state transitions occur on the basis of the TMS value on the rising edge of TCK. The instruction register is a shift register based design. It decodes the test to be performed and/or the test data register to be accessed. The instructions are shifted into the register through the TDI and are latched as the current instruction at the completion of the shifting process. The TDA8296 boundary scan architecture includes: a TAP controller, a scannable instruction register and three scannable test data registers: a boundary scan register, a device ID register, and a bypass register.

The supported instructions are: EXTEST, IDCODE, SAMPLE, INTEST, CLAMP, HIGHZ and BYPASS.

The boundary scan register is composed of 16 cells (see <u>Table 67</u>). Each cell is associated either to an input pad, an output pad, a bidirectional pad or to the bidirectional or 3-state command itself. All cells are of 'observe and control' type.

The device ID register is a 32-bit identification register that is included in the scan register itself and contains the ID number. It is a fixed value that identifies the chip.

ID number structure is:

ID version [3:0] = 1h ID part number [15:0] = 224Ch ID manufacturer [11:1] = 015h ID mandatory [0] = 1h IDCODE [31:0] = 1224 C02Bh

When the boundary scan function is not used, please connect the four dedicated input pins (TRST\_N, TCK, TDI and TMS) to GND.

# **TDA8296**

### Digital global standard low IF demodulator for analog TV and FM radio



# Table 67. Boundary scan register list

| Pad signal | Chain position | Pad type | Scan type       | Control signal |
|------------|----------------|----------|-----------------|----------------|
| IF_AGC     | [1]            | Bidir    | control/observe | U1.vagc_cmd    |
|            | [2]            | Ctrl     | control/observe | U1.vagc_cmd    |
| GPIO0      | [3]            | Bidir    | control/observe | U1.gpio0_cmd   |
|            | [4]            | Ctrl     | control/observe | U1.gpio0_cmd   |
| GPIO1      | [5]            | Bidir    | control/observe | U1.gpio1_cmd   |
|            | [6]            | Ctrl     | control/observe | U1.gpio1_cmd   |
| GPIO2      | [7]            | Bidir    | control/observe | U1.gpio2_cmd   |
|            | [8]            | Ctrl     | control/observe | U1.gpio2_cmd   |
| SDA        | [9]            | Bidir    | control/observe | U1.sda_cmd     |
|            | [10]           | Ctrl     | control/observe | U1.sda_cmd     |
| SCL        | [11]           | input    | control/observe | -              |
| RST_N      | [12]           | input    | control/observe | -              |
| SADDR1     | [13]           | Ctrl     | control/observe | U1.saddr1_cmd  |
|            | [14]           | Bidir    | control/observe | U1.saddr1_cmd  |
| SADDR0     | [15]           | Ctrl     | control/observe | U0.saddr1_cmd  |
|            | [16]           | Bidir    | control/observe | U0.saddr1_cmd  |

TDA8296 Product data sheet © NXP B.V. 2011. All rights reserved.

# **TDA8296**

# Digital global standard low IF demodulator for analog TV and FM radio

|                     | Boundary Scan electrical characteristics |             |     |     |     |      |
|---------------------|------------------------------------------|-------------|-----|-----|-----|------|
| Symbol              | Parameter                                | Conditions  | Min | Тур | Max | Unit |
| T <sub>cy</sub>     | cycle time                               | TCK         | 25  | -   | -   | ns   |
| t <sub>su</sub>     | set-up time                              | TDI and TMS | 0   | -   | -   | ns   |
| t <sub>h</sub>      | hold time                                | TDI and TMS | 4   | -   | -   | ns   |
| t <sub>d(TDO)</sub> | delay time on pin TDO                    | on 50 pF    | -   | -   | 12  | ns   |





**TDA8296** 

Digital global standard low IF demodulator for analog TV and FM radio

# 15. Package outline



### Fig 36. Package outline SOT618-1 (HVQFN40)

All information provided in this document is subject to legal disclaimers.

# **16. Soldering of SMD packages**

This text provides a very brief insight into a complex technology. A more in-depth account of soldering ICs can be found in Application Note *AN10365 "Surface mount reflow soldering description"*.

# 16.1 Introduction to soldering

Soldering is one of the most common methods through which packages are attached to Printed Circuit Boards (PCBs), to form electrical circuits. The soldered joint provides both the mechanical and the electrical connection. There is no single soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and Surface Mount Devices (SMDs) are mixed on one printed wiring board; however, it is not suitable for fine pitch SMDs. Reflow soldering is ideal for the small pitches and high densities that come with increased miniaturization.

# 16.2 Wave and reflow soldering

Wave soldering is a joining technology in which the joints are made by solder coming from a standing wave of liquid solder. The wave soldering process is suitable for the following:

- Through-hole components
- Leaded or leadless SMDs, which are glued to the surface of the printed circuit board

Not all SMDs can be wave soldered. Packages with solder balls, and some leadless packages which have solder lands underneath the body, cannot be wave soldered. Also, leaded SMDs with leads having a pitch smaller than ~0.6 mm cannot be wave soldered, due to an increased probability of bridging.

The reflow soldering process involves applying solder paste to a board, followed by component placement and exposure to a temperature profile. Leaded packages, packages with solder balls, and leadless packages are all reflow solderable.

Key characteristics in both wave and reflow soldering are:

- Board specifications, including the board finish, solder masks and vias
- Package footprints, including solder thieves and orientation
- The moisture sensitivity level of the packages
- Package placement
- Inspection and repair
- Lead-free soldering versus SnPb soldering

## 16.3 Wave soldering

Key characteristics in wave soldering are:

- Process issues, such as application of adhesive and flux, clinching of leads, board transport, the solder wave parameters, and the time during which components are exposed to the wave
- Solder bath specifications, including temperature and impurities

#### Digital global standard low IF demodulator for analog TV and FM radio

## 16.4 Reflow soldering

Key characteristics in reflow soldering are:

- Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to higher minimum peak temperatures (see <u>Figure 37</u>) than a SnPb process, thus reducing the process window
- Solder paste printing issues including smearing, release, and adjusting the process window for a mix of large and small components on one board
- Reflow temperature profile; this profile includes preheat, reflow (in which the board is heated to the peak temperature) and cooling down. It is imperative that the peak temperature is high enough for the solder to make reliable solder joints (a solder paste characteristic). In addition, the peak temperature must be low enough that the packages and/or boards are not damaged. The peak temperature of the package depends on package thickness and volume and is classified in accordance with Table 69 and 70

#### Table 69. SnPb eutectic process (from J-STD-020C)

| Package thickness (mm) | Package reflow temperature (°C) |       |  |
|------------------------|---------------------------------|-------|--|
|                        | Volume (mm <sup>3</sup> )       |       |  |
|                        | < 350                           | ≥ 350 |  |
| < 2.5                  | 235                             | 220   |  |
| ≥ 2.5                  | 220                             | 220   |  |

#### Table 70. Lead-free process (from J-STD-020C)

| Package thickness (mm) | Package reflow temperature (°C) |             |        |  |  |
|------------------------|---------------------------------|-------------|--------|--|--|
|                        | Volume (mm <sup>3</sup> )       |             |        |  |  |
|                        | < 350                           | 350 to 2000 | > 2000 |  |  |
| < 1.6                  | 260                             | 260         | 260    |  |  |
| 1.6 to 2.5             | 260                             | 250         | 245    |  |  |
| > 2.5                  | 250                             | 245         | 245    |  |  |

Moisture sensitivity precautions, as indicated on the packing, must be respected at all times.

Studies have shown that small packages reach higher temperatures during reflow soldering, see Figure 37.

# **TDA8296**

Digital global standard low IF demodulator for analog TV and FM radio



For further information on temperature profiles, refer to Application Note *AN10365* "Surface mount reflow soldering description".

# **17. Abbreviations**

| Table 71. | Abbreviations                           |
|-----------|-----------------------------------------|
| Acronym   | Description                             |
| ADC       | Analog-to-Digital Converter             |
| AFC       | Automatic Frequency Control             |
| AGC       | Automatic Gain Control                  |
| CC        | Color Carrier                           |
| CMOS      | Complementary Metal-Oxide Semiconductor |
| CORDIC    | COordinate Rotation DIgital Computer    |
| CVBS      | Color Video Blanking Signal             |
| DAC       | Digital-to-Analog Converter             |
| DTO       | Digitally Tuned Oscillator              |
| DVD       | Digital Versatile Disc                  |
| FIR       | Finite Impulse Response                 |
| FPLL      | Frequency Phase-Locked Loop             |
| FS        | Full Scale                              |
| GPIO      | General Purpose Input Output            |
| H/V       | Horizontal and Vertical                 |
| HAD       | Half Amplitude Duration                 |
| IC        | Integrated Circuit                      |
| ID        | IDentification                          |
| IF        | Intermediate Frequency                  |

80 of 87

# **TDA8296**

# Digital global standard low IF demodulator for analog TV and FM radio

| Table 71. | Abbreviations continued                                               |
|-----------|-----------------------------------------------------------------------|
| Acronym   | Description                                                           |
| NPC       | Neighbor Picture Carrier                                              |
| NSC       | Neighbor Sound Carrier                                                |
| PC        | Picture Carrier                                                       |
| PCB       | Printed-Circuit Board                                                 |
| PLL       | Phase-Locked Loop                                                     |
| POR       | Power-On Reset                                                        |
| PWM       | Pulse Width Modulation                                                |
| QSS       | Quasi Split Sound                                                     |
| SAW       | Surface Acoustic Wave                                                 |
| SC        | Sound Carrier                                                         |
| SCART     | Syndicat des Constructeurs d'Appareils Radiorécepteurs et Téléviseurs |
|           | Radio and Television Receiver Manufacturers' Association              |
| SMD       | Surface Mounted Device                                                |
| SSIF      | Second Sound Intermediate Frequency                                   |
| TAP       | Test Access Port                                                      |
| VITS      | Vertical Interval Test Signal                                         |

# **18. Revision history**

| Table 72.   Revision history |              |                    |               |            |  |
|------------------------------|--------------|--------------------|---------------|------------|--|
| Document ID                  | Release date | Data sheet status  | Change notice | Supersedes |  |
| TDA8296 v.1                  | 20110303     | Product data sheet | -             | -          |  |

# **19. Legal information**

## **19.1 Data sheet status**

| Document status[1][2]          | Product status <sup>[3]</sup> | Definition                                                                            |
|--------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>.

## **19.2 Definitions**

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

# 19.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from national authorities.

TDA8296

82 of 87

# **TDA8296**

## Digital global standard low IF demodulator for analog TV and FM radio

**Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

**Non-automotive qualified products** — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond

NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

# 19.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

I<sup>2</sup>C-bus — logo is a trademark of NXP B.V.

Silicon Tuner — is a trademark of NXP B.V.

# 20. Contact information

For more information, please visit: <a href="http://www.nxp.com">http://www.nxp.com</a>

For sales office addresses, please send an email to: salesaddresses@nxp.com

TDA8296

83 of 87

# **TDA8296**

# Digital global standard low IF demodulator for analog TV and FM radio

# 21. Tables

| Table 1.<br>Table 2. | Quick reference data                      |
|----------------------|-------------------------------------------|
| Table 3.             | Pin allocation table                      |
| Table 4.             | Pin description                           |
| Table 5.             | Pin type description                      |
| Table 6.             | Address format                            |
| Table 7.             | I <sup>2</sup> C-bus transfer description |
| Table 8.             | I <sup>2</sup> C-bus transfer description |
| Table 9.             | I <sup>2</sup> C-bus register reference   |
| Table 10.            | l <sup>2</sup> C-bus registers            |
| Table 11.            | STANDARD register (address 00h)           |
|                      | bit description                           |
| Table 12.            | EASY_PROG register (address 01h)          |
|                      | bit description                           |
| Table 13.            | Easy programming values                   |
| Table 14.            |                                           |
|                      | bit description                           |
| Table 15.            | ADC_HEADR register (address 03h)          |
|                      | bit description                           |
| Table 16.            | PC_PLL_FUNC register (address 04h)        |
|                      | bit description                           |
| Table 17.            | DTO_PC_LOW, DTO_PC_MID and                |
|                      | DTO_PC_HIGH register                      |
|                      | (address 09h to 0Bh) bit description      |
| Tabla 18             | Values of DTO_PC per TV standard          |
|                      | at 54 MHz sampling frequency              |
| Table 19.            | DTO_SC_LOW, DTO_SC_MID and                |
|                      | DTO_SC_HIGH register (address 0Ch to 0Eh) |
|                      | bit description                           |
| Table 20.            | Values for SSIF mode at 54 MHz sampling   |
|                      | frequency                                 |
| Table 21.            | FILTERS_1 register (address 0Fh)          |
|                      | bit description                           |
| Table 22.            | FILTERS_2 register (address 10h)          |
|                      | bit description                           |
| Table 23.            | GRP_DELAY register (address 11h)          |
|                      | bit description                           |
| Table 24.            | D_IF_AGC_SET_1 register (address 12h)     |
|                      | bit description                           |
| Table 25.            |                                           |
|                      | bit description                           |
| Toble 26             | T_IF_AGC_SET register (address 15h)       |
| Table 26.            |                                           |
| Table 07             | •                                         |
| Table 27.            | T_IF_AGC_LIM register (address 16h)       |
| Table 00             | bit description                           |
| Table 28.            | T_IF_AGC_FORCE register (address 17h)     |
| Table 00             | bit description                           |
| Table 29.            | V_SYNC_DEL register (address 1Ch)         |

| <b>T</b> 1 1 00  | bit description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 4        |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| Table 30.        | CVBS_SET register (address 1Dh)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |          |
| <b>T</b> 1 1 0 4 | bit description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 4        |
| Table 31.        | CVBS_LEVEL register (address 1Eh)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | _        |
|                  | bit description3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 5        |
| Table 32.        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |          |
|                  | bit description3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 5        |
| Table 33.        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |          |
|                  | bit description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 6        |
| Table 34.        | <u> </u>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |          |
|                  | bit description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 6        |
| Table 35.        | SOUNDSET_2 register (address 21h)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |          |
|                  | bit description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 7        |
| Table 36.        | SOUND_LEVEL register (address 22h)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |          |
|                  | bit description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 8        |
| Table 37.        | SSIF_LEVEL register (address 23h)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |          |
|                  | bit description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 9        |
| Table 38.        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | -        |
|                  | bit description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0        |
| Table 39.        | AFC register (address 25h) bit description 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |          |
| Table 40.        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | ·        |
|                  | value                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 1        |
| Table 41.        | HVPLL_STAT register (address 26h)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |          |
|                  | bit description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 2        |
| Table 42.        | D_IF_AGC_STAT register (address 27h)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | -        |
|                  | bit description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | ຸ        |
| Table 43.        | T_IF_AGC_STAT register (address 28h)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0        |
|                  | bit description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | z        |
| Table 44.        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 5        |
|                  | bit description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 2        |
| Table 45.        | · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · ~ _ ~ | 3        |
| Table 45.        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | <u>م</u> |
|                  | bit description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 3        |
| Table 46.        | IDENTITY register (address 2Fh)<br>bit description                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | ~        |
| T-1-1- 47        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 3        |
| Table 47.        | CLB_STDBY register (address 30h)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | ~        |
| <b>T</b> 1 1 40  | bit description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 3        |
| Table 48.        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |          |
|                  | bit description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 4        |
| Table 49.        | ADC_CTL_2 register (address 34h)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |          |
|                  | bit description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 4        |
| Table 50.        | VIDEODAC_CTL register (address 35h)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |          |
|                  | bit description4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 5        |
| Table 51.        | _ 5 ( )                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |          |
|                  | bit description4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 6        |
| Table 52.        | DAC_REF_CLK_CTL register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |          |
|                  | (address 37h) bit description 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 6        |
| Table 53.        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |          |
|                  | and PLL_REG10 register (address 3Fh to 42h)                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |          |
|                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |          |

### continued >>

# **TDA8296**

# Digital global standard low IF demodulator for analog TV and FM radio

|           | bit description46                          |
|-----------|--------------------------------------------|
| Table 54. | GPIOREG_0 register (address 44h)           |
|           | bit description                            |
| Table 55. | GPIOREG_1 register (address 45h)           |
|           | bit description                            |
| Table 56. | HVPLL signal configuration48               |
| Table 57. | GPIOREG_2 register (address 46h)           |
|           | bit description                            |
| Table 58. | GD_EQ_SECTx_C1 and GD_EQ_SECTx_C2          |
|           | (x = 1 to 4) register (address 4Bh to 52h) |
|           | bit description                            |
| Table 59. | Coefficients used in group delay equalizer |
|           | example                                    |
| Table 60. | CVBS_EQ_COEFx_LOW and                      |
|           | $CVBS_EQ_COEFx_HIGH$ (x = 0 to 5) register |
|           | (address 57h to 62h) bit description50     |
| Table 61. | Coefficients used in video equalizer       |
|           | example                                    |
|           | Limiting values                            |
|           | Thermal characteristics                    |
| Table 64. | Characteristics                            |
| Table 65. | Crystal parameters together with external  |
|           | components                                 |
| Table 66. | Alternative ADC clocks                     |
| Table 67. |                                            |
| Table 68. | Boundary scan electrical characteristics76 |
| Table 69. |                                            |
| Table 70. | Lead-free process (from J-STD-020C)79      |
| Table 71. | Abbreviations                              |
| Table 72. | Revision history                           |

# **TDA8296**

Digital global standard low IF demodulator for analog TV and FM radio

# 22. Figures

| Fig 1.<br>Fig 2.      | Functional diagram of TDA8296                    |
|-----------------------|--------------------------------------------------|
| Fig 3.                | I <sup>2</sup> C-bus Write mode                  |
| Fig 4.<br>Fig 5.      | Examples I <sup>2</sup> C-bus Write mode         |
|                       | Example I <sup>2</sup> C-bus Read mode14         |
| Fig 6.                | TDA8296 DTO_PC characteristic                    |
| Fig 7.                | TDA8296 DTO_PC characteristic                    |
| Fig 8.                | Video low-pass filters for sound carrier         |
| Fig 9.                |                                                  |
| Fig 10.               | suppression                                      |
| Fig TU.               | suppression                                      |
| Fig 11.               | Video low pass frequency response in             |
| FIG IT.               | smooth roll off or low ripple mode               |
| Fig 12.               | SSIF and FM radio band-pass filters              |
| 1 lg 12.              | (center frequency 5.5 MHz chosen)                |
| Fig 13.               | Video equalizer curves                           |
| Fig 14.               | TDA8296 SSIF characteristic versus $C_S$         |
| i ig i <del>i</del> . | (refer to Figure 23) typical values; termination |
|                       | $75 \Omega$ and 1 k $\Omega$ in parallel         |
| Fig 15.               | TDA8296 AFC characteristic                       |
| Fig 16.               | Internal low IF frequency response in front      |
| 1 ig 10.              | of the VIF demodulator                           |
| Fig 17.               | Example for the programmable group delay         |
| i ig i /.             | equalizer                                        |
| Fig 18.               | Example for the programmable video               |
| 1 ig 10.              | equalizer                                        |
| Fig 19.               | Typical application of TDA8296                   |
| Fig 20.               | IF input application for interlacing TDA1827x64  |
| Fig 21.               | IF input application                             |
| Fig 22.               | Main application diagram                         |
| Fig 23.               | 75 Ω load                                        |
| Fig 24.               | High ohmic load                                  |
| Fig 25.               | Buffer application with 75 $\Omega$ load         |
| Fig 26.               | PCB pattern using circuit diagrams               |
|                       | of Figure 20, Figure 22, Figure 23 and 16 MHz    |
|                       | reference from XTAL                              |
| Fig 27.               | PCB pattern using circuit diagrams               |
|                       | of Figure 20, Figure 22, Figure 23               |
|                       | and 16 MHz reference from master                 |
| Fig 28.               | TDA8296 calculated DAC characteristic            |
| Fig 29.               | Internal CVBS signal in front of video DAC       |
|                       | (typical characteristic)                         |
| Fig 30.               | Internal SSIF signal in front of sound DAC       |
|                       | (typical characteristic, also dependent on       |
|                       | SSIF_LVL[7:0] at address 23h)70                  |
| Fig 31.               | Hardware reset operation71                       |
| Fig 32.               | Reference clock application                      |
| Fig 33.               | Oscillator application                           |
| Fig 34.               | Boundary scan block diagram                      |
| Fig 35.               | Boundary scan timing diagram                     |
| Fig 36.               | Package outline SOT618-1 (HVQFN40)77             |
| Fig 37.               | Temperature profiles for large and small         |
|                       | components                                       |

# **TDA8296**

Digital global standard low IF demodulator for analog TV and FM radio

# 23. Contents

| 1       | General description 1                                    |
|---------|----------------------------------------------------------|
| 2       | Features and benefits 1                                  |
| 3       | Applications 2                                           |
| 4       | Quick reference data 3                                   |
| 5       | Ordering information 5                                   |
| 6       | Functional diagram 6                                     |
| 7       | Pinning information                                      |
| 7.1     | Pinning                                                  |
| 7.2     | Pin description                                          |
| 8       | Functional description 10                                |
| 8.1     | IF ADC 10                                                |
| 8.2     | Filters                                                  |
| 8.3     | PLL demodulator 10                                       |
| 8.4     | Nyquist filter, video low-pass filter, video             |
|         | and group delay equalizer, video leveling 10             |
| 8.5     | Upsampler and video DAC 11                               |
| 8.6     | SSIF/mono sound processing 11                            |
| 8.7     | Tuner IF AGC 11                                          |
| 8.8     | Digital IF AGC 12                                        |
| 8.9     | Clock generation                                         |
| 9       | I <sup>2</sup> C-bus control 12                          |
| 9.1     | Protocol of the I <sup>2</sup> C-bus serial interface 12 |
| 9.1.1   | Write mode                                               |
| 9.1.2   | Read mode                                                |
| 9.2     | Register overview                                        |
| 9.3     | Register description 23                                  |
| 9.3.1   | Standard setting with easy programming 23                |
| 9.3.2   | Diverse functions (includes tuner IF AGC                 |
|         | Pin mode)                                                |
| 9.3.3   | ADC headroom 25                                          |
| 9.3.4   | Picture carrier PLL functions                            |
| 9.3.5   | Picture and sound carrier DTO                            |
| 9.3.6   | Filter settings 28                                       |
| 9.3.7   | Group delay equalization                                 |
| 9.3.8   | Digital IF AGC functions 32                              |
| 9.3.9   | Tuner IF AGC functions    32                             |
| 9.3.10  | V-sync adjustment 34                                     |
| 9.3.11  | CVBS settings 34                                         |
| 9.3.12  | SSIF and mono sound settings 36                          |
| 9.3.13  | Status registers: ADC saturation, AFC,                   |
| 0.0.4.4 | H/V PLL and AGC                                          |
| 9.3.14  | Chip identification and Standby mode 43                  |
| 9.3.15  | ADC control                                              |
| 9.3.16  | Video and sound DAC control                              |
| 9.3.17  | Clock generation (PLL and crystal oscillator) . 46       |
| 9.3.18  | GPIOs 47                                                 |

| 9.3.19       | Special equalizer functions for group |          |
|--------------|---------------------------------------|----------|
|              | delay and video (CVBS)                | 49       |
| 10           | Limiting values                       | 53       |
| 11           | Thermal characteristics               | 53       |
| 12           | Characteristics                       | 54       |
| 13           | Application information               | 64       |
| 13.1         | Typical application                   | 64       |
| 13.1.1       | IF input application                  | 64       |
| 13.2         | Detailed application diagrams         | 65       |
| 13.2.1       | Main application diagram              | 65       |
| 13.2.2       | 75 W application                      | 66       |
| 13.2.3       | 100 W application                     | 66       |
| 13.2.4       | Buffer application                    | 67       |
| 13.2.5       | Layout recommendations                | 67       |
| 13.3         | DAC connection                        | 68       |
| 13.4         | ADC connection                        | 71       |
| 13.5         | Reset operation                       | 71       |
| 13.5.1       | Hardware reset                        | 71       |
| 13.5.2       | Software reset                        | 71       |
| 13.6<br>13.7 | Application hints                     | 71<br>72 |
| 13.7         | Crystal connection                    | 73       |
|              |                                       |          |
| 14           | Test information                      | 74       |
| 14.1         | Boundary scan interface               | 74       |
|              | ("IEEE Std. 1149.1")                  | 74       |
| 15           | Package outline                       | 77       |
| 16           | Soldering of SMD packages             | 78       |
| 16.1         | Introduction to soldering             | 78       |
| 16.2         | Wave and reflow soldering             | 78       |
| 16.3         | Wave soldering                        | 78       |
| 16.4         | Reflow soldering                      | 79       |
| 17           | Abbreviations                         | 80       |
| 18           | Revision history                      | 81       |
| 19           | Legal information                     | 82       |
| 19.1         | Data sheet status                     | 82       |
| 19.2         | Definitions                           | 82       |
| 19.3         | Disclaimers                           | 82       |
| 19.4         | Trademarks                            | 83       |
| 20           | Contact information                   | 83       |
| 21           | Tables                                | 84       |
| 22           | Figures                               | 86       |
| 23           | Contents                              | 87       |
|              |                                       |          |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

© NXP B.V. 2011.

#### All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 3 March 2011 Document identifier: TDA8296

# **Mouser Electronics**

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

NXP:

TDA8296HN/C1,518 TDA8296HN/C1,551 TDA8296HN/C1,557