

Is Now Part of



## ON Semiconductor ${ }^{\oplus}$

## To learn more about ON Semiconductor, please visit our website at www.onsemi.com

Please note: As part of the Fairchild Semiconductor integration, some of the Fairchild orderable part numbers will need to change in order to meet ON Semiconductor's system requirements. Since the ON Semiconductor product management systems do not have the ability to manage part nomenclature that utilizes an underscore ( $\_$), the underscore ( $\_$) in the Fairchild part numbers will be changed to a dash (-). This document may contain device numbers with an underscore (_). Please check the ON Semiconductor website to verify the updated device numbers. The most current and up-to-date ordering information can be found at www.onsemi.com. Please email any questions regarding the system integration to Fairchild questions@onsemi.com.

[^0]
# FSSD06－SDISDIO and MMC Two－Port Multiplexer 

## Features

－On Resistance Typically $4 \Omega, \mathrm{~V}_{\mathrm{DDH}}=2.7 \mathrm{~V}$
－ $\mathrm{f}_{\text {toggle }}$ ：＞120MHz
－Low On Capacitance：9pF Typical
－Low Power Consumption：1 14 A Maximum
－Conforms to Secure Digital（SD），Secure Digital I／O （SDIO），and Multimedia Card（MMC）Specifications
－Supports 1－Bit／4－Bit Host Controllers（ $\mathrm{V}_{\mathrm{DDH}}=1.65 \mathrm{~V}$ to 3.6 V ）Communicating with High－Voltage（2．7－3．6V） and Dual－Voltage Cards（1．65－1．95V，2．7－3．6V）
－ $\mathrm{V}_{\mathrm{DDH}}=1.65$ to $3.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{DDC} 1 / \mathrm{C} 2}=\mathrm{V}_{\mathrm{DDH}}$ to 3.6 V
－24－Lead MLP（ $3.5 \times 4.5 \mathrm{~mm}$ ）and UMLP Packages

## Applications

－Cell Phone，PDA，Digital Camera，Portable GPS
－LCD Monitor，Home Theater PC／TV，All－in－One Printer

## Description

The FSSD06 is a two－port multiplexer that allows Secure Digital（SD），Secure Digital I／O（SDIO），and Multimedia Card（MMC）host controllers to be expanded out to multiple cards or peripherals．This configuration enables the CMD，CLK，and $\mathrm{D}[3: 0$ ］signals to be multiplexed to dual－card peripherals．It is optimized for 1－bit／4－bit SD／ MMC applications．
The architecture includes the necessary bi－directional data and command transfer capability for single high－ voltage cards or dual－voltage supply cards．The clock path for the FSSD06 is a uni－directional buffer with an integrated pull－up for high－impedance mode．

Typical applications involve switching in portables and consumer applications：cell phones，digital cameras， home theater monitors，portable GPS units，and printers．

## Analog Symbol Diagram



Figure 1．Analog Symbol Diagram

## Ordering Information

| Part Number | Operating <br> Temperature Range | Package Description | Packing <br> Method |
| :---: | :---: | :--- | :---: |
| FSSD06BQX | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $24-L e a d ~ M o l d e d ~ L e a d l e s s ~ P a c k a g e ~(M L P), ~ J E D E C ~ M O-~$ <br> $220,3.5 \times 4.5 \mathrm{~mm}$ | Tape \＆Reel |
| FSSD06UMX | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $24-$ Lead Ultrathin Molded Leadless Package（UMLP） | Tape \＆Reel |

## Pin Configuration



Figure 2. MLP Pin Assignments


Figure 3. UMLP Pin Assignments

## Pin Definitions

| Name | Description |
| :--- | :--- |
| VDDH | Power Supply (Host ASIC) |
| VDDC1, VDDC2 | Power Supply (SDIO Peripheral Card Ports) |
| /OE | Output Enable (Active Low) |
| S | Select Pin |
| 1DAT[3:0], 2DAT[3:0], 1CMD, 2CMD | SDIO Card Ports |
| DAT[3:0], CMD | SDIO Common Ports |
| CLK, 1CLK, 2CLK | Clock Path Ports |

## Truth Table

| IOE | $\mathbf{S}$ | Function |
| :--- | :--- | :--- |
| LOW | LOW | CMD, CLK, DAT[3:0] connected to 1CMD, 1CLK, 1DAT[3:0]; 2CLK pulled HIGH via R PU |
| LOW | HIGH | CMD, CLK, DAT[3:0] connected to 2CMD, 2CLK, 2DAT[3:0]; 1CLK pulled HIGH via $R_{P U}$ |
| HIGH | X | All Ports High Impedance; 1CLK, 2CLK pulled HIGH via R PU |

## Typical Application Diagram



Figure 4. Typical Application Diagram

## Functional Description

The FSSD06 enables sharing the ASIC/baseband processor SDIO port(s) to two peripheral cards, providing bi-directional support for dual-voltage SD/SDIO or MMC cards available in the marketplace. Each SDIO port of the FSSD06 has its own supply rail, allowing peripheral cards with different supplies to be interfaced to the host. The peripheral card supplies must be equal or greater than the host to minimize power consumption. The independent $\mathrm{V}_{\mathrm{DDH}}, \mathrm{V}_{\mathrm{DDC} 1}$, and $\mathrm{V}_{\mathrm{DDC}}$ are defined by the supplies connected from the application Power Management ICs (PMICs) to the FSSD06. The clock path is a uni-directional buffered path rather than a bi-directional switch port.

## CMD, DAT Bus Pull-ups

The 1CMD, 2CMD, 1DAT[3:0], and 2DAT[3:0] ports do not have, internally, the system pull-up resistors as defined in the MMC or SD card system bus specifications. The system bus pull-up must be added external to the FSSD06. The value, within the specific specification limits, is a function of the individual application and type of card or peripheral connected. For SD card applications, the $R_{C M D}$ and $R_{\text {DAT }}$ pull-ups should be between $10 \mathrm{k} \Omega$ and $100 \mathrm{k} \Omega$. For MMC applications, the $R_{\text {CMD }}$ pull-ups should be between $4.7 \mathrm{k} \Omega$ and $100 \mathrm{k} \Omega$ and the $R_{\text {DAT }}$ pull-ups between $50 \mathrm{k} \Omega$ and $100 \mathrm{k} \Omega$. The card-side 1CMD, 2CMD, 1DAT[3:0], and 2DAT[3:0] outputs have a circuit that facilitates incident wave switching, so the external pull-up resistors ensure retention of the output high level.

The /OE pin can be used to place the 1CMD, 2CMD, 1DAT[3:0] and 2DAT[3:0] into high-impedance mode when the system enters IDLE state (see IDLE State CMD/DAT Bus "Parking").

## CLK Bus

The 1CLK and 2CLK outputs are bi-state buffer architectures, rather than a switch I/O, to ensure 52 MHz incident wave switching. When there is no communication on the bus (IDLE), the FSSD06 can be disabled with the /OE pin. When this pin is pulled HIGH, the nCLK outputs are also pulled HIGH. Along with nCMD, nDAT[3:0] goes high-impedance to ensure that the CLK path between the FSSD06 and the peripheral does not float.

## IDLE State CMD/DAT Bus "Parking"

The SD and MMC card specifications were written for a direct point-to-point communication between host controller and card. The introduction of the FSSD06 in that path, as an expander, requires that the functional operation and system latency not be impacted by the FSSD06 switch characteristics. Since there are various card formats, protocols, and configurable controllers, a /OE pin is available to facilitate a fast IDLE transition for the nCMD/nDAT[3:0] outputs. Some controllers, rather than simply placing CMD/DAT into high-impedance mode, may pull their outputs HIGH for a clock cycle prior to going into high-impedance mode (referred to as "parking" the output). Some legacy controllers pull their outputs HIGH versus high impedance.

If the /OE pin is left LOW and the controller places the CMD/DAT[3:0] outputs into high impedance, the nCMD/nDAT[3:0] output rise time is a function of the RC time constant through the switch path. It is recommended that the host controller pull CMD and DAT[3:0] HIGH for one cycle before pulling /OE HIGH. This facilitates parking all nCMD/nDAT[3:0] outputs HIGH before putting the switch I/Os in high impedance.

## Absolute Maximum Ratings

Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only.

| Symbol | Parameter | Conditions | Min. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {DDH }}$ | Supply Voltage |  | -0.5 | 4.6 | V |
| $\mathrm{V}_{\mathrm{DDC} 1}, \mathrm{~V}_{\mathrm{DDC} 2}$ | Supply Voltage |  | -0.5 | 4.6 | V |
| $\mathrm{V}_{\mathrm{SW}}{ }^{(1)}$ | Switch I/O Voltage | 1DAT[3:0], 2DAT[3:0], 1CMD, 2CMD Pins | -0.5 | $\begin{gathered} \mathrm{V}_{\mathrm{DDx}}^{(2)}+0.3 \mathrm{~V} \\ (4.6 \mathrm{~V} \text { maximum }) \end{gathered}$ | V |
|  |  | DAT[3:0], CMD Pins | -0.5 | $\begin{gathered} \mathrm{V}_{\mathrm{DXx}}^{(2)}+0.3 \mathrm{~V} \\ (4.6 \mathrm{~V} \text { maximum }) \end{gathered}$ | V |
| $\mathrm{V}_{\text {CNTRL }}{ }^{(1)}$ | Control Input Voltage | S, /OE | -0.5 | 4.6 | V |
| $\mathrm{V}_{\text {CLKI }}{ }^{(1)}$ | CLK Input Voltage | CLK | -0.5 | 4.6 | V |
| $\mathrm{V}_{\text {CLKo }}{ }^{(1)}$ | CLK Output Voltage | 1CLK, 2CLK | -0.5 | $\begin{gathered} \mathrm{V}_{\mathrm{DXx}}^{(2)}+0.3 \mathrm{~V} \\ (4.6 \mathrm{~V} \text { maximum }) \end{gathered}$ | V |
| $\mathrm{I}_{\text {INDC }}$ | Input Clamp Diode Current |  |  | -50 | mA |
| $\mathrm{l}_{\text {sw }}$ | Switch I/O Current | SDIO Continuous |  | 50 | mA |
| $I_{\text {SWPEAK }}$ | Peak Switch Current | SDIO Pulsed at 1 ms Duration, <10\% Duty Cycle |  | 100 | mA |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature Range |  | -65 | +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\mathrm{J}}$ | Max Junction Temperature |  |  | +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\mathrm{L}}$ | Lead Temperature | Soldering, 10 Seconds |  | +260C | ${ }^{\circ} \mathrm{C}$ |
| ESD | Human Body Model (JEDEC: JESD22-A114) | I/O to GND |  | 8 | kV |
|  |  | Supply to GND |  | 9 |  |
|  |  | All Other Pins |  | 5 |  |
|  | Charged Device Model (JEDEC: JESD22-C101) |  |  | 2 | kV |

## Notes:

1. The input and output negative ratings may be exceeded if the input and output diode current ratings are observed.
2. $V_{D D x}$ references the specific $S D I O$ port $V_{D D}$ rail (i.e. $V_{D D C 1}, V_{D D C 2}, V_{D D H}$ ).

## Recommended Operating Conditions

The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to Absolute Maximum Ratings.

| Symbol | Parameter | Minimum | Maximum | Unit |
| :---: | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{DDH}}$ | Supply Voltage - Host Side | 1.65 | 3.6 V | V |
| $\mathrm{~V}_{\mathrm{DDC} 1} \mathrm{~V}_{\mathrm{DDC}}$ | Supply Voltage - SDIO Cards | $\mathrm{V}_{\mathrm{DDH}}$ | 3.6 V | V |
| $\mathrm{~V}_{\text {CNTRL }}$ | Control Input Voltage $-\mathrm{V}_{\mathrm{S}}, \mathrm{V}_{\text {IOE }}$ | 0 | $\mathrm{~V}_{\mathrm{DDH}}$ | V |
| $\mathrm{V}_{\text {CLKI }}$ | Clock Input Voltage $-\mathrm{V}_{\text {CLKI }}$ | 0 | $\mathrm{~V}_{\mathrm{DDH}}$ | V |
|  | Switch I/O Voltage - CMD, DAT[3:0] | 0 | $\mathrm{~V}_{\mathrm{DDH}}$ | V |
|  | Switch I/O Voltage - 1CMD, 1DAT[3:0] | 0 | $\mathrm{~V}_{\mathrm{DDC} 1}$ | V |
|  | Switch I/O Voltage - 2CMD, 2DAT[3:0] | 0 | $\mathrm{~V}_{\mathrm{DDC2}}$ | V |
| ${ }^{\circ} \mathrm{C}$ | Operating Temperature | +85 | ${ }^{\circ} \mathrm{C}$ |  |
| $\theta_{\mathrm{JA}}$ | Thermal Resistance (free air), MLP24 | -40 | 50 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

## DC Electrical Characteristics at $1.8 \mathrm{~V} \mathrm{~V}_{\text {DDH }}$

All typical values are for $\mathrm{V}_{\mathrm{DDH}}=1.8 \mathrm{~V}$ at $25^{\circ} \mathrm{C}$ unless otherwise specified.

| Symbol | Parameter | $\begin{gathered} \mathrm{V}_{\mathrm{DDC} 1} \mathrm{I} \\ \mathrm{~V}_{\mathrm{DDC} 2}(\mathrm{~V}) \end{gathered}$ | Conditions | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min. | Typ. | Max. |  |
| Common Pins |  |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{IK}}$ | Clamp Diode Voltage | 2.7 | $\mathrm{I}_{\mathrm{IK}=-18 \mathrm{~mA}}$ |  |  | -1.2 | V |
| $\mathrm{V}_{\text {IH }}$ | Control Input Voltage High | 2.7 | $\mathrm{V}_{\mathrm{DDH}}=1.65 \mathrm{~V}$ | 1.3 |  |  |  |
| $\mathrm{V}_{\text {IL }}$ | Control Input Voltage Low | 2.7 |  |  |  | 0.5 |  |
| $\mathrm{I}_{\mathrm{N}}$ | S, /OE Input High Current | 3.6 | $\begin{aligned} & \mathrm{V}_{\mathrm{DDH}}=1.95 \mathrm{~V}, \mathrm{~V}_{\mathrm{CNTRL}}=0 \mathrm{~V} \text { to } \\ & \mathrm{V}_{\mathrm{DDH}} \end{aligned}$ | -1 |  | 1 | $\mu \mathrm{A}$ |
| $\mathrm{l}_{\text {Oz }}$ | Off Leakage, Current of all ports | 3.6 | $\mathrm{V}_{\mathrm{DDH}}=1.95 \mathrm{~V}, \mathrm{~V}_{\mathrm{SW}}=0 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{DDX}}$ | -1.0 | 0.5 | 1.0 | $\mu \mathrm{A}$ |
| Ipu | CLK Pull-up Current | 3.6 | $\begin{aligned} & \mathrm{V}_{\mathrm{CLKI}}=\mathrm{V}_{\mathrm{DDH}} \mathrm{~V}_{\mathrm{CLKO}}=0 \mathrm{~V}, \\ & / \mathrm{OE}=\mathrm{V}_{\mathrm{DDH}} \end{aligned}$ |  |  | 35 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{OHC}}$ | CLK Output Voltage High | 2.7 | $\mathrm{l}_{\mathrm{OH}}=-2 \mathrm{~mA}$ | 2.4 |  |  | V |
| $\mathrm{V}_{\text {OLC }}$ | CLK Output Voltage Low | 3.6 | $\mathrm{IOL}^{2}=-2 \mathrm{~mA}$ |  |  | 90 | mV |
| $\mathrm{R}_{\text {PU }}$ | CLK Pull-up Resistance ${ }^{(3)}$ |  |  | 50 | 100 |  | k $\Omega$ |
| $\mathrm{R}_{\mathrm{ON}}$ | Switch On Resistance ${ }^{(4)}$ | 2.7 | $\mathrm{V}_{\mathrm{CMD}, \mathrm{DAT}[3: 0]}=0 \mathrm{~V}, \mathrm{I}_{\mathrm{ON}}=-2 \mathrm{~mA} \text {, }$ See Figure 5 |  | 4 | 6 | $\Omega$ |
| $\Delta \mathrm{R}_{\text {ON }}$ | Delta On Resistance ${ }^{(4,5)}$ | 2.7 | $\mathrm{V}_{\text {CMD, DAT }}$ [3:0] $=0 \mathrm{~V}, \mathrm{I}_{\mathrm{ON}}=-2 \mathrm{~mA}$ |  | 0.8 |  | $\Omega$ |

## Power Supply

| $\mathrm{I}_{\mathrm{CC}(\mathrm{VDDH})}$ | Quiescent Supply Current (Host) | 0 | $\begin{aligned} & \mathrm{V}_{\mathrm{DDH}}=1.95 \mathrm{~V}, \mathrm{~V}_{\mathrm{SW}}=0 \text { or } \mathrm{V}_{\mathrm{DDH}}, \\ & \mathrm{l}_{\mathrm{OUT}}=0 \end{aligned}$ |  |  | 1 | $\mu \mathrm{A}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{CC}(\mathrm{VDDC} 1,}$ VDDC2) | Quiescent Supply Current (SDIO Cards) | 3.6 | $\begin{aligned} & \mathrm{V}_{\mathrm{SW}=0} \text { or } \mathrm{V}_{\mathrm{DDX}}, \mathrm{l}_{\text {out }}=0, \\ & \mathrm{~V}_{\mathrm{CLKK}}=\mathrm{V}_{\text {DDH }}, \mathrm{V}_{\text {LKO }}=\text { Open, } \\ & / \mathrm{OE}=0 \mathrm{~V} \end{aligned}$ |  |  | 1 | $\mu \mathrm{A}$ |
| $\Delta \mathrm{l}_{\text {CARD }}$ | Delta $I_{C C(V D D C 1, ~ V D D C 2) ~}$ for One Card Powered Off | $\begin{aligned} & 3.6 \mathrm{~V} \\ & 10 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{SW}=0}=0 \text { or } \mathrm{V}_{\text {DDx }}, \mathrm{l}_{\text {out }}=0, \\ & \mathrm{~V}_{\mathrm{CLKK}}=\mathrm{V}_{\text {DDH }}, \mathrm{V}_{\text {IKO }}=\text { Open, } \\ & / \mathrm{OE}=0 \mathrm{~V} \end{aligned}$ |  |  | 1 | $\mu \mathrm{A}$ |

## Notes:

3. Guaranteed by characterization, not production tested.
4. On resistance is determined by the voltage drop between the switch $\mathrm{I} / \mathrm{O}$ pins at the indicated current through the switch.
5. $\Delta \mathrm{R}_{\mathrm{ON}}=\mathrm{R}_{\mathrm{ON} \text { max }}-\mathrm{R}_{\mathrm{ON} \text { min }}$ measured at identical $\mathrm{V}_{\mathrm{CC}}$, temperature, and voltage.

## DC Electrical Characteristics at 2.7V VDD

All typical values are for $\mathrm{V}_{\mathrm{DDH}}=2.7 \mathrm{~V}$ at $25^{\circ} \mathrm{C}$ unless otherwise specified.

| Symbol | Parameter | $\begin{gathered} \mathrm{V}_{\mathrm{DDC} 1} \mathrm{l} \\ \mathrm{~V}_{\mathrm{DDC} 2}(\mathrm{~V}) \end{gathered}$ | Conditions | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min. | Typ. | Max. |  |
| Common Pins |  |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{IK}}$ | Clamp Diode Voltage | 2.7 | $\mathrm{I}_{\mathrm{IK}=}=18 \mathrm{~mA}$ |  |  | -1.2 | V |
| $\mathrm{V}_{\text {IH }}$ | Control Input Voltage High | 2.7 | $\mathrm{V}_{\mathrm{DDH}}=2.7 \mathrm{~V}$ | 1.8 |  |  |  |
| VIL | Control Input Voltage Low | 2.7 |  |  |  | 0.8 |  |
| $\mathrm{I}_{\mathrm{N}}$ | S, /OE Input High Current | 3.6 | $\begin{aligned} & \mathrm{V}_{\mathrm{DDH}}=3.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{CNTRL}}=0 \mathrm{~V} \text { to } \\ & \mathrm{V}_{\mathrm{DDH}} \end{aligned}$ | -1 |  | 1 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{0}$ | Off Leakage Current of all ports | 3.6 | $\mathrm{V}_{\mathrm{DDH}}=3.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{SW}}=0 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{DDX}}$ | -1.0 | 0.5 | 1.0 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {PU }}$ | CLK Pull-up Current | 3.6 | $\begin{aligned} & \mathrm{V}_{\mathrm{CLK}}=\mathrm{V}_{\mathrm{DDH}}, \mathrm{~V}_{\mathrm{CLKO}}=0 \mathrm{~V}, \\ & / \mathrm{OE}=\mathrm{V}_{\mathrm{DDH}} \end{aligned}$ |  |  | 50 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {OHC }}$ | CLK Output Voltage High | 2.7 | $\mathrm{IOH}^{\text {}}=-2 \mathrm{~mA}$ | 2.4 |  |  | V |
| $\mathrm{V}_{\text {OLC }}$ | CLK Output Voltage Low | 3.6 | $\mathrm{l}_{\mathrm{OL}}=-2 \mathrm{~mA}$ |  |  | 90 | mV |
| $\mathrm{R}_{\mathrm{PU}}$ | CLK Pull-up Resistance ${ }^{(6)}$ |  |  | 50 | 100 |  | $\mathrm{k} \Omega$ |
| $\mathrm{R}_{\text {ON }}$ | Switch On Resistance ${ }^{(7)}$ | 2.7 | $\mathrm{V}_{\mathrm{CMD}, \mathrm{DAT}[3: 0]}=\mathrm{OV}, \mathrm{I}_{\mathrm{ON}}=-2 \mathrm{~mA}$ <br> See Figure 5 |  | 2.5 | 6.0 | $\Omega$ |
| $\Delta \mathrm{R}_{\text {ON }}$ | Delta On Resistance ${ }^{(7,8)}$ | 2.7 | $\mathrm{V}_{\text {CMD, }} \mathrm{DAT}[3: 0]=0 \mathrm{~V}, \mathrm{I}_{\text {ON }}=-2 \mathrm{~mA}$ |  | 0.8 |  | $\Omega$ |

## Power Supply

| $\mathrm{I}_{\text {CC(VDDH })}$ | Quiescent Supply Current (Host) | 0 | $\begin{aligned} & \mathrm{V}_{\mathrm{DDH}}=3.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{SW}}=0 \text { or } \mathrm{V}_{\mathrm{DDH}}, \\ & \mathrm{l}_{\mathrm{OUT}}=0 \end{aligned}$ |  |  | 1 | $\mu \mathrm{A}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $I_{C C(V D D C 1, ~}$ VDDC2) | Quiescent Supply Current (SDIO Cards) | 3.6 | $\begin{aligned} & \mathrm{V}_{\mathrm{SW}}=0 \text { or } \mathrm{V}_{\mathrm{DDX}}, \mathrm{l}_{\mathrm{OUT}}=0, \\ & \mathrm{~V}_{\mathrm{CLKI}}=\mathrm{V}_{\mathrm{DDH}}, \mathrm{~V}_{\mathrm{CLKO}}=\text { Open, }, \\ & \mathrm{IOE}=0 \mathrm{~V} \end{aligned}$ |  |  | 1 | $\mu \mathrm{A}$ |
| $\Delta \mathrm{l}_{\text {CARD }}$ | Delta $\mathrm{I}_{\mathrm{CC}(\mathrm{VDDC} 1, \mathrm{VDDC2})}$ for One Card Powered Off | $\begin{aligned} & 3.6 \mathrm{~V} / 0 \mathrm{~V} \\ & 0 \mathrm{~V} / 3.6 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{SWW}}=0 \text { or } \mathrm{V}_{\text {DDx }}, \mathrm{I}_{\text {OUT }}=0, \\ & \mathrm{~V}_{\mathrm{CLKI}}=\mathrm{V}_{\text {DDH }}, \mathrm{V}_{\mathrm{CLKO}}=\text { Open, } \\ & / \mathrm{OE}=0 \mathrm{~V} \end{aligned}$ |  |  | 1 | $\mu \mathrm{A}$ |

## Notes:

6. Guaranteed by characterization, not production tested.
7. On resistance is determined by the voltage drop between the switch $\mathrm{I} / \mathrm{O}$ pins at the indicated current through the switch.
8. $\Delta \mathrm{R}_{\mathrm{ON}}=\mathrm{R}_{\mathrm{ON} \max }-\mathrm{R}_{\mathrm{ON} \text { min }}$ measured at identical $\mathrm{V}_{\mathrm{CC}}$, temperature, and voltage.

## AC Electrical Characteristics at $1.8 \mathrm{~V} \mathrm{~V}_{\text {DDH }}$

All typical values are for $\mathrm{V}_{\mathrm{DDH}}=1.8 \mathrm{~V}$ at $25^{\circ} \mathrm{C}$ unless otherwise specified.

| Symbol | Parameter | $\begin{gathered} \mathrm{V}_{\mathrm{DDC} 1} \mathrm{I} \\ \mathrm{~V}_{\mathrm{DDC2}}(\mathrm{~V}) \end{gathered}$ | Conditions | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min. | Typ. | Max. |  |
| $\mathrm{t}_{\mathrm{N} 1}$ | Turn-On Time, <br> S, /OE to CMD, DAT[3:0] | 2.7 to 3.6 | $\mathrm{V}_{\mathrm{SW}}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}$ See Figure 7, Figure 8 |  | 10 | 24 | ns |
| $\mathrm{t}_{\text {OFF1 }}$ | Turn-Off Time, <br> S, /OE to CMD, DAT[3:0] | 2.7 to 3.6 | $\mathrm{V}_{\mathrm{SW}}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}$ <br> See Figure 7, Figure 8 |  | 7 | 22 | ns |
| $t_{\text {PD }}$ | Switch Propagation Delay ${ }^{(9)}$ | 2.7 to 3.6 | See Figure 9 |  | 1 |  | ns |
| $\mathrm{t}_{\text {SKEW }}$ | $\begin{aligned} & \text { Switch Skew }^{(9,10)} \\ & \text { CMD, DAT[3:0] } \end{aligned}$ | 2.7 to 3.6 | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}$ |  | 2 |  | ns |
| $\mathrm{t}_{\text {ON2 }}$ | Turn-On Time, S, /OE to 1CLK, 2CLK | 2.7 to 3.6 | $\mathrm{V}_{\mathrm{SW}}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}$ <br> See Figure 7, Figure 8 |  | 17 | 35 | ns |
| $\mathrm{t}_{\text {OFF2 }}$ | Turn-Off Time <br> S, /OE to 1CLK, 2CLK | 2.7 to 3.6 | $\mathrm{V}_{\mathrm{SW}}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}$ <br> See Figure 7, Figure 8 |  | 10 | 28 | ns |
| $\mathrm{t}_{\text {PDCLK }}$ | Clock Propagation Delay | 2.7 to 3.6 | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}$ <br> See Figure 11 |  | 3.0 | 5.5 | ns |
| $\mathrm{O}_{\text {IRR }}$ | Off Isolation ${ }^{(9)}$ | 2.7 to 3.6 | $\mathrm{f}=10 \mathrm{MHz}, \mathrm{R}_{\mathrm{T}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=30 \mathrm{pF},$ <br> See Figure 12 |  | -60 |  | dB |
| Xtalk | Non-Adjacent Channel Crosstalk ${ }^{(9)}$ | 2.7 to 3.6 | $\mathrm{f}=10 \mathrm{MHz}, \mathrm{R}_{\mathrm{T}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=30 \mathrm{pF},$ <br> See Figure 13 |  | -60 |  | dB |
| $\mathrm{f}_{\text {toggle }}$ | Clock Frequency ${ }^{(9)}$ | 2.7 to 3.6 | $\mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}$ |  | 120 |  | MHz |

## Notes:

9. Guaranteed by characterization, not production tested.
10. Skew is determined by $\left|T_{P L H}-T_{P H L}\right|$ for worst-case temperature and $V_{D D X}$.

## AC Electrical Characteristics at $2.7 \mathrm{~V} \mathrm{~V}_{\text {DDH }}$

All typical values are for $\mathrm{V}_{\mathrm{DDH}}=2.7 \mathrm{~V}$ at $25^{\circ} \mathrm{C}$ unless otherwise specified.

| Symbol | Parameter | $\begin{gathered} \mathrm{V}_{\mathrm{DDC} 1} \mathrm{I} \\ \mathrm{~V}_{\mathrm{DDC} 2}(\mathrm{~V}) \end{gathered}$ | Conditions | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min. | Typ. | Max. |  |
| $\mathrm{t}_{\mathrm{ON} 1}$ | Turn-On Time <br> S, /OE to CMD, DAT[3:0] | 2.7 to 3.6 | $V_{S W}=0 V, R_{L}=1 \mathrm{k} \Omega, C_{L}=30 \mathrm{pF}$ <br> See Figure 7, Figure 8 |  | 8 | 17 | ns |
| $\mathrm{t}_{\text {OFF1 }}$ | Turn-Off Time <br> S, /OE to CMD, DAT[3:0] | 2.7 to 3.6 | $\mathrm{V}_{\mathrm{SW}}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}$ <br> See Figure 7, Figure 8 |  | 6 | 13 | ns |
| $t_{\text {PD }}$ | Switch Propagation Delay ${ }^{(11)}$ | 2.7 to 3.6 | See Figure 9 |  | 1 |  | ns |
| $\mathrm{t}_{\text {SKEW }}$ | $\begin{aligned} & \text { Switch Skew }{ }^{(12)} \\ & \text { CMD, DAT[3:0] } \end{aligned}$ | 2.7 to 3.6 | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}$ |  | 1.5 |  | ns |
| $\mathrm{t}_{\text {ON2 }}$ | Turn-On Time S, /OE to 1CLK, 2CLK | 2.7 to 3.6 | $V_{S W}=0 V, R_{L}=1 \mathrm{k} \Omega, C_{L}=30 \mathrm{pF}$ <br> See Figure 7, Figure 8 |  | 15 | 25 | ns |
| $\mathrm{t}_{\text {OFF2 }}$ | Turn-Off Time <br> S, /OE to 1CLK, 2CLK | 2.7 to 3.6 | $\mathrm{V}_{\mathrm{SW}}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}$ <br> See Figure 7, Figure 8 |  | 10 | 25 | ns |
| $\mathrm{t}_{\text {PDCLK }}$ | Clock Propagation Delay | 2.7 to 3.6 | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}$ <br> See Figure 11 |  | 1.5 | 3.0 | ns |
| $\mathrm{O}_{\text {IRR }}$ | Off Isolation ${ }^{(11)}$ | 2.7 to 3.6 | $\mathrm{f}=10 \mathrm{MHz}, \mathrm{R}_{\mathrm{T}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}$ <br> See Figure 12 |  | -60 |  | dB |
| Xtalk | Non-Adjacent Channel Crosstalk ${ }^{(11)}$ | 2.7 to 3.6 | $\mathrm{f}=10 \mathrm{MHz}, \mathrm{R}_{\mathrm{T}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}$ <br> See Figure 13 |  | -60 |  | dB |
| $\mathrm{f}_{\text {toggle }}$ | Clock Frequency ${ }^{(11)}$ | 2.7 to 3.6 | $\mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}$ |  | 120 |  | MHz |

Notes:
11. Guaranteed by characterization, not production tested.
12. Skew is determined by $\left.\right|_{P L H}-T_{P H L} \mid$ for worst-case temperature and $V_{D D X}$.

## Capacitance

| Symbol | Parameter | Conditions | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Typ. | Max. |  |
| $\mathrm{C}_{\text {IN (S, /OE, CLK) }}$ | Control and CLK Pin Input Capacitance | $\mathrm{V}_{\mathrm{DDH}}=0 \mathrm{~V}$ |  | 2.5 |  |  |
| $\mathrm{C}_{\text {ON }}$ | Common Port On Capacitance ( $\mathrm{C}_{\text {DAT[3:0], }}$ CMD) | $\mathrm{V}_{\mathrm{DDH}}=1.8 \mathrm{~V}, \mathrm{~V}_{\mathrm{DDC} 1}=\mathrm{V}_{\mathrm{DDC} 2}=2.7 \mathrm{~V}$, <br> $\mathrm{V}_{\text {/OE }}=0 \mathrm{~V}, \mathrm{~V}_{\text {bias }}=0 \mathrm{~V}, \mathrm{f}=1 \mathrm{MHz}$ See Figure 15 |  | 9.0 |  | pF |
| $\mathrm{C}_{\text {OFF }}$ | Input Source Off Capacitance | $\mathrm{V}_{\mathrm{DDH}}=1.8 \mathrm{~V}, \mathrm{~V}_{\mathrm{DDC} 1}=\mathrm{V}_{\mathrm{DDLH} 2}=2.7 \mathrm{~V}$, <br> $\mathrm{V}_{\text {IOE }}=3.3 \mathrm{~V}, \mathrm{~V}_{\text {bias }}=0 \mathrm{~V}, \mathrm{f}=1 \mathrm{MHz}$ <br> See Figure 14 |  | 4.0 |  |  |

## Test Diagrams



Figure 5. On Resistance

$R_{L}, R_{S}$, and $C_{L}$ are function of application environment (see AC Tables for specific values) $C_{L}$ includes test fixture and stray capacitance

Figure 7. AC Test Circuit Load


Figure 9. Switch Propagation Delay Waveform


Figure 6. Off Leakage (Each Switch Port is Tested Separately)


Figure 8. Turn On/Off Time Waveforms

$R_{L}, R_{S}$, and $C_{L}$ are function of application environment (see AC Tables for specific values) $C_{L}$ includes test fixture and stray capacitance

Figure 10. AC Test Circuit Load (CLK)

## Test Diagrams (Continued)



Figure 11. CLK Propagation Delay Waveforms


Figure 12. Channel Off Isolation


CROSSTALK $=20 \log \left(\mathrm{~V}_{\text {OUT }} / \mathrm{V}_{\text {IN }}\right)$

Figure 13. Channel-to-Channel Crosstalk


Figure 14. Channel Off Capacitance


Figure 15. Channel On Capacitance

## Tape and Reel Specifications

| Package <br> Designator | Tape Selection | Number Cavities | Cavity Status | Cover Tape <br> Status |
| :---: | :---: | :---: | :---: | :---: |
| MPX | Leader (Start End) | 125 (Typical) | Empty | Sealed |
|  | Carrier | 3000 | Filled | Sealed |
|  | Trailer (Hub End) | 75 (Typical) | Empty | Sealed |

## Tape Dimensions

Dimensions are in millimeters unless otherwise noted.


NOTES: unless otherwise specified

1. Cummulative pitch for feeding holes and cavities (chip pockets) not to exceed $0.008[0.20]$ over 10 pitch span.
2. Smallest allowable bending radius.
3. Thru hole inside cavity is centered within cavity.
4. Tolerance is $\pm 0.002[0.05]$ for these dimensions on all 12 mm tapes.
5. Ao and Bo measured on a plane $0.120[0.30]$ above the bottom of the pocket.
6. Ko measured from a plane on the inside bottom of the pocket to the top surface of the carrier.
7. Pocket position relative to sprocket hole measured as true position of pocket. Not pocket hole.
8. Controlling dimension is millimeter. Diemension in inches rounded.

## Reel Dimensions

Dimensions are in inches (millimeters) unless otherwise noted.


| Tape Size | $\mathbf{A}$ | $\mathbf{B}$ | $\mathbf{C}$ | $\mathbf{D}$ | $\mathbf{N}$ | W1 | W2 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | 13.000 | 0.059 | 0.512 | 0.795 | 2.165 | 0.488 | 0.724 |
| $(12.00 \mathrm{~mm})$ | $(330.00)$ | $(1.50)$ | $(13.00)$ | $(20.00)$ | $(55.00)$ | $(12.40)$ | $(18.40)$ |



## NOTES:

A. CONFORMS TO JEDEC REGISTRATION MO-220, VARIATION WFSD-2 FOR DIMENSIONS ONLY.
PIN NUMBERING DOES NOT COMPLY.
B. DIMENSIONS ARE IN MILLIMETERS.
C. DIMENSIONS AND TOLERANCES PER ASME Y14.5M, 1994

MLP24Brev4

| APPROVALS | DATE |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Fexmv FEITAN | 31-3-2003 |  |  |  |
| оптс. снк. |  | 24LD, MLP, QUAD, JEDEC MO-220, 3.5×4.5 MM |  |  |
| EnNor. CHK. |  |  |  |  |
|  |  |  |  |  |
| ${ }^{\text {Prousection }}$ |  | scale | DRawng numer | REV |
| ) |  | N/A N/A | MKT-MLP24B | 4 |
|  |  | DO NOT SCALE | DRAWING SHEET | 1 of 1 |




#### Abstract

ON Semiconductor and ON are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that ON Semiconductor was negligent regarding the design or manufacture of the part. ON Semiconductor is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.


## PUBLICATION ORDERING INFORMATION

## LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com
N. American Technical Support: 800-282-9855 Toll Free USA/Canada
Europe, Middle East and Africa Technical Support:
Phone: 421337902910
Japan Customer Focus Center
Phone: 81-3-5817-1050

ON Semiconductor Website: www.onsemi.com
Order Literature: http://www.onsemi.com/orderlit
For additional information, please contact your local Sales Representative

## Mouser Electronics

Authorized Distributor

Click to View Pricing, Inventory, Delivery \& Lifecycle Information:

ON Semiconductor:


[^0]:    
    
    
    
    
    
    
    
    
     is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

