### HIGH-SPEED 3.3V IDT70V3599/89S 128/64K x 36 SYNCHRONOUS DUAL-PORT STATIC RAM WITH 3.3V OR 2.5V INTERFACE LEAD FINISH (SnPb) ARE IN EOL PROCESS - LAST TIME BUY EXPIRES JUNE 15, 2018 ### Features: NOTE: 1. A<sub>16</sub> is a NC for IDT70V3589. - True Dual-Port memory cells which allow simultaneous access of the same memory location - High-speed data access - Commercial: 3.6ns (166MHz)/4.2ns (133MHz) (max.) - Industrial: 4.2ns (133MHz) (max.) - Selectable Pipelined or Flow-Through output mode - Counter enable and repeat features - Dual chip enables allow for depth expansion without additional logic - Full synchronous operation on both ports - 6ns cycle time, 166MHz operation (12Gbps bandwidth) - Fast 3.6ns clock to data out - 1.7ns setup to clock and 0.5ns hold on all control, data, and address inputs @ 166MHz - Data input, address, byte enable and control registers - Self-timed write allows fast cycle time Functional Block Diagram - Separate byte controls for multiplexed bus and bus matching compatibility - Dual Cycle Deselect (DCD) for Pipelined Output mode - LVTTL- compatible, 3.3V (±150mV) power supply for core - LVTTL compatible, selectable 3.3V (±150mV) or 2.5V (±100mV) power supply for I/Os and control signals on each port - Industrial temperature range (-40°C to +85°C) is available at 133MHz. - Available in a 208-pin Plastic Quad Flatpack (PQFP), 208-pin fine pitch Ball Grid Array (fpBGA), and 256-pin Ball Grid Array (BGA) 5617 tbl 01 **JUNE 2018** - Supports JTAG features compliant with IEEE 1149.1 - Green parts available, see ordering information ©2018 Integrated Device Technology, Inc. JTAG ### Description: The IDT70V3599/89 is a high-speed 128/64K x 36 bit synchronous Dual-Port RAM. The memory array utilizes Dual-Port memory cells to allow simultaneous access of any address from both ports. Registers on control, data, and address inputs provide minimal setup and hold times. The timing latitude provided by this approach allows systems to be designed with very short cycle times. With an input data register, the IDT70V3599/89 has been optimized for applications having unidirectional or bidirectional data flow in bursts. An automatic power down feature, controlled by $\overline{\text{CE}}$ 0 and CE1, permits the on-chip circuitry of each port to enter a very low standby power mode. The 70V3599/89 can support an operating voltage of either 3.3V or 2.5V on one or both ports, controllable by the OPT pins. The power supply for the core of the device (VDD) remains at 3.3V. # Pin Configuration (1,2,3,4,5) 06/28/02 | | | _ | | | _ | | | | | | | | | _ | | | |--------------|-----------------------|----------------------|-----------------------|------------|---------------------------|------------|--------------------|--------------|------------------------|----------------|--------------------|--------------------|-----------------------|---------------|-----------------------|---------------| | A1<br>IO19L | A2<br>IO18L | A3<br>Vss | A4<br>TDO | A5<br>NC | A6<br>A16L <sup>(1)</sup> | A7<br>A12L | A8<br>A8L | A9<br>BE1L | A10<br>VDD | A11<br>CLKL | A12<br>CNTENL | A13<br>A4L | A14<br>AoL | A15<br>OPTL | A16<br>I/O17L | A17<br>Vss | | B1<br>I/O20R | B2<br>Vss | B3<br>I/O18R | B4<br>TDI | B5<br>NC | B6<br>A13L | B7<br>A9L | B8<br>BE2L | B9<br>CE0L | B10<br>Vss | B11<br>ADSL | B12<br>A5L | B13<br>A1L | B14<br>Vss | B15<br>VDDQR | B16<br>I/O16L | B17<br>I/O15R | | C1<br>VDDQL | C2<br>I/O19R | C3<br>Vddqr | C4<br>PL/FTL | C5<br>NC | C6<br>A14L | C7<br>A10L | C8<br>BE3L | C9<br>CE1L | C10<br>Vss | C11<br>R/WL | C12<br>A6L | C13<br>A2L | C14<br>VDD | C15<br>I/O16R | C16<br>I/O15L | C17<br>Vss | | D1<br>I/O22L | D2<br>Vss | D3<br>I/O21L | D4<br>I/ <b>O</b> 20L | D5<br>A15L | D6<br>A11L | D7<br>A7L | D8<br>BE0L | D9<br>Vdd | D10<br>OEL | D11<br>REPEATL | D12<br>A3L | D13<br>Vdd | D14<br>I/O17R | D15<br>VDDQL | D16<br>I/O14L | D17<br>I/O14R | | E1<br>I/O23L | E2<br>I/O22R | E3<br>Vddqr | E4<br>I/O21R | | | • | | • | | • | • | • | E14<br>I/O12L | E15<br>I/O13R | E16<br>Vss | E17<br>I/O13L | | F1<br>VDDQL | F2<br>I/O23R | F3<br>I/O24L | F4<br>Vss | | | | | | | | | | F14<br>Vss | F15<br>I/O12R | F16<br>I/O11L | F17<br>Vddqr | | G1<br>I/O26L | G2<br>Vss | G3<br>I/O25L | G4<br>I/ <b>O</b> 24R | | | | | | | | | | G14<br>I/ <b>O</b> 9L | G15<br>Vddql | G16<br>I/O10L | G17<br>I/O11R | | H1<br>Vdd | H2<br>I/ <b>O</b> 26R | H3<br>Vddqr | H4<br>I/O25R | | | | 70V3 | 599/8<br>208 | | | | | H14<br>VDD | H15<br>IO9R | H16<br>Vss | H17<br>I/O10R | | J1<br>Vddql | J2<br>Vdd | <sup>J3</sup><br>Vss | J4<br>Vss | | | | | | | | | | J14<br>Vss | J15<br>Vdd | J16<br>Vss | J17<br>Vddqr | | K1<br>I/O28R | K2<br>Vss | K3<br>I/O27R | K4<br>Vss | | | | 208-I<br>Top | Vie | | 1 | | | K14<br>I/O7R | K15<br>Vddql | K16<br>I/O8R | K17<br>Vss | | L1<br>I/O29R | L2<br>I/O28L | l3<br>Vddqr | L4<br>I/O27L | | | | | | | | | | L14<br>I/O6R | L15<br>I/O7L | L16<br>Vss | L17<br>I/O8L | | M1<br>VDDQL | M2<br>I/O29L | M3<br>I/O30R | M4<br>Vss | | | | | | | | | | M14<br>Vss | M15<br>I/O6L | M16<br>I/O5R | M17<br>Vddqr | | N1<br>I/O31L | N2<br>Vss | N3<br>I/O31R | N4<br>I/O30L | | | | | | | | | | N14<br>I/O3R | N15<br>Vddql | N16<br>I/O4R | N17<br>I/O5L | | P1<br>I/O32R | P2<br>I/ <b>O</b> 32L | P3<br>Vddqr | P4<br>I/O35R | P5<br>TRST | P6<br>A16R <sup>(1)</sup> | P7<br>A12R | P8<br>A8R | P9<br>BE1R | P10<br>VDD | P11<br>CLKR | P12<br>CNTENR | P13<br>A4R | P14<br>I/O2L | P15<br>I/O3L | P16<br>Vss | P17<br>I/O4L | | R1<br>Vss | R2<br>I/O33L | R3<br>I/O34R | R4<br>TCK | R5<br>NC | R6<br>A13R | R7<br>A9R | R8<br>BE2R | R9<br>CE0R | R10<br>Vss | R11<br>ADSR | R12<br><b>A</b> 5R | R13<br>A1R | R14<br>Vss | R15<br>Vddql | R16<br>I/O1R | R17<br>VDDQR | | T1<br>I/O33R | T2<br>I/O34L | T3<br>Vddql | T4<br>TMS | T5<br>NC | T6<br>A14R | T7<br>A10R | т <u>в</u><br>ВЕзг | T9<br>CE1R | T10<br>Vss | T11<br>R/WR | T12<br>A6R | T13<br><b>A</b> 2R | T14<br>Vss | T15<br>I/Oor | T16<br>Vss | T17<br>I/O2R | | U1<br>Vss | U2<br>I/O35L | U3<br>PL/FTR | U4<br>NC | U5<br>A15R | U6<br>A11R | U7<br>A7R | U8<br>BEor | U9<br>Vdd | U10<br><del>OE</del> R | U11<br>REPEATR | U12<br><b>A</b> 3R | U13<br><b>A</b> 0R | U14<br>VDD | U15<br>OPTR | U16<br>I/ <b>O</b> 0L | U17<br>I/O1L | 5617 drw 02c - 1. A16 is a NC for IDT70V3589. - 2. All VDD pins must be connected to 3.3V power supply. - 3. All VDDQ pins must be connected to appropriate power supply: 3.3V if OPT pin for that port is set to VIH (3.3V), and 2.5V if OPT pin for that port is set to VIL (0V). - 4. All Vss pins must be connected to ground supply. - 5. Package body is approximately 15mm x 15mm x 1.4mm with 0.8mm ball pitch. - 6. This package code is used to reference the package diagram. - 7. This text does not indicate orientation of the actual part-marking. ## Pin Configuration<sup>(1,2,3,4,5)</sup> (con't.) ### 70V3599/89BC BC-256<sup>(6)</sup> 256-Pin BGA Top View<sup>(7)</sup> 06/28/02 | A1 | A2 | A3 | A4 | A5 | A6 | A7 | A8 | A9 | A10 | A11 | A12 | A13 | A14 | A15 | A16 | |-----------------|--------|-----------------|---------------------|--------------|--------------|-------------|-------------------|-------------------|--------------|---------|-------------|-------------|-------------|----------------|----------------| | NC | TDI | NC | NC | A14L | A11L | A8L | BE <sub>2</sub> L | CE1L | OEL | CNTENL | <b>A</b> 5L | A2L | A0L | NC | NC | | B1 | B2 | B3 | B4 | B5 | B6 | B7 | B8 | B9 | B10 | B11 | B12 | B13 | B14 | B15 | B16 | | I/O18L | NC | TDO | NC | A15L | A12L | A9L | BE3L | CEol | R/WL | REPEATL | A4L | A1L | VDD | I/O17L | NC | | C1 | C2 | C3 | C4 | C5 | C6 | C7 | C8 | C9 | C10 | C11 | C12 | C13 | C14 | C15 | C16 | | I/O18R | I/O19L | Vss | A16L <sup>(1)</sup> | A13L | A10L | A7L | BE <sub>1</sub> L | BE <sub>0</sub> L | CLKL | ADSL | A6L | A3L | OPTL | I/O17R | I/O16L | | D1 | D2 | D3 | D4 | D5 | D6 | d7 | d8 | D9 | D10 | d11 | D12 | D13 | D14 | D15 | D16 | | I/O20R | I/O19R | I/O20L | PIPE/FTL | Vddql | Vddql | Vddqr | Vddqr | Vddql | Vddql | Vddqr | Vddqr | VDD | I/O15R | I/O15L | I/O16R | | E1 | E2 | E3 | E4 | E5 | E6 | E7 | E8 | E9 | E10 | E11 | E12 | E13 | E14 | E15 | E16 | | I/O21R | I/O21L | I/O22L | Vddql | Vdd | Vdd | Vss | Vss | Vss | Vss | VDD | VDD | Vddqr | I/O13L | I/O14L | I/O14R | | F1 | F2 | F3 | F4 | F5 | F6 | F7 | F8 | F9 | F10 | F11 | F12 | F13 | F14 | F15 | F16 | | I/O23L | I/O22R | I/ <b>O</b> 23R | Vddql | Vdd | Vss | Vss | Vss | Vss | Vss | Vss | Vdd | Vddqr | I/O12R | I/O13R | I/O12L | | G1 | G2 | G3 | G4 | G5 | G6 | G7 | G8 | G9 | G10 | G11 | G12 | G13 | G14 | G15 | G16 | | I/O24R | I/O24L | I/O25L | Vddqr | Vss Vddql | I/O10L | I/O11L | I/O11R | | H1 | H2 | H3 | h4 | H5 | H6 | H7 | на | H9 | H10 | H11 | H12 | H13 | H14 | H15 | H16 | | I/O26L | I/O25R | I/O26R | Vddqr | Vss Vddql | I/O9R | IO9L | I/O10R | | J1 | J2 | J3 | J4 | J5 | J6 | J7 | J8 | <sup>J9</sup> | J10 | J11 | J12 | J13 | J14 | J15 | J16 | | I/O27L | I/O28R | I/ <b>O</b> 27R | Vddql | Vss Vddqr | I/O8R | I/ <b>O</b> 7R | I/O8L | | K1 | K2 | K3 | K4 | K5 | K6 | K7 | K8 | K9 | K10 | K11 | K12 | K13 | K14 | K15 | K16 | | I/ <b>O</b> 29R | I/O29L | I/O28L | Vddql | Vss Vddqr | I/O6R | I/O6L | I/O7L | | L1 | L2 | L3 | L4 | L5 | L6 | L7 | L8 | L9 | L10 | L11 | L12 | L13 | L14 | L15 | L16 | | I/O30L | I/O31R | I/ <b>O</b> 30R | Vddqr | Vdd | Vss | Vss | Vss | Vss | Vss | Vss | Vdd | Vddql | I/O5L | I/O4R | I/O5R | | M1 | M2 | M3 | M4 | M5 | M6 | M7 | M8 | M9 | M10 | M11 | M12 | M13 | M14 | M15 | M16 | | I/O32R | I/O32L | I/O31L | Vddqr | VDD | Vdd | Vss | Vss | Vss | Vss | Vdd | Vdd | Vddql | I/O3R | I/O3L | I/O4L | | N1 | N2 | N3 | N4 | N5 | N6 | N7 | N8 | n9 | N10 | N11 | N12 | N13 | N14 | N15 | N16 | | I/O33L | I/O34R | I/O33R | PIPE/FTR | Vddqr | Vddqr | Vddql | Vddql | Vddqr | Vddqr | Vddql | VDDQL | Vdd | I/O2L | I/O1R | I/ <b>O</b> 2R | | P1 | P2 | P3 | P4 | P5 | P6 | P7 | P8 | P9 | P10 | P11 | P12 | P13 | P14 | P15 | P16 | | I/O35R | I/O34L | TMS | A16R <sup>(1)</sup> | A13R | A10R | A7R | BE1R | BE0R | CLKR | ADSR | <b>A</b> 6R | A3R | I/OoL | I/ <b>O</b> 0R | I/O1L | | R1 | R2 | R3 | R4 | R5 | R6 | R7 | R8 | R9 | R10 | R11 | R12 | R13 | R14 | R15 | R16 | | I/O35L | NC | TRST | NC | A15R | A12R | <b>A</b> 9R | BE3R | CEor | <b>R/W</b> R | REPEATR | A4R | A1R | OPTR | NC | NC | | T1 | T2 | T3 | T4 | T5 | T6 | T7 | T8 | T9 | T10 | T11 | T12 | T13 | T14 | T15 | T16 | | NC | TCK | NC | NC | <b>A</b> 14R | <b>A</b> 11R | A8R | BE2R | CE1R | OER | CNTENR | <b>A</b> 5R | <b>A</b> 2R | <b>A</b> 0R | NC | NC | 5617 drw 02d - 1. A<sub>16</sub> is a NC for IDT70V3589. - 2. All $\ensuremath{\mathsf{V}}\xspace\ensuremath{\mathsf{D}}\xspace\ensuremath{\mathsf{D}}\xspace$ pins must be connected to 3.3V power supply. - 3. All VDDQ pins must be connected to appropriate power supply: 3.3V if OPT pin for that port is set to VIH (3.3V), and 2.5V if OPT pin for that port is set to VIL (0V). - 4. All Vss pins must be connected to ground supply. - 5. Package body is approximately 17mm x 1.4mm, with 1.0mm ball-pitch. - 6. This package code is used to reference the package diagram. - 7. This text does not indicate orientation of the actual part-marking. # Pin Configuration(1,2,3,4,5) (con't.) - 1. A16 is a NC for IDT70V3589. - 2. All VDD pins must be connected to 3.3V power supply. - 3. All VDDQ pins must be connected to appropriate power supply: 3.3V if OPT pin for that port is set to VIH (3.3V), and 2.5V if OPT pin for that port is set to VIL (0V). - 4. All Vss pins must be connected to ground supply. - 5. Package body is approximately 28mm x 28mm x 3.5mm. - 6. This package code is used to reference the package diagram. - 7. This text does not indicate orientation of the actual part-marking. ### Pin Names | Left Port | Right Port | Names | |---------------------------|------------------------------|-----------------------------------------------| | Œ0L, CE1L | CEOR, CE1R | Chip Enables <sup>(5)</sup> | | R/WL | R/W̄R | Read/Write Enable | | ŌĒL | <del>OE</del> R | Output Enable | | A0L - A16L <sup>(1)</sup> | Aor - A16R <sup>(1)</sup> | Address | | I/Ool - I/O35L | VO0R - I/O35R | Data Input/Output | | CLKL | CLKR | Clock | | PL/FTL | PL/FT <sub>R</sub> | Pipeline/Flow-Through | | <del>AD</del> SL | <del>AD</del> S <sub>R</sub> | Address Strobe Enable | | CNTENL | <u>CNTEN</u> R | Counter Enable | | REPEATL | REPEATR | Counter Repeat <sup>(4)</sup> | | BEOL - BE3L | BEOR - BE3R | Byte Enables (9-bit bytes) <sup>(5)</sup> | | VDDQL | VDDQR | Power (I/O Bus) (3.3V or 2.5V) <sup>(2)</sup> | | OPTL | OPTr | Option for selecting VDDax <sup>(2,3)</sup> | | V | DD | Power (3.3V) <sup>(2)</sup> | | V | SS | Ground (0V) | | Т | DI | Test Data Input | | TDO | | Test Data Output | | TCK | | Test Logic Clock (10MHz) | | π | <b>I</b> S | Test Mode Select | | TR | ST | Reset (Initialize TAP Controller) | #### 5617 tbl 01 - 1. A<sub>16</sub> is a NC for IDT70V3589. - VDD, OPTx, and VDDOx must be set to appropriate operating levels prior to applying inputs on the I/Os and controls for that port. - 3. OPTx selects the operating voltage levels for the I/Os and controls on that port. If OPTx is set to VIH (3.3V), then that port's I/Os and controls will operate at 3.3V levels and VDDOX must be supplied at 3.3V. If OPTx is set to VIL (0V), then that port's I/Os and address controls will operate at 2.5V levels and VDDOX must be supplied at 2.5V. The OPT pins are independent of one another—both ports can operate at 3.3V levels, both can operate at 2.5V levels, or either can operate at 3.3V with the other at 2.5V. - When REPEATx is asserted, the counter will reset to the last valid address loaded via ADSx. - Chip Enables and Byte Enables are double buffered when PL/FT = ViH, i.e., the signals take two cycles to deselect. ## Truth Table I—Read/Write and Enable Control (1,2,3,4) | ŌĒ | CLK | <u>CE</u> ₀ | CE <sub>1</sub> | <b>BE</b> ₃ | <b>BE</b> ₂ | BE <sub>1</sub> | <u>B</u> E₀ | R/W | Byte 3<br>I/O27-35 | Byte 2<br>I/O <sub>18-26</sub> | Byte 1<br>I/O <sub>9-17</sub> | Byte 0<br>I/O <sub>0-8</sub> | MODE | |----|----------|-------------|-----------------|-------------|-------------|-----------------|-------------|-----|--------------------|--------------------------------|-------------------------------|------------------------------|-----------------------------| | Х | 1 | Н | Χ | Χ | Χ | Χ | Χ | Χ | High-Z | High-Z | High-Z | High-Z | Deselected-Power Down | | Х | 1 | Х | L | Х | Χ | Х | Χ | Х | High-Z | High-Z | High-Z | High-Z | Deselected-Power Down | | Χ | 1 | L | Н | Н | Н | Н | Н | Χ | High-Z | High-Z | High-Z | High-Z | All Bytes Deselected | | Х | <b>↑</b> | L | Н | Η | Н | Н | L | L | High-Z | High-Z | High-Z | Din | Write to Byte 0 Only | | Χ | 1 | L | Н | Н | Н | L | Н | L | High-Z | High-Z | Din | High-Z | Write to Byte 1 Only | | Χ | 1 | L | Н | Н | L | Н | Н | L | High-Z | Din | High-Z | High-Z | Write to Byte 2 Only | | Х | 1 | L | Н | L | Н | Н | Н | L | Din | High-Z | High-Z | High-Z | Write to Byte 3 Only | | Х | <b>↑</b> | L | Н | Η | Н | L | L | L | High-Z | High-Z | Din | Din | Write to Lower 2 Bytes Only | | Χ | 1 | L | Н | L | L | Н | Н | L | DIN | Din | High-Z | High-Z | Write to Upper 2 bytes Only | | Χ | 1 | L | Н | L | L | L | L | L | DIN | Din | Din | Din | Write to All Bytes | | L | <b>↑</b> | L | Н | Н | Н | Н | L | Н | High-Z | High-Z | High-Z | Dout | Read Byte 0 Only | | L | <b>↑</b> | L | Н | Η | Н | L | Н | Н | High-Z | High-Z | Douт | High-Z | Read Byte 1 Only | | L | 1 | L | Н | Н | L | Н | Н | Н | High-Z | Dout | High-Z | High-Z | Read Byte 2 Only | | L | 1 | L | Н | L | Н | Н | Н | Н | Douт | High-Z | High-Z | High-Z | Read Byte 3 Only | | L | 1 | L | Н | Η | Н | L | L | Н | High-Z | High-Z | Douт | Douт | Read Lower 2 Bytes Only | | L | 1 | L | Н | L | L | Н | Н | Н | Dоит | Dout | High-Z | High-Z | Read Upper 2 Bytes Only | | L | 1 | L | Н | L | L | L | L | Н | Douт | Dout | Douт | Douт | Read All Bytes | | Н | 1 | L | Н | L | L | L | L | Х | High-Z | High-Z | High-Z | High-Z | Outputs Disabled | ### NOTES: 5617 tbl 02 5617 tbl 03 - 1. "H" = VIH, "L" = VIL, "X" = Don't Care. - 2. $\overline{ADS}$ , $\overline{CNTEN}$ , $\overline{REPEAT} = X$ . - 3. $\overline{\text{OE}}$ is an asynchronous input signal. - 4. It is possible to read or write any combination of bytes during a given access. A few representative samples have been illustrated here. ## Truth Table II—Address Counter Control<sup>(1,2)</sup> | External<br>Address | Previous<br>Internal<br>Address | Internal<br>Address<br>Used | CLK | ĀDS | CNTEN | REPEAT <sup>(6)</sup> | I/O <sup>(3)</sup> | MODE | |---------------------|---------------------------------|-----------------------------|-----|------------------|------------------|-----------------------|--------------------|-------------------------------------------------------| | Х | Х | An | 1 | Х | Х | L <sup>(4)</sup> | Dvo(0) | Counter Reset to last valid ADS load | | An | Х | An | 1 | L <sup>(4)</sup> | Х | Н | Dvo (n) | External Address Used | | An | Ар | Ар | 1 | Н | Н | Н | Dvo(p) | External Address Blocked—Counter disabled (Ap reused) | | Х | Ар | Ap + 1 | 1 | Н | L <sup>(5)</sup> | Н | Dvo(p+1) | Counter Enabled—Internal Address generation | - "H" = V<sub>IH</sub>, "L" = V<sub>IL</sub>, "X" = Don't Care. Read and write operations are controlled by the appropriate setting of R/W, CE<sub>0</sub>, CE<sub>1</sub>, BEn and OE. - 3. Outputs configured in flow-through output mode: if outputs are in pipelined mode the date out will be delayed by one cycle. - 4. $\overline{ADS}$ and $\overline{REPEAT}$ are independent of all other memory control signals including $\overline{CE}_0$ , $CE_1$ and $\overline{BE}_1$ - 5. The address counter advances if $\overline{\text{CNTEN}} = \text{V}_{\text{IL}}$ on the rising edge of CLK, regardless of all other memory control signals including $\overline{\text{CE}}_0$ , CE1, $\overline{\text{BE}}_{\text{IL}}$ . - 6. When REPEAT is asserted, the counter will reset to the last valid address loaded via ADS. This value is not set at power-up: a known location should be loaded via ADS during initialization if desired. Any subsequent ADS access during operations will update the REPEAT address location. # Recommended Operating Temperature and Supply Voltage<sup>(1)</sup> | Grade | Ambient<br>Temperature | GND | V <sub>DD</sub> | |------------|------------------------|-----|---------------------| | Commercial | 0°C to +70°C | 0V | 3.3V <u>+</u> 150mV | | Industrial | -40°C to +85°C | 0V | 3.3V <u>+</u> 150mV | #### NOTES: 5617 tbl 04 1. This is the parameter TA. This is the "instant on" case temperature. ### Absolute Maximum Ratings(1) | Symbol | Rating | Commercial & Industrial | Unit | |----------------------|--------------------------------------|-------------------------|------| | VTERM <sup>(2)</sup> | Terminal Voltage with Respect to GND | -0.5 to +4.6 | V | | TBIAS <sup>(3)</sup> | Temperature Under Bias | -55 to +125 | °C | | Tstg | Storage Temperature | -65 to +150 | ۰C | | NLT | Junction Temperature | +150 | °C | | Іоит | DC Output Current | 50 | mA | #### NOTES: 5617 tbl 06 - Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. - VTERM must not exceed VDD + 150mV for more than 25% of the cycle time or 4ns maximum, and is limited to ≤ 20mA for the period of VTERM ≥ VDD + 150mV. - 3. Ambient Temperature Under Bias. No AC Conditions. Chip $\stackrel{-}{\text{Deselected}}$ # Recommended DC Operating Conditions with VDDQ at 2.5V | Symbol | Parameter | Min. | Тур. | Max. | Unit | |--------|--------------------------------------------------|---------|------|-----------------------------|------| | VDD | Core Supply Voltage | 3.15 | 3.3 | 3.45 | V | | VDDQ | I/O Supply Voltage <sup>(3)</sup> | 2.4 | 2.5 | 2.6 | ٧ | | Vss | Ground | 0 | 0 | 0 | ٧ | | VIH | Input High Voltage<br>(Address & Control Inputs) | 1.7 | | VDDQ + 100mV <sup>(2)</sup> | V | | VIH | Input High Voltage - I/O <sup>(3)</sup> | 1.7 | _ | VDDQ + 100mV <sup>(2)</sup> | V | | VIL | Input Low Voltage | -0.3(1) | | 0.7 | V | #### NOTES: 5617 tb1 05a - 1. Undershoot of $V_{IL \ge} -1.5V$ for pulse width less than 10ns is allowed. - 2. VTERM must not exceed VDDQ + 100mV. - 3. To select operation at 2.5V levels on the I/Os and controls of a given port, the OPT pin for that port must be set to VIL (0V), and VDDOX for that port must be supplied as indicated above. # Recommended DC Operating Conditions with VDDQ at 3.3V | Symbol | Parameter | Min. | Тур. | Мах. | Unit | |--------|-----------------------------------------------------------------|---------------------|------|-----------------------------|------| | VDD | Core Supply Voltage | 3.15 | 3.3 | 3.45 | V | | VDDQ | I/O Supply Voltage <sup>(3)</sup> | 3.15 | 3.3 | 3.45 | V | | Vss | Ground | 0 | 0 | 0 | V | | VIH | Input High Voltage<br>(Address & Control Inputs) <sup>(3)</sup> | 2.0 | | VDDQ + 150mV <sup>(2)</sup> | V | | VIH | Input High Voltage - I/O <sup>(3)</sup> | 2.0 | | VDDQ + 150mV <sup>(2)</sup> | V | | VIL | Input Low Voltage | -0.3 <sup>(1)</sup> | _ | 0.8 | V | 5617 tbl 05b - 1. Undershoot of $V_{IL \ge}$ -1.5V for pulse width less than 10ns is allowed. - 2. VTERM must not exceed VDDQ + 150mV. - To select operation at 3.3V levels on the I/Os and controls of a given port, the OPT pin for that port must be set to ViH (3.3V), and VDDDX for that port must be supplied as indicated above. # Capacitance<sup>(1)</sup> $(TA = +25^{\circ}C, F = 1.0MHz) PQFP ONLY$ | Symbol | Parameter | Conditions <sup>(2)</sup> | Max. | Unit | |---------------------|--------------------|---------------------------|------|------| | CIN | Input Capacitance | VIN = 3dV | 8 | pF | | Соит <sup>(3)</sup> | Output Capacitance | Vout = 3dV | 10.5 | pF | 5617 tbl 07 ### NOTES: - 1. These parameters are determined by device characterization, but are not production tested. - 2. 3dV references the interpolated capacitance when the input and output switch from 0V to 3V or from 3V to 0V. - 3. Cout also references CI/O. # DC Electrical Characteristics Over the Operating Temperature and Supply Voltage Range (VDD = 3.3V ± 150mV) | | | | 70V35 | 99/89S | | |------------|---------------------------------------|--------------------------------------------------------------------------------------|-------|--------|------| | Symbol | Parameter | Test Conditions | Min. | Max. | Unit | | Lu | Input Leakage Current <sup>(1)</sup> | VDDQ = Max., VIN = 0V to VDDQ | _ | 10 | μΑ | | ILO | Output Leakage Current <sup>(1)</sup> | $\overline{\text{CE}}_0 = \text{ViH or CE}_1 = \text{ViL, Vout} = 0 \text{V to Vdd}$ | | 10 | μΑ | | Vol (3.3V) | Output Low Voltage <sup>(2)</sup> | IOL = +4mA, VDDQ = Min. | | 0.4 | V | | Voн (3.3V) | Output High Voltage <sup>(2)</sup> | IOH = -4mA, VDDQ = Min. | 2.4 | _ | ٧ | | Vol (2.5V) | Output Low Voltage <sup>(2)</sup> | IOL = +2mA, $VDDQ = Min$ . | _ | 0.4 | V | | Voн (2.5V) | Output High Voltage <sup>(2)</sup> | IOH = -2mA, VDDQ = Min. | 2.0 | _ | V | NOTE: At VDD ≤ 2.0V leakages are undefined. 2. VDDQ is selectable (3.3V/2.5V) via OPT pins. Refer to p.5 for details. 5617 tbl 08 DC Electrical Characteristics Over the Operating Temperature and Supply Voltage Range<sup>(3)</sup> (VDD = 3.3V ± 150mV) | | | | | | | 9/89S166<br>Only | 70V3599/89S133<br>Com'l<br>& Ind | | | |--------|--------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|----|---------------------|------------------|----------------------------------|------|------| | Symbol | Parameter | Test Condition | Versio | on | Typ. <sup>(4)</sup> | Max. | Typ. <sup>(4)</sup> | Max. | Unit | | ldd | Dynamic Operating<br>Current (Both | CEL and CER= VIL, | COM'L | S | 370 | 500 | 320 | 400 | mA | | | Ports Active) | Outputs Disabled, $f = fMAX^{(1)}$ | IND | S | _ | _ | 320 | 480 | | | ISB1 | Standby Current<br>(Both Ports - TTL | CEL = CER = VIH, | COM'L | S | 125 | 200 | 115 | 160 | mA | | | Level Inputs) | Outputs Disabled, $f = fMAX^{(1)}$ | IND | S | | _ | 115 | 195 | | | ISB2 | Standby Current<br>(One Port - TTL | CE"A" = VIL and CE"B" = VIH(5) | COM'L | S | 250 | 350 | 220 | 290 | mA | | | Level Inputs) | Active Port Outputs Disabled,<br>f=fMAX <sup>(1)</sup> | IND | S | | _ | 220 | 350 | | | ISB3 | Full Standby Current<br>(Both Ports - CMOS | Both Ports Outputs Disabled $\overline{\text{CEL}}$ and $\overline{\text{CER}} \geq \text{VDDQ} - 0.2V$ , | COM'L | S | 15 | 30 | 15 | 30 | mA | | | Level Inputs) | $ \begin{array}{l} \text{VIN} \geq \text{VDDQ - 0.2V or VIN} \leq 0.2\text{V}, \\ f = 0^{(2)} \end{array} $ | IND | S | _ | _ | 15 | 40 | | | ISB4 | Full Standby Current<br>(One Port - CMOS | $\overline{\text{CE}}$ "A" $\leq 0.2 \text{V}$ and $\overline{\text{CE}}$ "B" $\geq \text{VDDQ} - 0.2 \text{V}^{(5)}$<br>VIN $\geq \text{VDDQ} - 0.2 \text{V}$ or VIN $\leq 0.2 \text{V}$ , | COM'L | S | 250 | 350 | 220 | 290 | mA | | | Level Inputs) | Active Port, Outputs Disabled,<br>f = fMAX <sup>(1)</sup> | IND | S | _ | | 220 | 350 | | - 1. At f = fmax, address and control lines (except Output Enable) are cycling at the maximum frequency clock cycle of 1/tcvc, using "AC TEST CONDITIONS" at input levels of GND to 3V. - 2. f = 0 means no address, clock, or control lines change. Applies only to input at CMOS level standby. - 3. Port "A" may be either left or right port. Port "B" is the opposite from port "A". - 4. VDD = 3.3V, $TA = 25^{\circ}C$ for Typ, and are not production tested. IDD DC(f=0) = 120mA (Typ). - 5. $\overline{CE}x = V_{IL}$ means $\overline{CE}_{0x} = V_{IL}$ and $CE_{1x} = V_{IH}$ $\overline{CE}x = V_{IH}$ means $\overline{CE}_{0x} = V_{IH}$ or $CE_{1x} = V_{IL}$ - $\overline{\text{CE}}\text{x} \leq 0.2 \text{V}$ means $\overline{\text{CE}}\text{ox} \leq 0.2 \text{V}$ and $\text{CE}\text{1x} \geq \text{V}_{\text{DDQ}}$ 0.2 V - $\overline{\text{CE}}\text{x} \ge \text{V}_{\text{DDQ}} 0.2 \text{V} \text{ means } \overline{\text{CE}}_{\text{OX}} \ge \text{V}_{\text{DDQ}} 0.2 \text{V} \text{ or } \text{CE}_{\text{1X}} 0.2 \text{V}$ - "X" represents "L" for left port or "R" for right port. ### AC Test Conditions (VDDQ - 3.3V/2.5V) | 10 1031 00 10110 ( | VDDQ - 3.3 V12.3 V) | |-----------------------------------------|-------------------------| | Input Pulse Levels (Address & Controls) | GND to 3.0V/GND to 2.4V | | Input Pulse Levels (I/Os) | GND to 3.0V/GND to 2.4V | | Input Rise/Fall Times | 2ns | | Input Timing Reference Levels | 1.5V/1.25V | | Output Reference Levels | 1.5V/1.25V | | Output Load | Figures 1 and 2 | 5617 tbl 10 Figure 1. AC Output Test load. Figure 2. Output Test Load (For tcklz, tckHz, tolz, and toHz). \*Including scope and jig. Figure 3. Typical Output Derating (Lumped Capacitive Load). AC Electrical Characteristics Over the Operating Temperature Range (Read and Write Cycle Timing) $^{(2,3)}$ (VDD = 3.3V ± 150mV) | | | 70V359<br>Com | 70V3599/89S166<br>Com'l Only | | 70V3599/89S133<br>Com'l<br>& Ind | | |----------------|------------------------------------------------|---------------|------------------------------|------|----------------------------------|------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Unit | | tcyc1 | Clock Cycle Time (Flow-Through) <sup>(1)</sup> | 20 | _ | 25 | _ | ns | | tcyc2 | Clock Cycle Time (Pipelined) <sup>(1)</sup> | 6 | _ | 7.5 | — | ns | | tcн1 | Clock High Time (Flow-Through) <sup>(1)</sup> | 6 | _ | 7 | — | ns | | tcl1 | Clock Low Time (Flow-Through) <sup>(1)</sup> | 6 | _ | 7 | — | ns | | tcH2 | Clock High Time (Pipelined) <sup>(2)</sup> | 2.1 | _ | 2.6 | _ | ns | | tcl2 | Clock Low Time (Pipelined) <sup>(1)</sup> | 2.1 | _ | 2.6 | _ | ns | | tsa | Address Setup Time | 1.7 | _ | 1.8 | _ | ns | | tha | Address Hold Time | 0.5 | _ | 0.5 | _ | ns | | tsc | Chip Enable Setup Time | 1.7 | _ | 1.8 | _ | ns | | thc | Chip Enable Hold Time | 0.5 | _ | 0.5 | _ | ns | | tsв | Byte Enable Setup Time | 1.7 | _ | 1.8 | _ | ns | | tнв | Byte Enable Hold Time | 0.5 | _ | 0.5 | _ | ns | | tsw | R/W Setup Time | 1.7 | _ | 1.8 | _ | ns | | thw | R/W Hold Time | 0.5 | _ | 0.5 | _ | ns | | tsp | Input Data Setup Time | 1.7 | _ | 1.8 | _ | ns | | thd | Input Data Hold Time | 0.5 | _ | 0.5 | _ | ns | | tsad | ADS Setup Time | 1.7 | _ | 1.8 | _ | ns | | thad | ADS Hold Time | 0.5 | _ | 0.5 | _ | ns | | tscn | CNTEN Setup Time | 1.7 | _ | 1.8 | _ | ns | | thcn | CNTEN Hold Time | 0.5 | _ | 0.5 | _ | ns | | tsrpt | REPEAT Setup Time | 1.7 | _ | 1.8 | _ | ns | | <b>t</b> HRPT | REPEAT Hold Time | 0.5 | _ | 0.5 | _ | ns | | toe | Output Enable to Data Valid | _ | 4.0 | | 4.2 | ns | | tolz | Output Enable to Output Low-Z | 1 | _ | 1 | _ | ns | | tонz | Output Enable to Output High-Z | 1 | 3.6 | 1 | 4.2 | ns | | tCD1 | Clock to Data Valid (Flow-Through)(1) | _ | 12 | | 15 | ns | | tCD2 | Clock to Data Valid (Pipelined) <sup>(1)</sup> | _ | 3.6 | | 4.2 | ns | | toc | Data Output Hold After Clock High | 1 | _ | 1 | _ | ns | | tскнz | Clock High to Output High-Z | 1 | 3 | 1 | 3 | ns | | tcklz | Clock High to Output Low-Z | 1 | _ | 1 | _ | ns | | Port-to-Port [ | | l | | | | | | | | | | 1 | | | NOTES 5617 tbl 11 <sup>1.</sup> The Pipelined output parameters (tcyc2, tcp2) apply to either or both left and right ports when FT/PIPEx = VIH. Flow-through parameters (tcyc1, tcp1) apply when FT/PIPE = VIL for that port. <sup>2.</sup> All input signals are synchronous with respect to the clock except for the asynchronous Output Enable (OE) and FT/PIPE. FT/PIPE should be treated as a DC signal, i.e. steady state during operation. <sup>3.</sup> These values are valid for either level of VDDO (3.3V/2.5V). See page 5 for details on selecting the desired operating voltage levels for each port. # Timing Waveform of Read Cycle for Pipelined Operation (FT/PIPE'x' = VIH)(2) # Timing Waveform of Read Cycle for Flow-through Output $(\mathbf{FT}/PIPE"x" = VIL)^{(2,6)}$ - 1. $\overline{\text{OE}}$ is asynchronously controlled; all other inputs are synchronous to the rising clock edge. - 2. $\overline{ADS} = VIL \text{ and } \overline{REPEAT} = VIH.$ - 3. The output is disabled (High-Impedance state) by $\overline{\text{CE}}_0 = \text{V}_{IH}$ , $\text{CE}_1 = \text{V}_{IL}$ , $\overline{\text{BE}}_n = \text{V}_{IH}$ following the next rising edge of the clock. Refer to Truth Table 1. - 4. Addresses do not have to be accessed sequentially since $\overline{ADS} = V_{IL}$ constantly loads the address on the rising edge of the CLK; numbers are for reference use only. - 5. If $\overline{BE}_n$ was HIGH, then the appropriate Byte of DATAout for Qn + 2 would be disabled (High-Impedance state). - 6. "x" denotes Left or Right port. The diagram is with respect to that port. # Timing Waveform of a Multi-Device Pipelined Read<sup>(1,2)</sup> # Timing Waveform of a Multi-Device Flow-Through Read<sup>(1,2)</sup> - B1 Represents Device #1; B2 Represents Device #2. Each Device consists of one IDT70V3599/89 for this waveform, and are setup for depth expansion in this example. ADDRESS(B1) = ADDRESS(B2) in this situation. - 2. $\overline{BEn}$ , $\overline{OE}$ , and $\overline{ADS}$ = VIL; CE1(B1), CE1(B2), R/ $\overline{W}$ and $\overline{REPEAT}$ = VIH. # Timing Waveform of Left Port Write to Pipelined Right Port Read (1,2,4) #### NOTES: - 1. $\overline{CE}_0$ , $\overline{BE}_n$ , and $\overline{ADS} = VIL$ ; $CE_1$ and $\overline{REPEAT} = VIH$ . - 2. $\overline{OE} = V_{IL}$ for Port "B", which is being read from. $\overline{OE} = V_{IH}$ for Port "A", which is being written to. - 3. If tco ≤ minimum specified, then data from Port "B" read is not valid until following Port "B" clock cycle (ie, time from write to valid read on opposite port will be tco + 2 tcvc2 + tcp2). If tco > minimum, then data from Port "B" read is available on first Port "B" clock cycle (ie, time from write to valid read on opposite port will be tco + tcvc2 + tcp2). - 4. All timing is the same for Left and Right ports. Port "A" may be either Left or Right port. Port "B" is the opposite of Port "A" # Timing Waveform with Port-to-Port Flow-Through Read<sup>(1,2,4)</sup> - 1. $\overline{CE}_0$ , $\overline{BE}_n$ , and $\overline{ADS} = VIL$ ; $CE_1$ and $\overline{REPEAT} = VIH$ . - 2. $\overline{OE}$ = VIL for the Right Port, which is being read from. $\overline{OE}$ = VIH for the Left Port, which is being written to. - 3. If tco ≤ minimum specified, then data from Port "B" read is not valid until following Port "B" clock cycle (i.e., time from write to valid read on opposite port will be tco + tcyc + tcpi). If tco > minimum, then data from Port "B" read is available on first Port "B" clock cycle (i.e., time from write to valid read on opposite port will be tco + tcpi). - 4. All timing is the same for both left and right ports. Port "A" may be either left or right port. Port "B" is the opposite of Port "A". ### Timing Waveform of Pipelined Read-to-Write-to-Read #### NOTES: - 1. Output state (High, Low, or High-impedance) is determined by the previous cycle control signals. 2. $\overline{\text{CEo}}$ , $\overline{\text{BE}}_{\text{II}}$ , and $\overline{\text{ADS}}$ = VIL; CE1 and $\overline{\text{REPEAT}}$ = VIH. "NOP" is "No Operation". - Addresses do not have to be accessed sequentially since ADS = ViL constantly loads the address on the rising edge of the CLK; numbers - 4. "NOP" is "No Operation." Data in memory at the selected address may be corrupted and should be re-written to guarantee data integrity. ## Timing Waveform of Pipelined Read-to-Write-to-Read (**OE** Controlled)<sup>(2)</sup> - 1. Output state (High, Low, or High-impedance) is determined by the previous cycle control signals. - 2. $\overline{CE_0}$ , $\overline{BE_n}$ , and $\overline{ADS} = V_{IL}$ ; $CE_1$ and $\overline{REPEAT} = V_{IH}$ . - Addresses do not have to be accessed sequentially since ADS = Vil. constantly loads the address on the rising edge of the CLK; numbers are for reference use only. - 4. This timing does not meet requirements for fastest speed grade. This waveform indicates how logically it could be done if timing so allows. # Timing Waveform of Flow-Through Read-to-Write-to-Read (**OE** = VIL)<sup>(2)</sup> # Timing Waveform of Flow-Through Read-to-Write-to-Read (**OE** Controlled)<sup>(2)</sup> - 1. Output state (High, Low, or High-impedance) is determined by the previous cycle control signals. - 2. $\overline{\text{CE}}_0$ , $\overline{\text{BE}}_n$ , and $\overline{\text{ADS}} = \text{VIL}$ ; $\overline{\text{CE}}_1$ and $\overline{\text{REPEAT}} = \overline{\text{VIH}}$ . - Addresses do not have to be accessed sequentially since ADS = VIL constantly loads the address on the rising edge of the CLK; numbers are for reference use only. - 4. "NOP" is "No Operation." Data in memory at the selected address may be corrupted and should be re-written to guarantee data integrity. # Timing Waveform of Pipelined Read with Address Counter Advance<sup>(1)</sup> ## Timing Waveform of Flow-Through Read with Address Counter Advance<sup>(1)</sup> - 1. $\overline{CE}_0$ , $\overline{OE}$ , $\overline{BE}_1 = V_{IL}$ ; $CE_1$ , $R/\overline{W}$ , and $\overline{REPEAT} = V_{IH}$ . - 2. If there is no address change via $\overline{ADS} = VIL$ (loading a new address) or $\overline{CNTEN} = VIL$ (advancing the address), i.e. $\overline{ADS} = VIH$ and $\overline{CNTEN} = VIH$ , then the data output remains constant for subsequent clocks. # Timing Waveform of Write with Address Counter Advance (Flow-through or Pipelined Inputs)<sup>(1)</sup> ### Timing Waveform of Counter Repeat<sup>(2)</sup> - 1. $\overline{CE_0}$ , $\overline{BE_n}$ , and $R/\overline{W} = V_{IL}$ ; $CE_1$ and $\overline{REPEAT} = V_{IH}$ . - 2. $\overline{CE}_0$ , $\overline{BE}_n = VIL$ ; $CE_1 = VIH$ . - 3. The "Internal Address" is equal to the "External Address" when $\overline{ADS} = VIL$ and equals the counter output when $\overline{ADS} = VIH$ . - 4. Addresses do not have to be accessed sequentially since $\overline{ADS} = VIL$ constantly loads the address on the rising edge of the CLK; numbers are for reference use only. - 5. Output state (High, Low, or <u>High-imp</u>edance) is determined by the previous cycle control signals. - 6. No dead cycle exists during REPEAT operation. A READ or WRITE cycle may be coincidental with the counter REPEAT cycle: Address loaded by last valid ADS load will be accessed. Extra cycles are shown here simply for clarification. For more information on REPEAT function refer to Truth Table II. - 7. CNTEN = V<sub>IL</sub> advances Internal Address from 'An' to 'An +1'. The transition shown indicates the time required for the counter to advance. The 'An +1'Address is written to during this cycle. ### Functional Description The IDT70V3599/89 provides a true synchronous Dual-Port Static RAM interface. Registered inputs provide minimal set-up and hold times on address, data, and all critical control inputs. All internal registers are clocked on the rising edge of the clock signal, however, the self-timed internal write pulse is independent of the LOW to HIGH transition of the clock signal. An asynchronous output enable is provided to ease asynchronous bus interfacing. Counter enable inputs are also provided to stall the operation of the address counters for fast interleaved memory applications. A HIGH on $\overline{\text{CE}}$ oor a LOW on CE1 for one clock cycle will power down the internal circuitry to reduce static power consumption. Multiple chip enables allow easier banking of multiple IDT70V3599/89s for depth expansion configurations. Two cycles are required with $\overline{\text{CE}}$ 0 LOW and CE1 HIGH to re-activate the outputs. ### Depth and Width Expansion The IDT70V3599/89 features dual chip enables (refer to Truth Table I) in order to facilitate rapid and simple depth expansion with no requirements for external logic. Figure 4 illustrates how to control the various chip enables in order to expand two devices in depth. The IDT70V3599/89 can also be used in applications requiring expanded width, as indicated in Figure 4. Through combining the control signals, the devices can be grouped as necessary to accommodate applications needing 72-bits or wider. #### NOTE: 1. A<sub>17</sub> is for IDT70V3599, A<sub>16</sub> is for IDT70V3589. ## JTAG Timing Specifications #### NOTES: - 1. Device inputs = All device inputs except TDI, TMS, and TRST. - 2. Device outputs = All device outputs except TDO. ### JTAG AC Electrical Characteristics(1,2,3,4) | | | 7 | 0V3599/8 | 9 | |--------|-------------------------|------|------------------|-------| | Symbol | Parameter | Min. | Max. | Units | | tucyc | JTAG Clock Input Period | 100 | _ | ns | | исн | JTAG Clock HIGH | 40 | _ | ns | | tucı | JTAG Clock Low | 40 | _ | ns | | tur | JTAG Clock Rise Time | _ | 3 <sup>(1)</sup> | ns | | ₩F | JTAG Clock Fall Time | _ | 3 <sup>(1)</sup> | ns | | URST | JTAG Reset | 50 | _ | ns | | tursr | JTAG Reset Recovery | 50 | _ | ns | | tico | JTAG Data Output | _ | 25 | ns | | tudo | JTAG Data Output Hold | 0 | _ | ns | | tıs | JTAG Setup | 15 | | ns | | tлн | JTAG Hold | 15 | | ns | ### NOTES: 5617 tbl 12 - 1. Guaranteed by design. - 2. 30pF loading on external output signals. - 3. Refer to AC Electrical Test Conditions stated earlier in this document. - 4. JTAG operations occur at one speed (10MHz). The base device may run at any speed specified in this datasheet. ### Identification Register Definitions | Instruction Field | Value | Description | |-----------------------------------|-----------------------|------------------------------------------------------| | Revision Number (31:28) | 0x0 | Reserved for version number | | IDT Device ID (27:12) | 0x0312 <sup>(1)</sup> | Defines IDT part number | | IDT JEDEC ID (11:1) | 0x33 | Allows unique identification of device vendor as IDT | | ID Register Indicator Bit (Bit 0) | 1 | Indicates the presence of an ID register | NOTE: 5617 tbl 13 ### Scan Register Sizes | Register Name | Bit Size | |----------------------|----------| | Instruction (IR) | 4 | | Bypass (BYR) | 1 | | Identification (IDR) | 32 | | Boundary Scan (BSR) | Note (3) | 5617 tbl 14 ### System Interface Parameters | Instruction | Code | Description | |----------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | EXTEST | 0000 | Forces contents of the boundary scan cells onto the device outputs <sup>(1)</sup> . Places the boundary scan register (BSR) between TDI and TDO. | | BYPASS | 1111 | Places the bypass register (BYR) between TDI and TDO. | | IDCODE | 0010 | Loads the ID register (IDR) with the vendor ID code and places the register between TDI and TDO. | | HIGHZ | 0011 | Places the bypass register (BYR) between TDI and TDO. Forces all device output drivers to a High-Z state. | | SAMPLE/PRELOAD | 0001 | Places the boundary scan register (BSR) between TDI and TDO. SAMPLE allows data from device inputs <sup>(2)</sup> to be captured in the boundary scan cells and shifted serially through TDO. PRELOAD allows data to be input serially into the boundary scan cells via the TDI. | | RESERVED | All other codes | Several combinations are reserved. Do not use codes other than those identified above. | NOTES: 5617 tbl 15 - 1. Device outputs = All device outputs except TDO. - 2. Device inputs = All device inputs except TDI, TMS, and $\overline{\text{TRST}}$ . - 3. The Boundary Scan Descriptive Language (BSDL) file for this device is available on the IDT website (www.idt.com), or by contacting your local IDT sales representative. <sup>1.</sup> Device ID for IDT70V3589 is 0x0313. ### Ordering Information #### NOTE: Green parts available. For specific speeds, packages and powers contact your local sales office. LEAD FINISH (SnPb) parts are in EOL process. Product Discontinuation Notice - PDN# SP-17-02 IDT Clock Solution for IDT70V3599/89 Dual-Port | | Dual-Port I/O Specifications Clock Specifications | | | IDT | | | | |------------------------------|---------------------------------------------------|-------|----------------------|------------------------------------|----------------------|---------------------|---------------------| | IDT Dual-Port<br>Part Number | Voltage | I/O | Input<br>Capacitance | Input Duty<br>Cycle<br>Requirement | Maximum<br>Frequency | Jitter<br>Tolerance | PLL<br>Clock Device | | 70V3599/89 | 3.3/2.5 | LVTTL | 8pF | 40% | 166 | 75ps | IDT5V2528 | 5617 tbl16a ## Datasheet Document History: | 06/02/00: | | Initial Public Offering | |-----------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 07/12/00: | | Added mux to functional block diagram | | 07/30/01: | Page 20 | Changed maximum value for JTAG AC Electrical Characteristics for tuco from 20ns to 25ns | | | Page 9 | Added Industrial Temperature DC Parameters | | 11/20/01: | Pages 2, 3 & 4 | Added date revision for pin configurations | | | Page 11 | Changed to Evalue in AC Electrical Characteristics, please refer to Errata #SMEN-01-05 | | | Pages 1 & 22 | Replaced TM logo with ® logo | | | Page 10 | Changed AC Test Conditions Input Rise/Fall Times | | 07/01/02: | - | Consolidated multiple devices into one datasheet | | | Pages 1 & 5 | Added DCD capability for Pipelined Outputs | | | Page 7 | Clarified TBIAS and added TJN | | | Page 9 | Changed DC Electrical Parameters | | | Page 11 | Removed Clock Rise & Fall Time from AC Electrical Characteristics Table | | | | Removed Preliminary status | | 05/19/03: | Page 11 | Added Byte Enable SetupTime & Byte Enable Hold Time to AC Elecctrical Characteristics Table | | | Page 22 | Added IDT Clock Solution Table | | 01/10/06: | Page 1 | Added green availability to features | | | Page 5 | Changed footnote 2 for Truth Table I from $\overline{ADS}$ , $\overline{CNTEN}$ , $\overline{REPEAT} = V H to \overline{ADS}, \overline{CNTEN}, \overline{REPEAT} = X$ | | | Page 22 | Added green indicator to ordering information | | 07/25/08: | Page 9 | Corrected a typo in the DC Chars table | | 01/19/09: | Page 22 | Removed "IDT" from orderable part number | | 07/26/10: | Page 11 | In order to correct the header notes of the AC Elect Chars Table and align them with the Industrial temprange | | | | values located in the table, the commercial TA header note has been removed | | | Pages 13-16 | In order to correct the footnotes of timing diagrams, CNTEN has been removed to reconcile the | | | | footnotes with the CNTEN logic definition found in Truth Table II - Address Counter Control | | 10/14/14: | Page 22 | Added Tape & Reel to Ordering Information | | 06/21/18: | | Product Discontinuation Notice - PDN# SP-17-02 | | | | Last time buy expires June 15, 2018 | for SALES: 800-345-7015 or 408-284-8200 fax: 408-284-2775 www.idt.com for Tech Support: 408-284-2794 DualPortHelp@idt.com ## **Mouser Electronics** **Authorized Distributor** Click to View Pricing, Inventory, Delivery & Lifecycle Information: ### IDT (Integrated Device Technology): 70V3589S133BCI8 70V3589S166BFG8 70V3599S133BFGI 70V3599S133BCGI 70V3599S133DRI 70V3599S166BFG8 70V3589S133BFI 70V3589S133BCI 70V3599S133BCI 70V3589S133DRG 70V3599S133BFI 70V3589S133DRI 70V3599S166BF 70V3589S166BC 70V3589S166BF 70V3589S166DR 70V3599S166DR 70V3599S166BC 70V3599S133DRGI 70V3599S133BCI8 70V3599S133BFI8 70V3589S166BF8 70V3589S166BC8 70V3589S133DRGI 70V3599S166BF8 70V3599S166BC8 70V3589S133BC8 70V3589S133BFI8 70V3589S133BF8 70V3599S133BF8 70V3599S133BC8 70V3599S133BF 70V3599S133BC 70V3589S133BC 70V3589S133BF 70V3599S133DR 70V3589S133DR 70V3599S133BFGI8 70V3589S166DRG 70V3589S166BCG 70V3589S166BFG 70V3599S166DRG 70V3599S166BFG 70V3599S166BCG 70V3589S166DRG8 70V3589S133DRG8 70V3589S133DRGI8