The ISL6185 USB power controller family provides fully independent overcurrent (OC) fault protection for two or more USB ports.

This product family consists of sixteen individual functional product variants and three package options. It is operation rated for a nominal +2.5 V to +5 V range and is specified over the full commercial and industrial temperature ranges.

Each ISL6185 type incorporates in a single package two $71 \mathrm{~m} \Omega$ P-channel MOSFET power switches for power control. Each features internal current monitoring, accurate current limiting, and current limited delay to turn-off, for system supply protection along with control and communication I/O.

The ISL6185 family offers product variants with specified continuous output current levels of 0.6A, 1.1A, 1.5A or 1.8A; enable active high or low inputs; and latch off or automatic retry after overcurrent turn-off, making these devices well suited for many low-power applications.

This family of ICs is offered in an industry-standard SOIC pinout and also in the $70 \%$ smaller $3 \times 3$ DFN packages providing similar or enhanced performance in the smallest possible package.

## Features

- 2.5V to 5V Operating Range
- 71m $\Omega$ Integrated Power P-channel MOSFET Switches
- Continuous Current Options for 0.6A, 1.1A, 1.5A and 1.8A
- Thermally Insensitive 12 ms of Current Limiting Prior to Turn-Off
- Output Discharges with Reverse Current Blocking When Disabled
- Latch-off or Auto Restart Options
- $1 \mu \mathrm{~A}$ Off-State Supply Current
- Enable Polarity Options
- Industry-standard Pin for Pin SOIC, and Smaller DFN Packages Available
- UL Recognized, File Number: E333469


## Applications

- USB 1, 2, 3 Port Power Management
- Low Power (18W) Electronic Circuit Limiting and Breaker


FIGURE 1. TYPICAL APPLICATION


FIGURE 2. NORMALIZED ${ }^{\text {DSS(ON) }}$ TEMPERATURE CHARACTERISTIC CURVE

## Simplified Block Diagram



## Ordering Information

| PART <br> NUMBER <br> (Notes 1, 2, 3) | PART MARKING | EN/EN <br> INPUT | $V_{I N}=5 V$ <br> MAXIMUM CONTINUOUSIOUT <br> (A) | LATCH/AUTO RETRY | TEMP. RANGE ( ${ }^{\circ} \mathrm{C}$ ) | PACKAGE <br> (Pb-free) | PKG. DWG. \# |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ISL61851ACBZ | 61851A CBZ | EN | 0.6 | LATCH | 0 to +70 | 8 Lead SOIC | M8.15 |
| ISL61851BCBZ | 61851B CBZ | EN | 0.6 | RETRY | 0 to +70 | 8 Lead SOIC | M8.15 |
| ISL61851CCBZ | 61851C CBZ | EN | 1.1 | LATCH | 0 to +70 | 8 Lead SOIC | M8.15 |
| ISL61851DCBZ | 61851D CBZ | EN | 1.1 | RETRY | 0 to +70 | 8 Lead SOIC | M8.15 |
| ISL61851ECBZ | 61851E CBZ | $\overline{\mathrm{EN}}$ | 0.6 | LATCH | 0 to +70 | 8 Lead SOIC | M8.15 |
| ISL61851FCBZ | 61851F CBZ | $\overline{\mathrm{EN}}$ | 0.6 | RETRY | 0 to +70 | 8 Lead SOIC | M8.15 |
| ISL61851GCBZ | 61851G CBZ | $\overline{\mathrm{EN}}$ | 1.1 | LATCH | 0 to +70 | 8 Lead SOIC | M8.15 |
| ISL61851HCBZ | 61851H CBZ | $\overline{\mathrm{EN}}$ | 1.1 | RETRY | 0 to +70 | 8 Lead SOIC | M8.15 |
| ISL61851ICBZ | 61851I CBZ | EN | 1.5 | LATCH | 0 to +70 | 8 Lead SOIC | M8.15 |
| ISL61851JCBZ | 61851 CBZ | EN | 1.5 | RETRY | 0 to +70 | 8 Lead SOIC | M8.15 |
| ISL61851KCBZ | 61851K CBZ | $\overline{\mathrm{EN}}$ | 1.5 | LATCH | 0 to +70 | 8 Lead SOIC | M8.15 |
| ISL61851LCBZ | 61851L CBZ | $\overline{\mathrm{EN}}$ | 1.5 | RETRY | 0 to +70 | 8 Lead SOIC | M8.15 |
| ISL61852ACRZ | 52AC | EN | 0.6 | LATCH | 0 to +70 | 8 Lead DFN | L8.3x3J |
| ISL61852BCRZ | 52BC | EN | 0.6 | RETRY | 0 to +70 | 8 Lead DFN | L8.3x3J |
| ISL61852CCRZ | 52CC | EN | 1.1 | LATCH | 0 to +70 | 8 Lead DFN | L8.3x3J |
| ISL61852DCRZ | 52DC | EN | 1.1 | RETRY | 0 to +70 | 8 Lead DFN | L8.3x3J |
| ISL61852ECRZ | 52EC | $\overline{E N}$ | 0.6 | LATCH | 0 to +70 | 8 Lead DFN | L8.3x3J |

Ordering Information (continued)

| PART NUMBER (Notes 1, 2, 3) | PART MARKING | $\begin{aligned} & \text { EN/EN } \\ & \text { INPUT } \end{aligned}$ | $V_{I N}=5 V$ <br> MAXIMUM CONTINUOUS IOUT <br> (A) | LATCH/AUTO RETRY | TEMP. <br> RANGE ( ${ }^{\circ} \mathrm{C}$ ) | PACKAGE <br> (Pb-free) | PKG. DWG. \# |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ISL61852FCRZ | 52FC | $\overline{\mathrm{EN}}$ | 0.6 | RETRY | 0 to +70 | 8 Lead DFN | L8.3x3J |
| ISL61852GCRZ | 52GC | $\overline{\mathrm{EN}}$ | 1.1 | LATCH | 0 to +70 | 8 Lead DFN | L8.3x3J |
| ISL61852HCRZ | 52HC | $\overline{\mathrm{EN}}$ | 1.1 | RETRY | 0 to +70 | 8 Lead DFN | L8.3x3J |
| ISL61852ICRZ | 52IC | EN | 1.5 | LATCH | 0 to +70 | 8 Lead DFN | L8.3x3J |
| ISL61852JCRZ | 52JC | EN | 1.5 | RETRY | 0 to +70 | 8 Lead DFN | L8.3x3J |
| ISL61852KCRZ | 52KC | $\overline{\mathrm{EN}}$ | 1.5 | LATCH | 0 to +70 | 8 Lead DFN | L8.3x3J |
| ISL61852LCRZ | 52LC | $\overline{\mathrm{EN}}$ | 1.5 | RETRY | 0 to +70 | 8 Lead DFN | L8.3x3J |
| ISL61853ACRZ | 53AC | EN | 0.6 | LATCH | 0 to +70 | 10 Lead DFN | L10.3x3 |
| ISL61853BCRZ | 53BC | EN | 0.6 | RETRY | 0 to +70 | 10 Lead DFN | L10.3x3 |
| ISL61853CCRZ | 53CC | EN | 1.1 | LATCH | 0 to +70 | 10 Lead DFN | L10.3x3 |
| ISL61853DCRZ | 53DC | EN | 1.1 | RETRY | 0 to +70 | 10 Lead DFN | L10.3x3 |
| ISL61853ECRZ | 53EC | EN | 0.6 | LATCH | 0 to +70 | 10 Lead DFN | L10.3x3 |
| ISL61853FCRZ | 53FC | $\overline{\mathrm{EN}}$ | 0.6 | RETRY | 0 to +70 | 10 Lead DFN | L10.3x3 |
| ISL61853GCRZ | 53GC | $\overline{\mathrm{EN}}$ | 1.1 | LATCH | 0 to +70 | 10 Lead DFN | L10.3x3 |
| ISL61853HCRZ | 53HC | $\overline{\mathrm{EN}}$ | 1.1 | RETRY | 0 to +70 | 10 Lead DFN | L10.3x3 |
| ISL61853ICRZ | 53IC | EN | 1.5 | LATCH | 0 to +70 | 10 Lead DFN | L10.3x3 |
| ISL61853JCRZ | 53JC | EN | 1.5 | RETRY | 0 to +70 | 10 Lead DFN | L10.3x3 |
| ISL61853KCRZ | 53KC | $\overline{\mathrm{EN}}$ | 1.5 | LATCH | 0 to +70 | 10 Lead DFN | L10.3x3 |
| ISL61853LCRZ | 53LC | $\overline{\mathrm{EN}}$ | 1.5 | RETRY | 0 to +70 | 10 Lead DFN | L10.3x3 |
| ISL61853MCRZ | 53MC | EN | 1.8 | LATCH | 0 to +70 | 10 Lead DFN | L10.3x3 |
| ISL61853NCRZ | 53NC | EN | 1.8 | RETRY | 0 to +70 | 10 Lead DFN | L10.3x3 |
| ISL618530CRZ | 530C | $\overline{\mathrm{EN}}$ | 1.8 | LATCH | 0 to +70 | 10 Lead DFN | L10.3x3 |
| ISL61853PCRZ | 53PC | $\overline{\mathrm{EN}}$ | 1.8 | RETRY | 0 to +70 | 10 Lead DFN | L10.3x3 |
| ISL61851AIBZ | 61851A IBZ | EN | 0.6 | LATCH | -40 to +85 | 8 Lead SOIC | M8.15 |
| ISL61851BIBZ | 61851B IBZ | EN | 0.6 | RETRY | -40 to +85 | 8 Lead SOIC | M8.15 |
| ISL61851CIBZ | 61851C IBZ | EN | 1.1 | LATCH | -40 to +85 | 8 Lead SOIC | M8.15 |
| ISL61851DIBZ | 61851D IBZ | EN | 1.1 | RETRY | -40 to +85 | 8 Lead SOIC | M8.15 |
| ISL61851EIBZ | 61851E IBZ | $\overline{\mathrm{EN}}$ | 0.6 | LATCH | -40 to +85 | 8 Lead SOIC | M8.15 |
| ISL61851FIBZ | 61851F IBZ | $\overline{\mathrm{EN}}$ | 0.6 | RETRY | -40 to +85 | 8 Lead SOIC | M8.15 |
| ISL61851GIBZ | 61851G IBZ | EN | 1.1 | LATCH | -40 to +85 | 8 Lead SOIC | M8.15 |
| ISL61851HIBZ | 61851H IBZ | EN | 1.1 | RETRY | -40 to +85 | 8 Lead SOIC | M8.15 |
| ISL61851IIBZ | 61851I IBZ | EN | 1.5 | LATCH | -40 to +85 | 8 Lead SOIC | M8.15 |
| ISL61851IBZ | 61851 IBZ | EN | 1.5 | RETRY | -40 to +85 | 8 Lead SOIC | M8.15 |
| ISL61851KIBZ | 61851K IBZ | $\overline{\mathrm{EN}}$ | 1.5 | LATCH | -40 to +85 | 8 Lead SOIC | M8.15 |
| ISL61851LIBZ | 61851L IBZ | $\overline{\mathrm{EN}}$ | 1.5 | RETRY | -40 to +85 | 8 Lead SOIC | M8.15 |
| ISL61852AIRZ | 52AI | EN | 0.6 | LATCH | -40 to +85 | 8 Lead DFN | L8.3x3J |
| ISL61852BIRZ | 52BI | EN | 0.6 | RETRY | -40 to +85 | 8 Lead DFN | L8.3x3J |
| ISL61852CIRZ | 52CI | EN | 1.1 | LATCH | -40 to +85 | 8 Lead DFN | L8.3x3J |
| ISL61852DIRZ | 52DI | EN | 1.1 | RETRY | -40 to +85 | 8 Lead DFN | L8.3x3J |
| ISL61852EIRZ | 52EI | $\overline{\mathrm{EN}}$ | 0.6 | LATCH | -40 to +85 | 8 Lead DFN | L8.3x3J |

## Ordering Information (continued)

| PART NUMBER (Notes 1, 2, 3) | PART MARKING | EN/EN <br> INPUT | $V_{I N}=5 \mathrm{~V}$ <br> MAXIMUM CONTINUOUSIOUT <br> (A) | LATCH/AUTO RETRY | TEMP. RANGE ( ${ }^{\circ} \mathrm{C}$ ) | PACKAGE <br> (Pb-free) | PKG. DWG. \# |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ISL61852FIRZ | 52FI | $\overline{\mathrm{EN}}$ | 0.6 | RETRY | -40 to +85 | 8 Lead DFN | L8.3x3J |
| ISL61852GIRZ | 52GI | $\overline{\mathrm{EN}}$ | 1.1 | LATCH | -40 to +85 | 8 Lead DFN | L8.3x3J |
| ISL61852HIRZ | 52HI | $\overline{\mathrm{EN}}$ | 1.1 | RETRY | -40 to +85 | 8 Lead DFN | L8.3x3J |
| ISL61852IIRZ | 5211 | EN | 1.5 | LATCH | -40 to +85 | 8 Lead DFN | L8.3x3J |
| ISL61852JIRZ | 52J | EN | 1.5 | RETRY | -40 to +85 | 8 Lead DFN | L8.3x3J |
| ISL61852KIRZ | 52KI | EN | 1.5 | LATCH | -40 to +85 | 8 Lead DFN | L8.3x3J |
| ISL61852LIRZ | 52LI | $\overline{\mathrm{EN}}$ | 1.5 | RETRY | -40 to +85 | 8 Lead DFN | L8.3x3J |
| ISL61853AIRZ | 53AI | EN | 0.6 | LATCH | -40 to +85 | 10 Lead DFN | L10.3x3 |
| ISL61853BIRZ | 53BI | EN | 0.6 | RETRY | -40 to +85 | 10 Lead DFN | L10.3x3 |
| ISL61853CIRZ | 53 Cl | EN | 1.1 | LATCH | -40 to +85 | 10 Lead DFN | L10.3x3 |
| ISL61853DIRZ | 53DI | EN | 1.1 | RETRY | -40 to +85 | 10 Lead DFN | L10.3x3 |
| ISL61853EIRZ | 53EI | $\overline{\mathrm{EN}}$ | 0.6 | LATCH | -40 to +85 | 10 Lead DFN | L10.3x3 |
| ISL61853FIRZ | 53FI | $\overline{\mathrm{EN}}$ | 0.6 | RETRY | -40 to +85 | 10 Lead DFN | L10.3x3 |
| ISL61853GIRZ | 53GI | $\overline{\mathrm{EN}}$ | 1.1 | LATCH | -40 to +85 | 10 Lead DFN | L10.3x3 |
| ISL61853HIRZ | 53 HI | $\overline{\mathrm{EN}}$ | 1.1 | RETRY | -40 to +85 | 10 Lead DFN | L10.3x3 |
| ISL61853IIRZ | 53II | EN | 1.5 | LATCH | -40 to +85 | 10 Lead DFN | L10.3x3 |
| ISL61853JIRZ | 53J | EN | 1.5 | RETRY | -40 to +85 | 10 Lead DFN | L10.3x3 |
| ISL61853KIRZ | 53KI | $\overline{\mathrm{EN}}$ | 1.5 | LATCH | -40 to +85 | 10 Lead DFN | L10.3x3 |
| ISL61853LIRZ | 53LI | EN | 1.5 | RETRY | -40 to +85 | 10 Lead DFN | L10.3x3 |
| ISL61853MIRZ | 53MI | EN | 1.8 | LATCH | -40 to +85 | 10 Lead DFN | L10.3x3 |
| ISL61853NIRZ | 53NI | EN | 1.8 | RETRY | -40 to +85 | 10 Lead DFN | L10.3x3 |
| ISL618530IRZ | 5301 | $\overline{\mathrm{EN}}$ | 1.8 | LATCH | -40 to +85 | 10 Lead DFN | L10.3x3 |
| ISL61853PIRZ | 53PI | $\overline{\mathrm{EN}}$ | 1.8 | RETRY | -40 to +85 | 10 Lead DFN | L10.3x3 |
| ISL61851EVAL1Z | 8 Lead SOIC Evaluation Platform with ISL61851A installed |  |  |  |  |  |  |
| ISL61852EVAL1Z | 8 Lead DFN Evaluation Platform with ISL61852H installed |  |  |  |  |  |  |
| ISL61853EVAL1Z | 10 Lead DFN Evaluation Platform with ISL61853I installed |  |  |  |  |  |  |

## NOTES:

1. Add "-T*" suffix for tape and reel. Please refer to TB347 for details on reel specifications.
2. These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100\% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb -free soldering operations). Intersil Pb free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.
3. For Moisture Sensitivity Level (MSL), please see device information pages for ISL6185XXC (commercial version) and ISL6185XXI (industrial version). For more information on MSL please see techbrief TB363.

## Pin Configurations



## Pin Descriptions

| PIN NUMBER |  |  |  |
| :---: | :---: | :---: | :---: |
| $\begin{gathered} 8 \mathrm{Ld} \\ \text { SOIC/DFN } \end{gathered}$ | 10 Ld DFN | SYMBOL | DESCRIPTION |
| 1 | 1 | GND | IC ground reference. |
| 2 | 2, 3 | VIN | Chip bias, Controlled Voltage Input, Undervoltage Lock Out (UVLO). VIN provides chip bias voltage. At VIN $<1.7 \mathrm{~V}$ chip functionality is disabled, $\overline{\mathrm{FLT}}$ is active and floating, and OUT is held low. Range OV to 5.5V. |
| $\begin{gathered} 3 \\ 4 \end{gathered}$ | $\begin{aligned} & 4 \\ & 5 \end{aligned}$ | $\begin{aligned} & \mathrm{EN} 1, \overline{\mathrm{EN} 1 /} \\ & \mathrm{EN} 2, \overline{\mathrm{EN} 2} \end{aligned}$ | Enable/Disable inputs, Active high (EN) and active low ( $\overline{\mathrm{EN}}$ ) options enable the power switch. These inputs have internal $1 \mathrm{M} \Omega$ pull-off resistors. Range OV to VIN. |
| $\begin{aligned} & 5 \\ & 8 \end{aligned}$ | $\begin{aligned} & 6, \\ & 10 \end{aligned}$ | $\overline{\overline{\text { FLT2 }}}$ | Overcurrent Fault Indicator. $\overline{\text { FLT }}$ floats and is disabled until VIN $>\mathrm{V}_{\text {UVLO }}$. This output is pulled low after the current limit time-out period has expired. Fault is not signaled due to over-temperature shut down. Range OV to VIN. |
| $\begin{aligned} & 6, \\ & 7 \end{aligned}$ | $\begin{aligned} & 7, \\ & 9 \end{aligned}$ | OUT2, OUT1 | Controlled Supply Output. Upon an OC condition, IOUT is current limited. Current limit response time is within $200 \mu \mathrm{~s}$. This output remains in current limit for a nominal 12 ms before being turned off either for the latch or auto retry versions. Range OV to VIN. |
| - | 8 | NC | This pin is not electrically connected internally. |
| PD (DFN only) | PD | EPAD | Thermal Dissipation Exposed PAD Range: Connect to GND. |

Absolute Maximum Ratings
Supply Voltage (VIN to GND, Note 7) ..... 6.5V
EN, FAULT
. . . . . . . . . . . . . . . . . GND - 0.3V to VIN 0.3V
Output Current Short Circuit Protected Current Limit of 2.5A
Human Body Model (Per MIL-STD-883 Method 3015.7) .....  3kV
Machine Model (Per MIL-STD-883 Method 3015.7) ..... 300V

## Thermal Information

| Thermal Resistance (Typical, Note 4) | $\theta_{\mathrm{JA}}\left({ }^{\circ} \mathrm{C} / \mathrm{W}\right)$ | $\theta_{\text {JC }}\left({ }^{\circ} \mathrm{C} / \mathrm{W}\right)$ |
| :---: | :---: | :---: |
| 8 Lead SOIC Package (Note 4) | 120 | N/A |
| 8 Lead 3x3 DFN Package (Notes 5, 6) | 48 | 6 |
| 10 Lead 3x3 DFN Package (Notes 5, 6) | 53 | 6 |
| Maximum Junction Temperature |  | $+150^{\circ} \mathrm{C}$ |
| Maximum Storage Temperature Range |  | C to $+150^{\circ} \mathrm{C}$ |
| Pb-Free Reflow Profile . . . . . . . . . . . . . . . http://www.intersil.com/pbfree/Pb-Fre | low.asp | see link below |

## Operating Conditions

| Commercial Temperature Range | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| :---: | :---: |
| Industrial Temperature Range | $40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Supply Voltage Range (Typical) | 2.3 V to 5.5V |

Supply Voitage Range (Typical). ............. . .

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.

NOTES:
4. $\theta_{\mathrm{JA}}$ is measured with the component mounted on a high effective thermal conductivity test board in free air. See Tech Brief TB379 for details.
5. $\theta_{\mathrm{JA}}$ is measured in free air with the component mounted on a high effective thermal conductivity test board with "direct attach" features. See Tech Brief TB379.
6. For $\theta_{\mathrm{Jc}}$, the "case temp" location is the center of the exposed metal pad on the package underside.
7. All voltages are relative to GND, unless otherwise specified.

Electrical Specifications $\mathrm{V}_{\mathrm{IN}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{J}}$, Unless Otherwise Specified. Boldface limits apply over the operating temperature range, $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ or $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.

| SYMBOL | PARAMETER | TEST CONDITIONS | MIN <br> (Note 8) | TYP | MAX <br> (Note 8) | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| POWER SWITCH |  |  |  |  |  |  |
| $\mathrm{r}_{\mathrm{DS}(\mathrm{ON})} \mathbf{5 0}$ | ON-Resistance at 5.0V (Pulse Tested) | $\mathrm{V}_{\text {IN }}=5 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=0.1 \mathrm{~A}, \mathrm{~T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{J}}=+25^{\circ} \mathrm{C}$ | - | 71 | 87 | $\mathrm{m} \Omega$ |
|  |  | $\mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{J}}=+85^{\circ} \mathrm{C}$ | - |  | 110 | $\mathrm{m} \Omega$ |
| $\mathrm{r}_{\mathrm{DS}}(\mathrm{ON})$ _33 | ON-Resistance at 3.3V (Pulse Tested) | $\mathrm{V}_{\text {IN }}=3.3 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=0.1 \mathrm{~A}, \mathrm{~T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{J}}=+25^{\circ} \mathrm{C}$ | - | 90 | 105 | $\mathrm{m} \Omega$ |
|  |  | $\mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{J}}=+85^{\circ} \mathrm{C}$ | - |  | 130 | $\mathrm{m} \Omega$ |
| ${ }^{\text {r }}$ DS(ON)_25 | On Resistance at 2.5V (Pulse Tested) | $\mathrm{V}_{\text {IN }}=2.5 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=0.1 \mathrm{~A}, \mathrm{~T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{J}}=+25^{\circ} \mathrm{C}$ | - | 114 | 127 | $\mathrm{m} \Omega$ |
|  |  | $\mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{J}}=+85^{\circ} \mathrm{C}$ | - |  | 150 | $\mathrm{m} \Omega$ |
| VOUT_DIS | Disabled Output Voltage | $\mathrm{V}_{\mathrm{IN}}=5 \mathrm{~V}$, Switch Disabled, 50 $\mathrm{A}^{\text {A Load }}$ | - | 50 | 70 | mV |
| ROUT_PU | Output Pull-Down Resistor | $\mathrm{V}_{\mathrm{IN}}=5 \mathrm{~V}$, Switch Disabled | 8 | 9.6 | 12 | $\mathrm{k} \Omega$ |
| $t_{R}$ | $\mathrm{V}_{\text {OUT }}$ Rise Time | $\mathrm{R}_{\mathrm{L}}=10 \Omega, \mathrm{C}_{\mathrm{L}}=10 \mu \mathrm{~F}, 10 \%$ to $90 \%$ | - | 100 | - | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\mathrm{F}}$ | Slow $\mathrm{V}_{\text {OUT }}$ Turn-off Fall Time | $\mathrm{R}_{\mathrm{L}}=10 \Omega, \mathrm{C}_{\mathrm{L}}=10 \mu \mathrm{~F}, 90 \%$ to $10 \%$ | - | 200 | - | $\mu \mathrm{s}$ |
| $t_{\text {F_fast }}$ | Fast $\mathrm{V}_{\text {OUT }}$ Turn-off Fall Time | $\mathrm{R}_{\mathrm{L}}=1 \Omega, \mathrm{C}_{\mathrm{L}}=10 \mu \mathrm{~F}, 80 \%$ to $20 \%$ | - | 23 | - | $\mu \mathrm{s}$ |
| CURRENT CONTROL |  |  |  |  |  |  |
| IOUT_CONT_5 | Maximum Continuous Current, $\mathrm{V}_{\mathrm{IN}}=$ 5 V . <br> Guaranteed by Itrip minimum specification. | ISL6185xA,B,E,F | - |  | 0.6 | A |
| IOUT_CONT_5 |  | ISL6185xC,D,G,H | - |  | 1.1 | A |
| IOUT_CONT_5 |  | ISL6185xI,J,K,L | - |  | 1.5 | A |
| lout_CONT_5 |  | ISL61853M,N,0,P (10 Ld DFN) | - |  | 1.8 | A |
| IOUT_CONT_3 | Maximum Continuous Current, $\mathrm{V}_{\mathrm{IN}}=$ 3.3V. <br> Guaranteed by Itrip minimum specification. | ISL6185xA,B,E,F | - |  | 0.6 | A |
| IOUT_CONT_3 |  | ISL6185xC,D,G,H | - |  | 0.9 | A |
| IOUT_CONT_3 |  | ISL61851I,J,K,L (SOIC) | - |  | 1.3 | A |
| IOUT_CONT_3 |  | ISL61852, ISL61853 (DFN) | - |  | 1.5 | A |

Electrical Specifications $\mathrm{V}_{1 \mathrm{~N}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{J}}$, Unless Otherwise Specified. Boldface limits apply over the operating temperature range, $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ or $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$. (Continued)

| SYMBOL | PARAMETER | TEST CONDITIONS | $\begin{gathered} \text { MIN } \\ \text { (Note 8) } \end{gathered}$ | TYP | MAX (Note 8) | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Iout_CONT_2 | Maximum Continuous Current, $\mathrm{V}_{\mathrm{IN}}=$ 2.5V | ISL6185xA,B,E,F | - | 0.6 | - | A |
| Iout_CONT_2 |  | ISL61851C,D,G,H,H,J,K,L (SOIC) | - | 0.9 | - | A |
| IOUT_CONT_2 |  | ISL61852, ISL61853 C,D,G,H (DFN) | - | 1 | - | A |
| Iout_CONT_2 |  | ISL618531,J,K,L (10 Ld DFN) | - | 1 | - | A |
| IoUT_CONT_2 |  | ISL61853M,N,0,P (10 Ld DFN) | - | 1 | - | A |
| $\mathrm{I}_{\text {TRIP_5 }}$ | Trip Current, $\mathrm{V}_{\text {IN }}=5 \mathrm{~V}$ | ISL6185xA,B,E,F | 0.70 | 1.02 | 1.52 | A |
| $\mathrm{I}_{\text {TRIP_5 }}$ |  | ISL6185xC,D,G,H | 1.15 | 1.45 | 1.95 | A |
| TTRIP_5 |  | ISL6185xI,J,K,L | 1.55 | 1.82 | 2.25 | A |
| TTRIP_5 |  | ISL61853M.N,O,P | 1.85 | 1.99 | 2.45 | A |
| TRRIP_3 | Trip Current, $\mathrm{V}_{\mathrm{IN}}=3.3 \mathrm{~V}$ | ISL6185xA,B,E,F | 0.65 | 0.86 | 1.20 | A |
| TRRIP_3 |  | ISL6185xC,D,G,H | 0.95 | 1.25 | 1.60 | A |
| $\mathrm{I}_{\text {TRIP_3 }}$ |  | ISL6185xI,J,K,L | 1.35 | 1.60 | 1.85 | A |
| $\mathrm{ITRIP}^{\text {a }}$ |  | ISL61853M.N,0,P | 1.55 | 1.89 | 2.25 | A |
| $\mathrm{I}_{\text {TRIP_2 }}$ | Trip Current, $\mathrm{V}_{\text {IN }}=2.5 \mathrm{~V}$ | ISL6185xA,B,E,F | - | 0.65 | - | A |
| ITRIP_2 |  | ISL6185xC,D,G,H | - | 1 | - | A |
| ITRIP_2 |  | ISL6185xl,J,K,L | - | 1.2 | - | A |
| ITRIP_2 |  | ISL61853M.N,0,P | - | 1.6 | - | A |
| lıIM_5 | Current Limit, $\mathrm{V}_{\mathrm{IN}}=5 \mathrm{~V}$ | ISL6185xA,B,E,F, $\mathrm{V}_{\text {IN }}-\mathrm{V}_{\text {OUT }}=1 \mathrm{~V}$ | 0.50 | 0.65 | 0.78 | A |
| limis |  | ISL6185xC,D,G,H, $\mathrm{V}_{\text {IN }}-\mathrm{V}_{\text {OUT }}=1 \mathrm{~V}$ | 0.98 | 1.14 | 1.28 | A |
| lıIM_5 |  | ISL6185xI,J,K,L, $\mathrm{V}_{\text {IN }}-\mathrm{V}_{\text {OUT }}=1 \mathrm{~V}$ | 1.30 | 1.55 | 1.72 | A |
| LIIM_5 |  | ISL61853M, | 1.52 | 1.83 | 2.20 | A |
| LIIM_3 | Current Limit, $\mathrm{V}_{1 \mathrm{~N}}=3.3 \mathrm{~V}$ | ISL6185xA,B,E,F, $\mathrm{V}_{\text {IN }}-\mathrm{V}_{\text {OUT }}=1 \mathrm{~V}$ | 0.45 | 0.63 | 0.75 | A |
| ILIM_3 |  | ISL6185xC,D,G,H, $\mathrm{V}_{\text {IN }}-\mathrm{V}_{\text {OUT }}=1 \mathrm{~V}$ | 0.90 | 1.10 | 1.26 | A |
| ILIM_3 |  | ISL6185xI,J,K,L, $\mathrm{V}_{\text {IN }}-\mathrm{V}_{\text {OUT }}=1 \mathrm{~V}$ | 1.25 | 1.50 | 1.68 | A |
| ILIM_3 |  | ISL61853M,N,O,P, $\mathrm{V}_{\text {IN }}-\mathrm{V}_{\text {OUT }}=1 \mathrm{~V}$ | 1.48 | 1.78 | 2.05 | A |
| ILIM_2 | Current Limit, $\mathrm{V}_{1 \mathrm{~N}}=2.5 \mathrm{~V}$ | ISL6185xA,B,E,F, $\mathrm{V}_{\text {IN }}-\mathrm{V}_{\text {OUT }}=1 \mathrm{~V}$ | 0.47 | 0.61 | 0.74 | A |
| ILIM_2 |  | ISL6185xC,D,G,H, $\mathrm{V}_{\text {IN }}-\mathrm{V}_{\text {OUT }}=1 \mathrm{~V}$ | 0.90 | 1.05 | 1.17 | A |
| ILIM_2 |  | ISL6185xI,J,K,L, $\mathrm{V}_{\text {IN }}-\mathrm{V}_{\text {OUT }}=1 \mathrm{~V}$ | 1.15 | 1.37 | 1.58 | A |
| LIIM_2 |  | ISL61853M,N,O,P, $\mathrm{V}_{\text {IN }}-\mathrm{V}_{\text {OUT }}=1 \mathrm{~V}$ | 1.3 | 1.63 | 1.90 | A |
| Isc _5 | Short Circuit Current, $\mathrm{V}_{\text {IN }}=5 \mathrm{~V}$ | ISL6185xA,B,E,F, $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | 0.60 | 0.80 | 1.00 | A |
| Isc _5 |  | ISL6185xC,D,G,H, $\mathrm{V}_{\text {OUT }}=0 \mathrm{C}$ | 1.00 | 1.27 | 1.55 | A |
| $\mathrm{Isc}_{\text {_ } 5}$ |  | ISL6185xI,J,K,L, $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | 1.15 | 1.61 | 1.85 | A |
| $\mathrm{Isc}_{\text {c }}$ |  | ISL61853M,N,O,P, $\mathrm{V}_{\text {OUT }}=0 \mathrm{OV}$ | 1.20 | 1.70 | 2.5 | A |
| $\mathrm{l}_{\text {cc_3 }}$ | Short Circuit Current, $\mathrm{V}_{\mathrm{IN}}=3.3 \mathrm{~V}$ | ISL6185XA,B,E,F, $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | 0.35 | 0.48 | 0.60 | A |
| $\mathrm{Isc}_{\text {c }}$ |  | ISL6185XC, D, G, H, $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | 0.65 | 0.80 | 0.95 | A |
| $\mathrm{Isc}_{\text {c }}$ |  | ISL6185xI, ,K,L, , V $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | 0.70 | 1.06 | 1.25 | A |
| $\mathrm{Isc}_{\text {_ }}$ |  | ISL61853M,N,O,P, V ${ }_{\text {OUT }}=0 V$ | 0.90 | 1.24 | 1.50 | A |

Electrical Specifications $\mathrm{V}_{\mathrm{IN}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{J}}$, Unless Otherwise Specified. Boldface limits apply over the operating temperature range, $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ or $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$. (Continued)

| SYMBOL | PARAMETER | TEST CONDITIONS | MIN (Note 8) | TYP | MAX <br> (Note 8) | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{sc} \text { _2 }}$ | Short Circuit Current, $\mathrm{V}_{\mathrm{IN}}=2.5 \mathrm{~V}$ | ISL6185xA,B,E,F, $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | - | 0.61 |  | A |
| $\mathrm{I}_{\text {sc_2 }}$ |  | ISL6185xC,D,G,H, $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | - | 1.06 | - | A |
| $\mathrm{I}_{\mathrm{sc} \text { _2 }}$ |  | ISL6185xI,J,K,L, $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | - | 1.30 | - | A |
| $\mathrm{Isc}_{\text {_2 }}$ |  | ISL61853M,N,0,P, $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | - | 1.39 | - | A |
| $\mathrm{I}_{\text {sc_5.5 }}$ | Short Circuit Current, $\mathrm{V}_{\mathrm{IN}}=5.5 \mathrm{~V}$ | All ISL6185X Variants | - | - | 2.5 | A |
| tsett $_{\text {llim }}$ | OC to Limit Settling Time | $\mathrm{V}_{\text {IN }} / \mathrm{R}_{\mathrm{L}}=2 \mathrm{I}_{\text {LIM }}, \mathrm{C}_{\mathrm{L}}=10 \mu \mathrm{~F}$ to within $10 \%$ of $\mathrm{I}_{\text {LIM }}$ | - | 200 | - | $\mu \mathrm{s}$ |
| tsettllim_sev | Severe OC to Limit Settling Time | $\mathrm{V}_{\text {IN }} / \mathrm{R}_{\mathrm{L}}=4 \mathrm{I}_{\text {LIM }}, \mathrm{C}_{\mathrm{L}}=10 \mu \mathrm{~F}$ to within $10 \%$ of $\mathrm{I}_{\text {LIM }}$ | - | 30 | - | $\mu \mathrm{s}$ |
| ${ }^{\text {t }}$ L | Current Limit Duration | $\mathrm{I}_{\text {OUT }}=\mathrm{I}_{\text {LIM }}$ | 9.2 | 12 | 15 | ms |
| $t_{\text {RTY }}$ | Automatic Retry Period |  | 0.80 | 1 | 1.35 | S |

## I/O PARAMETERS

| Vfault_lo | Fault Output Voltage | Fault $\mathrm{I}_{\text {OUT }}=10 \mathrm{~mA}$ | - | - | 0.4 | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Ifault | Fault Leakage |  | - | 5 | - | $\mu \mathrm{A}$ |
| Venr_5 | EN / EN Rising Threshold | $\mathrm{V}_{\mathrm{IN}}=5 \mathrm{~V}$ | 1.5 | 1.8 | 2 | V |
| Hys_Venr_5 | EN / $\overline{\mathrm{EN}}$ Rising Threshold Hysteresis | $\mathrm{V}_{\mathrm{IN}}=5 \mathrm{~V}$ | 80 | 140 | 175 | mV |
| Venr_3 | EN / EN Rising Threshold | $\mathrm{V}_{\text {IN }}=3.3 \mathrm{~V}$ | 1.0 | 1.3 | 1.6 | V |
| Hys_Venr_3 | EN / EN Rising Threshold Hysteresis | $\mathrm{V}_{\text {IN }}=3.3 \mathrm{~V}$ | 58 | 80 | 120 | mV |
| Venr_2 | EN / EN Rising Threshold | $\mathrm{V}_{\text {IN }}=2.5 \mathrm{~V}$ | 0.95 | 1.1 | 1.3 | V |
| Hys_Venr_2 | EN / $\overline{\mathrm{EN}}$ Rising Threshold Hysteresis | $\mathrm{V}_{\text {IN }}=2.5 \mathrm{~V}$ | 30 | 70 | 110 | mV |
| Ren_h | ENABLE Pull-Down Resistor | Enable asserted high options | 0.6 | 1 | 1.55 | $\mathrm{M} \Omega$ |
| Ren_I | ENABLE Pull-Up Resistor | Enable asserted low options | 0.6 | 1 | 1.55 | $\mathrm{M} \Omega$ |
| $\mathrm{t}_{\mathrm{ON}}$ | Enable to Output Turn-on Time | $\mathrm{R}_{\mathrm{L}}=10 \Omega, \mathrm{C}_{\mathrm{L}}=10 \mu \mathrm{~F}$, Enable $50 \%$ to Output 90\% | - | 0.1 | - | ms |
| $t_{\text {OFF }}$ | Enable to Output Turn-off Time | $\mathrm{R}_{\mathrm{L}}=10 \Omega, \mathrm{C}_{\mathrm{L}}=10 \mu \mathrm{~F}$, Enable $50 \%$ to Output 10\% | - | 0.25 | - | ms |

BIAS PARAMETERS

| IVDD | Enabled $\mathrm{V}_{\text {IN }}$ Current | Switches Closed, OUTPUT = OPEN |  | 50 | 75 | $\mu \mathrm{A}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| IVDD | Disabled $\mathrm{V}_{\text {IN }}$ Current | Switches Open, OUTPUT = OPEN | - | 2 | 5 | $\mu \mathrm{A}$ |
| VUVLO | Rising POR Threshold | $\mathrm{V}_{\mathrm{IN}}$ Rising to functional operation | 1.7 | 2.1 | 2.3 | V |
| IVR | Reverse Blocking Leakage Current | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=5 \mathrm{~V}$ | - |  | 2 | $\mu \mathrm{A}$ |
| Temp_dis | Over-Temperature Disable |  | - | 150 | - | ${ }^{\circ} \mathrm{C}$ |
| Temp_hys | Over-Temperature Hysteresis |  | - | 20 | - | ${ }^{\circ} \mathrm{C}$ |

NOTE:
8. Compliance to datasheet limits is assured by one or more methods: production test, characterization and/or design.

## Introduction

The ISL6185 is a dual channel fully independent overcurrent (OC) fault protection IC for the +2.5 V to +5 V environment. Each ISL6185 incorporates in a single package two $85 \mathrm{~m} \Omega$ P-channel MOSFET power switches for power control. Independent enabling inputs and fault reporting outputs compatible with 2.5 V to 5 V logic allow for external control and reporting. This device features integrated power switches with current monitoring, accurate current limiting, reverse bias protection and current limited timed delay to turn-off for system reliability. See Figures 13 through 28 for typical operational waveforms including both under-current and over-current situations.

The ISL6185 offers current sense and limiting, with $\mathrm{V}_{\mathrm{IN}}=5 \mathrm{~V}$ guaranteed continuous current product variants of 0.6A, 1.1A, 1.5A and 1.8A, making these devices well suited for a myriad of USB and other low power ( 9 W max) port power management applications and configurations.

The ISL6185 also provides thermally insensitive timed OC turn-off and fault notification. This isolates and protects the voltage bus in the event of a peripheral OC event or short circuit event, independent of the adjoining switch's electrical or the ambient thermal condition.

The ISL6185 undervoltage lockout feature prevents turn-on of the outputs unless the correct ENABLE state and $\mathrm{V}_{\mathrm{IN}}>\mathrm{V}_{\mathrm{UVLO}}$ are present. During initial turn-on, the ISL6185 prevents fault reporting by blanking the fault signal.

During operation, once an OC condition is detected, the output is current limited for $t_{C L}$ to allow transient $O C$ conditions to pass. If still in current limit after the current limit period has elapsed, the output is turned off, and the fault is reported by pulling the corresponding FAULT output low. On the latch-off options, after turn-off, both the output and the FAULT signal are latched low until reset by the enable signal being de-asserted or until a POR occurs. At this time, the FAULT signal clears, and the switch is ready to be turned back on. On the auto restart options, the ISL6185 attempts to periodically turn on the output, as long as the enable is asserted.

When disabled, the ISL6185 has a low quiescent supply current and an output-to-input reverse current flow blocking capability.

The ISL6185 family is provided with enable polarity options and an industry-standard 8 lead SOIC pinout, along with two versions in the $70 \%$ smaller $3 x 3$ DFN. The 8 Ld DFN package offers the same performance as the 8 Ld SOIC, whereas the 10 Ld DFN offers higher current capability in the smallest possible package because of lower package electrical and thermal resistance.

## Functional Description

## Power On Preset (POR)

The ISL6185 POR feature inhibits device functionality when VIN $<$ V UVLO .

## Reverse Polarity Protection

In any event in which the power switch is disabled and $\mathrm{V}_{\text {OUT }}>\mathrm{V}_{\text {IN }}$, there will be no output-to-input current flow, nor will the output voltage appear on the input.

## Soft-Start

Upon enable, the switch passes a constant current to the load. The voltage on the VOUT pin ramps up according the equation, $\mathrm{l}_{\text {LIM }} / \mathrm{C}_{\text {OUT }}(\mathrm{V} / \mathrm{s})$. Resistive or active load slows the $\mathrm{V}_{\text {OUT }}$ ramp-up toward the top of its curve.

## Fault Blanking On Start-Up

During initial turn-on, the ISL6185 prevents nuisance faults from being reported to the system controller by blanking the fault signal until the internal FET is fully enhanced.

## Current Trip and Limiting Levels

The ISL6185 provides integrated current sensing in the MOSFET that allows for rapid control of OC events. Once an OC condition is detected, the ISL6185 goes into its current limiting (CL) control mode. The ISL6185 is variant specified to allow a continuous current (ICONT) operation of $0.6 \mathrm{~A}, 1.1 \mathrm{~A}, 1.5 \mathrm{~A}$ or 1.8 A . As the current increases past its continuous current rating, it will reach a level that causes the device to enter its current limit mode; that is, the current trip level. The current trip level is in all cases adequately above the $I_{\text {CONT }}$ rating so as not to cause unintended false faults. The current limit is specified at $V_{O U T}=V_{I N}-1 V$ to test a known representative condition and is featured at a nominal value slightly higher than the continuous current rating. The speed of this current limiting control is inversely related to the magnitude of the OC fault. Thus, a hard overcurrent is more quickly pulled to its limiting value than a marginal $O C$ condition.

## Over-Temperature Shutdown

Although the ISL6185 has an over-temperature shutdown and lockout feature, because of the 12 ms timed shutdown, the thermal shutdown is likely to be invoked only in extremely high ambient temperatures.

The over-temperature protection invokes and disables the switch turn-on operation once the die temperature is $\sim+140^{\circ} \mathrm{C}$. It turns off an already on switch at $\sim+150^{\circ} \mathrm{C}$ and releases the part to operation once the die temperature falls to $\sim+120^{\circ} \mathrm{C}$.

## Turn-off Time Delay

During operation, once an OC condition is detected, the output is current limited for $\sim 12 \mathrm{~ms}$ to allow transient OC conditions to pass. If still in current limit and after the current limit period has elapsed, the output is turned off, and the fault is reported by pulling the corresponding FAULT low. The internal 12ms timer starts upon current limiting and is independent of ambient or IC thermal conditions, thus providing more consistent operation over the entire temperature range.

## Latch-off Restart/Auto-Restart Start

After turn-off, with the latch-off options, both the output and the FAULT signal are latched low until they are reset by the enable signal being de-asserted. At this time, the $\overline{\text { FAULT }}$ signal clears, and the IC is ready for enable to assert. On the auto restart options, the ISL6185 attempts to periodically turn-on the output at approximately 1 s intervals, as long as the enable is asserted. If the OC condition remains indefinitely, the fault indication and the restart attempts also continue until the thermal protection feature is invoked, thus increasing the restart period.

## Active Output Pull-down

Another ISL6185 feature is the $10 \mathrm{k} \Omega$ active pull-down on the outputs to $<60 \mathrm{mV}$ above GND when the device is disabled, thus ensuring discharge of the load.


FIGURE 4. NORMALIZED SWITCH RESISTANCE


FIGURE 6. 1.1A CONTINUOUS CURRENT CHARACTERISTICS

## Typical Performance Curves (continued)



FIGURE 7. 1.5A CONTINUOUS CURRENT CHARACTERISTICS


FIGURE 9. LIMITING CURRENT $\pm 3$ SIGMA, $\mathbf{V}_{\text {IN }}=5 \mathrm{~V}$


FIGURE 11. LIMITING CURRENT $\pm 3$ SIGMA, $V_{I N}=5 V$


FIGURE 8. 1.8A CONTINUOUS CURRENT CHARACTERISTICS


FIGURE 10. LIMITING CURRENT $\pm 3$ SIGMA, $\mathrm{V}_{\text {IN }}=5 \mathrm{~V}$


FIGURE 12. LIMITING CURRENT $\pm 3$ SIGMA, $V_{I N}=5 V$

## Typical Performance Curves (continued)



FIGURE 13. $\mathrm{V}_{\text {OUT }}$ TURN-ON/RISE TIME vs $\mathrm{C}_{\text {LOAD }} \cdot \mathbf{V}_{\text {IN }}=\mathbf{5 V}$, $R_{L}=10 \Omega$


FIGURE 15. LATCH-OFF vs CLOAD



FIGURE 14. $\mathrm{V}_{\text {OUT }}$ TURN-OFF/FALL TIME vs $C_{\text {LOAD }} \cdot V_{\text {IN }}=5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=10 \Omega$


FIGURE 16. ILIM WAVEFORM


FIGURE 18. PEAK CURRENT SETTLING TIMES

## Typical Performance Curves (Continued)



FIGURE 19. TURN-ON INTO A SHORT



FIGURE 23. $\mathrm{V}_{\text {IN }}=\mathbf{2 . 5 V}$ TURN-ON INTO $2.2 \Omega$


FIGURE 20. TURN-ON INTO MOMENTARY OC



FIGURE 24. $\mathrm{V}_{\mathrm{IN}}=5 \mathrm{~V}$ TURN-ON INTO $2.7 \Omega$

## Typical Performance Curves (continued)



FIGURE 25. TURN-ON INTO A SHORT



FIGURE 26. TURN-ON 2ND OUTPUT TO FULL LOAD


FIGURE 28. PROPAGATION DELAY AND OUTPUT TRANSITION TIMES

## Test Circuits


$\mathrm{r}_{\mathrm{DS}(\mathrm{ON})}=\mathrm{V} /(\mathrm{VOUT} / 10 \mathrm{~W})$
FIGURE 29A. $r_{\text {DS(ON) }}$


FIGURE 29B. CURRENT LIMITING

FIGURE 29. DC TEST CIRCUIT

## Test Circuits (Continued)



FIGURE 30. TRANSIENT TEST CIRCUIT
FIGURE 31. TRANSIENT WAVEFORM MEASUREMENT POINTS

## ISL6185xEVAL1Z Schematic and Photo



NOTE: EXPOSED PAD on DFN packages only

FIGURE 32A. ISL6185xEVAL SCHEMATIC


FIGURE 32B. ISL61851EVAL1Z BOARD PHOTO

FIGURE 32. ISL6185xEVAL1Z SCHEMATIC and ISL61851EVAL1Z PHOTOGRAPH

## Application Information

## Using the ISL6185xEVAL1Z Platform General and Biasing Information

There are three evaluation platforms for the ISL6185 family. There is one platform for each package style, each with a different continuous output current level and a mix of enable polarity and output retry or latch options. See page 4, at the end of the "Ordering Information" table, for information on the standard available evaluation board options. Figure 32A shows the common schematic for all three evaluation boards. See "Pin Configurations" on page 5 for details and differences.

The evaluation platform is biased and monitored through numerous labeled test points. See Table 1 for test point assignments and descriptions.

TABLE 1. ISL61851EVAL1Z TEST POINT ASSIGNMENTS

| TP NAME | DESCRIPTION |
| :---: | :--- |
| GND | Eval Board and IC Gnd |
| V+ | Eval Board and IC Bias |
| EN1 | Enable Switch 1 |
| EN2 | Swable Switch 2 |
| FLT2 | Switch Out 2 |
| OUT2 | Switch Out 1 |
| OUT1 | Switch 1 Fault |
| FLT1 |  |

Upon proper bias of the evaluation platform and correct enabling of the IC, the ISL6185 will have a nominal $\mathrm{V}_{\mathrm{IN}} / 10 \Omega$ load current that is lower than the continuous current rating passing through each enabled switch. See Figures 13 and 14 for typical ISL6185 turn-on and turn-off waveforms.

External current loading in excess of the trip current level for the particular part being evaluated will result in the ISL6185 entering the current limiting mode. Figure 16 illustrates the current limiting mode for the ISL6185 product variants with 0.6A of continuous load current rating. The scope shot shows current limiting for $\sim 12 \mathrm{~ms}$ before it is turned off and the fault signal is asserted.

## Application Considerations

The application considerations for the ISL6185 family are widely accepted best industry practices. Good decoupling practices on the VIN pin must be followed: placement close to the IC, with at least $2.2 \mu \mathrm{~F}$ recommended. It is recommended to reduce the input and output inductance to the ISL6185 with good PCB layout practices.

When designing with the 1.5 A and 1.8 A versions in an implementation in which the output may be unloaded (open) while the ISL6185 is turned on, a minimum of $4.7 \mu \mathrm{~F}$ of capacitive output load is recommended to prevent high dv/dt from unnecessarily activating the surge/ESD control circuit.

The ISL6185 provides several continuous current rated devices specified at $\mathrm{V}_{\mathrm{IN}}=5 \mathrm{~V}$; these are $0.6 \mathrm{~A}, 1.1 \mathrm{~A}, 1.5 \mathrm{~A}$ and 1.8 A options that are capable over the entire temperature extreme. At $\mathrm{V}_{\mathrm{IN}}=3.3 \mathrm{~V}$, the current capability is degraded, and the ISL6185 is specified at $0.6 \mathrm{~A}, 1.1 \mathrm{~A}, 1.3 \mathrm{~A}$ and 1.5 A , respectively. At $\mathrm{V}_{\mathrm{IN}}=2.5 \mathrm{~V}$, there are no minimum specifications, but a typical value is provided for $+25^{\circ} \mathrm{C}$ operation (see "Electrical Specifications" on page 6). This degraded capability is due to the higher ${ }^{r_{D S}(O N)}$ of the FET switch at the lower bias voltage.

The enhanced thermal characteristics and increased number of bond wires allow the 10 Ld DFN to have a higher current capability than either the 8 Ld SOIC or the DFN.

TABLE 2. ISL6185XEVAL1Z BOARD COMPONENT LISTING

| COMPONENT <br> DESIGNATOR | COMPONENT <br> FUNCTION | COMPONENT DESCRIPTION |
| :---: | :--- | :--- |
| U1 | ISL6185 | Intersil, ISL6185 |
| R3 - R4 | Output Load <br> Resistors | $10 \Omega, 5 \%, 3 \mathrm{~W}$ |
| R1-R2 | FLT Output Pull-up <br> Resistor | $10 \mathrm{k} \Omega, 0805$ |
| C1 | Decoupling <br> Capacitor | $2.2 \mu \mathrm{~F}, 0805$ |
| C2 - C3 | Load Capacitor | $10 \mu \mathrm{~F} 16 \mathrm{~V}$ Electrolytic, <br> Radial Lead |

© Copyright Intersil Americas LLC 2010-2012. All Rights Reserved.
All trademarks and registered trademarks are the property of their respective owners.

For additional products, see www.intersil.com/en/products.html

## Revision History

The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please go to web to make sure you have the latest Rev.

| DATE | REVISION | CHANGE |
| :---: | :---: | :---: |
| March 1, 2012 | FN6937.3 | In "Features" on page 1 changed from: <br> UL Recognized, File Number: E333469 <br> (Applies to DFN Packages, SOIC Package to be Qualified Shortly) <br> to: <br> UL Recognized, File Number : E333469 <br> In "Absolute Maximum Ratings" on page 6: <br> Changed from: <br> Output Current . . . . . . . . . Short Circuit Protected <br> to: <br> Output Current $\qquad$ .Short Circuit Protected Current Limit of 2.5A <br> Updated "Package Outline Drawing" on page 20. Changed Note 1 "1982" to "1994". |
| December 2, 2011 | FN6937.2 | Page 1: Added "UL Recognized, File Number: E333469 (Applies to DFN packages, SOIC pkg to be qualified shortly)" to "Features" <br> Page 8: Added Isc_5.5, Short Circuit Current with max of 2.5A to "Electrical Specifications" <br> Page 19: Updated package outline drawing to most updated revision. Removed package outline and included center to center distance between lands on recommended land pattern. Removed Note 4 "Dimension bapplies to the metallized terminal and is measured between 0.18 mm and 0.30 mm from the terminal tip." since it is not applicable to this package. Renumbered notes accordingly. |
| June 14, 2011 | FN6937.1 | Page 2: "Ordering Information": added part numbers of parts installed on evaluation boards to Description column. <br> Page 7: "Electrical Specifications" table: <br> - For "Maximum Continuous Current, VIN = 2.5V," changed "ISL61851C,D,G,H (SOIC)" to "ISL61851C,D,G,H,I,J,K,L (SOIC)" <br> - For "Trip Current, $\mathrm{V}_{\mathrm{IN}}=5 \mathrm{~V}$ ", changed "ISL61853I,J,K,L" to "ISL6185xI,J,K,L". For "ISL61853M.N,O,P" changed MAX from "2.15" to "2.45". <br> - For "Trip Current, VIN = 3.3V" and "Trip Current, VIN = 2.5V" changed "ISL61853I,J,K,L" to "ISL6185xI,J,K,L". <br> - For "Current Limit, VIN $=5 \mathrm{~V}$ ", "Current Limit, VIN $=3.3 \mathrm{~V}$ ", and "Current Limit, VIN $=2.5 \mathrm{~V}$ ", changed <br> "ISL61853I,J,K,L, VIN - VOUT = 1V" to "ISL6185xI,J,K,L, VIN - VOUT = 1V" <br> - For "Short Circuit Current, VIN = 5V", "Short Circuit Current, VIN = 3.3V" and "Short Circuit Current, VIN = 2.5V" changed "ISL61853I,J,K,L, VOUT = OV" to "ISL6185xI,J,K,L, VOUT = OV" <br> Page 8: "Electrical Specifications" table: For the I/O Parameters Venr_5, Hys_Venr_5, Venr_3, Hys_Venr_3, Venr_2, and Hys_Venr_2: changed "ENABLE Rising Threshold" and "ENABLE Rising Threshold Hysteresis" to "EN / $\overline{E N}$ Rising Threshold" and "EN / EN Rising Threshold Hysteresis," for clarity. <br> Page 8: Electrical Specifications table: Removed UV ${ }_{\text {HYS }}$, POR Hysteresis specification. <br> Page 20: Replaced Rev. 1 of M8.15 package outline drawing, dated 6/05, with Rev 2 (latest version), dated 11/10. <br> Applied current Intersil datasheet template to document. |
| October 22, 2010 | FN6937.0 | Initial release. |

## Products

Intersil Corporation is a leader in the design and manufacture of high-performance analog semiconductors. The Company's products address some of the industry's fastest growing markets, such as, flat panel displays, cell phones, handheld products, and notebooks. Intersil's product families address power management and analog signal processing functions. Go to www.intersil.com/products for a complete list of Intersil product families.

For a complete listing of Applications, Related Documentation and Related Parts, please see the respective device information pages on intersil.com for ISL6185XXC (commercial version) and ISL6185XXI (industrial version).
To report errors or suggestions for this datasheet, please go to: www.intersil.com/askourstaff
FITs are available from our website at: http://rel.intersil.com/reports/sear

Package Outline Drawing
L8.3x3J
8 LEAD DUAL FLAT NO-LEAD PLASTIC PACKAGE

## Rev 0 9/09



TOP VIEW


TYPICAL RECOMMENDED LAND PATTERN


NOTES:

1. Dimensions are in millimeters.

Dimensions in ( ) for Reference Only.
2. Dimensioning and tolerancing conform to AMSE Y14.5m-1994.
3. Unless otherwise specified, tolerance : Decimal $\pm 0.05$
4. Dimension applies to the metallized terminal and is measured between 0.15 mm and 0.30 mm from the terminal tip.
5. Tiebar shown (if present) is a non-functional feature.
6. The configuration of the pin \#1 identifier is optional, but must be located within the zone indicated. The pin \#1 identifier may be either a mold or mark feature.

## Package Outline Drawing

## L10.3x3

10 LEAD DUAL FLAT PACKAGE (DFN)

## Rev 7, 10/11



TOP VIEW


TYPICAL RECOMMENDED LAND PATTERN


NOTES:

1. Dimensions are in millimeters.

Dimensions in ( ) for Reference Only.
2. Dimensioning and tolerancing conform to AMSE Y14.5m-1994.
3. Unless otherwise specified, tolerance: Decimal $\pm 0.05$
4. Tiebar shown (if present) is a non-functional feature.
5. The configuration of the pin \#1 identifier is optional, but must be located within the zone indicated. The pin \#1 identifier may be either a mold or mark feature.

## Package Outline Drawing

## M8.15

8 LEAD NARROW BODY SMALL OUTLINE PLASTIC PACKAGE
Rev 4, 1/12


## NOTES:

1. Dimensioning and tolerancing per ANSI Y14.5M-1994.
2. Package length does not include mold flash, protrusions or gate burrs Mold flash, protrusion and gate burrs shall not exceed 0.15 mm ( 0.006 inch) per side.
3. Package width does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.25 mm ( 0.010 inch ) per side.
4. The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area.
5. Terminal numbers are shown for reference only.
6. The lead width as measured 0.36 mm ( 0.014 inch ) or greater above the seating plane, shall not exceed a maximum value of 0.61 mm ( 0.024 inch ).
7. Controlling dimension: MILLIMETER. Converted inch dimensions are not necessarily exact.
8. This outline conforms to JEDEC publication MS-012-AA ISSUE C.

## Mouser Electronics

Authorized Distributor

Click to View Pricing, Inventory, Delivery \& Lifecycle Information:

Renesas Electronics:
ISL61851ACBZ ISL61851ACBZ-T ISL61851AIBZ ISL61851AIBZ-T ISL61851BCBZ ISL61851BCBZ-T
ISL61851BIBZ ISL61851BIBZ-T ISL61851DCBZ ISL61851DCBZ-T ISL61851DIBZ ISL61851DIBZ-T ISL61851EIBZ
ISL61851EIBZ-T ISL61851GIBZ ISL61851GIBZ-T ISL61851HIBZ ISL61851HIBZ-T ISL61851JCBZ
ISL61851JCBZ-T ISL61851KIBZ ISL61851KIBZ-T ISL61851LIBZ ISL61851LIBZ-T ISL61852ACRZ ISL61852ACRZ-
T ISL61852AIRZ ISL61852AIRZ-T ISL61852BCRZ ISL61852BCRZ-T ISL61852BIRZ ISL61852BIRZ-T
ISL61852CCRZ ISL61852CCRZ-T ISL61852CIRZ ISL61852CIRZ-T ISL61852DCRZ ISL61852DCRZ-T
ISL61852DIRZ ISL61852DIRZ-T ISL61852ECRZ ISL61852ECRZ-T ISL61852EIRZ ISL61852EIRZ-T
ISL61852FCRZ ISL61852FCRZ-T ISL61852FIRZ ISL61852FIRZ-T ISL61852GCRZ ISL61852GCRZ-T
ISL61852GIRZ ISL61852GIRZ-T ISL61852HCRZ ISL61852HCRZ-T ISL61852HIRZ ISL61852HIRZ-T
ISL61852ICRZ ISL61852ICRZ-T ISL61852IIRZ ISL61852IIRZ-T ISL61852JCRZ ISL61852JCRZ-T ISL61852JIRZ
ISL61852JIRZ-T ISL61852KCRZ ISL61852KCRZ-T ISL61852KIRZ ISL61852KIRZ-T ISL61852LCRZ
ISL61852LCRZ-T ISL61852LIRZ ISL61852LIRZ-T ISL61853ACRZ ISL61853ACRZ-T ISL61853AIRZ
ISL61853AIRZ-T ISL61853BCRZ ISL61853BCRZ-T ISL61853BIRZ ISL61853BIRZ-T ISL61853CCRZ
ISL61853CCRZ-T ISL61853CIRZ ISL61853CIRZ-T ISL61853DCRZ ISL61853DCRZ-T ISL61853DIRZ
ISL61853DIRZ-T ISL61853ECRZ ISL61853ECRZ-T ISL61853EIRZ ISL61853EIRZ-T ISL61853FCRZ
ISL61853FCRZ-T ISL61853FIRZ ISL61853FIRZ-T ISL61853GCRZ ISL61853GCRZ-T ISL61853GIRZ
ISL61853GIRZ-T

