



Sample &

Buy







**CSD19506KCS** 

UNIT

SLPS481B-DECEMBER 2013-REVISED OCTOBER 2014

# CSD19506KCS 80 V N-Channel NexFET™ Power MOSFET

T<sub>A</sub> = 25°C

### Features 1

- Ultra-Low Q<sub>a</sub> and Q<sub>ad</sub>
- Low Thermal Resistance
- Avalanche Rated
- **Pb-Free Terminal Plating**
- **RoHS** Compliant
- Halogen Free
- **TO-220 Plastic Package**

### 2 Applications

- Secondary Side Synchronous Rectifier
- Motor Control

### Description 3

This 80 V, 2.0 mΩ, TO-220 NexFET™ power MOSFET is designed to minimize losses in power conversion applications.



# **Product Summary** TYPICAL VALUE

| V <sub>DS</sub>     | Drain-to-Source Voltage       | 80                         | V   |    |
|---------------------|-------------------------------|----------------------------|-----|----|
| Qg                  | Gate Charge Total (10 V)      | 120                        | 120 |    |
| Q <sub>gd</sub>     | Gate Charge Gate to Drain     | 20                         | nC  |    |
| Р                   | Drain-to-Source On Resistance | $V_{GS} = 6 V$             | 2.2 | mΩ |
| R <sub>DS(on)</sub> | Drain-to-Source On Resistance | V <sub>GS</sub> = 10 V 2.0 |     | mΩ |
| V <sub>GS(th)</sub> | Threshold Voltage             | 2.5                        |     | V  |

### Ordering Information<sup>(1)</sup>

| Device      | Package                | Media | Qty | Ship |
|-------------|------------------------|-------|-----|------|
| CSD19506KCS | TO-220 Plastic Package | Tube  | 50  | Tube |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

### **Absolute Maximum Ratings**

| T <sub>A</sub> = 2                   | 5°C                                                                                             | VALUE      | UNIT |
|--------------------------------------|-------------------------------------------------------------------------------------------------|------------|------|
| V <sub>DS</sub>                      | Drain-to-Source Voltage                                                                         | 80         | V    |
| $V_{GS}$                             | Gate-to-Source Voltage                                                                          | ±20        | V    |
|                                      | Continuous Drain Current (Package limited)                                                      | 150        |      |
| I <sub>D</sub>                       | Continuous Drain Current (Silicon limited), $T_C = 25^{\circ}C$                                 | 273        | А    |
|                                      | Continuous Drain Current (Silicon limited),<br>$T_{C} = 100^{\circ}C$                           | 193        |      |
| I <sub>DM</sub>                      | Pulsed Drain Current <sup>(1)</sup>                                                             | 400        | А    |
| PD                                   | Power Dissipation                                                                               | 375        | W    |
| T <sub>J</sub> ,<br>T <sub>stg</sub> | Operating Junction and<br>Storage Temperature Range                                             | -55 to 175 | °C   |
| E <sub>AS</sub>                      | Avalanche Energy, single pulse I <sub>D</sub> = 129 A, L = 0.1 mH, R <sub>G</sub> = 25 $\Omega$ | 832        | mJ   |

(1) Max  $R_{\theta JC} = 0.4^{\circ}C/W$ , pulse duration  $\leq 100 \ \mu s$ , duty cycle  $\leq 1\%$ 



## Gate Charge



2

# **Table of Contents**

- 1
   Features
   1

   2
   Applications
   1

   3
   Description
   1

   4
   Revision History
   2

   5
   Specifications
   3

   5.1
   Electrical Characteristics
   3

# 5.3 Typical MOSFET Characteristics 4 6 Device and Documentation Support 7 6.1 Trademarks 7 6.2 Electrostatic Discharge Caution 7 6.3 Glossary 7 7 Mechanical, Packaging, and Orderable Information 8 7.1 KCS Package Dimensions 9

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from Revision A (February 2014) to Revision B | Page |
|-------------------------------------------------------|------|
| Changed Pulsed Drain Current Conditions               |      |
| Updated the SOA in Figure 10                          |      |
| Changes from Original (December 2013) to Revision A   | Page |
| Increased Package Current Limit to 150 A              |      |
| Increased Pulsed Drain Current to 400 A               |      |

www.ti.com

# **5** Specifications

### 5.1 Electrical Characteristics

 $(T_A = 25^{\circ}C \text{ unless otherwise stated})$ 

|                     | PARAMETER                        | TEST CONDITIONS                                        | MIN TYP | MAX   | UNIT |
|---------------------|----------------------------------|--------------------------------------------------------|---------|-------|------|
| STATIC              | CHARACTERISTICS                  |                                                        | L.      |       |      |
| BV <sub>DSS</sub>   | Drain-to-Source Voltage          | $V_{GS} = 0 V, I_D = 250 \mu A$                        | 80      |       | V    |
| I <sub>DSS</sub>    | Drain-to-Source Leakage Current  | $V_{GS} = 0 V, V_{DS} = 64 V$                          |         | 1     | μA   |
| I <sub>GSS</sub>    | Gate-to-Source Leakage Current   | V <sub>DS</sub> = 0 V, V <sub>GS</sub> = 20 V          |         | 100   | nA   |
| V <sub>GS(th)</sub> | Gate-to-Source Threshold Voltage | $V_{DS} = V_{GS}, I_D = 250 \ \mu A$                   | 2.1 2.5 | 3.2   | V    |
| D                   | Drain-to-Source On-Resistance    | $V_{GS} = 6 \text{ V}, \text{ I}_{D} = 100 \text{ A}$  | 2.2     | 2.8   | mΩ   |
| R <sub>DS(on)</sub> | Drain-to-Source On-Resistance    | $V_{GS} = 10 \text{ V}, \text{ I}_{D} = 100 \text{ A}$ | 2.0     | 2.3   | mΩ   |
| 9 <sub>fs</sub>     | Transconductance                 | V <sub>DS</sub> = 8 V, I <sub>D</sub> = 100 A          | 297     |       | S    |
| DYNAMI              | C CHARACTERISTICS                |                                                        |         |       |      |
| C <sub>iss</sub>    | Input Capacitance                |                                                        | 9380    | 12200 | pF   |
| C <sub>oss</sub>    | Output Capacitance               | $V_{GS} = 0 V, V_{DS} = 40 V, f = 1 MHz$               | 2260    | 2940  | pF   |
| C <sub>rss</sub>    | Reverse Transfer Capacitance     |                                                        | 42      | 55    | pF   |
| $R_{G}$             | Series Gate Resistance           |                                                        | 1.3     | 2.6   | Ω    |
| Qg                  | Gate Charge Total (10 V)         |                                                        | 120     | 156   | nC   |
| Q <sub>gd</sub>     | Gate Charge Gate to Drain        | V <sub>DS</sub> = 40 V, I <sub>D</sub> = 100 A         | 20      |       | nC   |
| Q <sub>gs</sub>     | Gate Charge Gate to Source       | $v_{\rm DS} = 40  v,  i_{\rm D} = 100  {\rm A}$        | 37      |       | nC   |
| Q <sub>g(th)</sub>  | Gate Charge at V <sub>th</sub>   |                                                        | 25      |       | nC   |
| Q <sub>oss</sub>    | Output Charge                    | $V_{DS} = 40 \text{ V}, V_{GS} = 0 \text{ V}$          | 345     |       | nC   |
| t <sub>d(on)</sub>  | Turn On Delay Time               |                                                        | 19      |       | ns   |
| t <sub>r</sub>      | Rise Time                        | V <sub>DS</sub> = 40 V, V <sub>GS</sub> = 10 V,        | 11      |       | ns   |
| t <sub>d(off)</sub> | Turn Off Delay Time              | $I_{DS} = 100 \text{ A}, R_{G} = 0 \Omega$             | 30      |       | ns   |
| t <sub>f</sub>      | Fall Time                        |                                                        | 10      |       | ns   |
| DIODE C             | CHARACTERISTICS                  |                                                        |         |       |      |
| $V_{SD}$            | Diode Forward Voltage            | I <sub>SD</sub> = 100 A, V <sub>GS</sub> = 0 V         | 0.9     | 1.1   | V    |
| Q <sub>rr</sub>     | Reverse Recovery Charge          | V <sub>DS</sub> = 40 V, I <sub>F</sub> = 100 A,        | 525     |       | nC   |
| t <sub>rr</sub>     | Reverse Recovery Time            | di/dt = 300 A/µs                                       | 107     |       | ns   |
|                     |                                  |                                                        |         |       |      |

# 5.2 Thermal Information<sup>(1)</sup>

( $T_A = 25^{\circ}C$  unless otherwise stated)

|                  | THERMAL METRIC                         | MIN | TYP | MAX | UNIT |
|------------------|----------------------------------------|-----|-----|-----|------|
| $R_{\theta JC}$  | Junction-to-Case Thermal Resistance    |     |     | 0.4 | °C/W |
| $R_{\theta J A}$ | Junction-to-Ambient Thermal Resistance |     |     | 62  | °C/w |

(1) For more information about traditional and new thermal metrics, see the *IC Package Thermal Metrics* application report, SPRA953.

### CSD19506KCS

SLPS481B-DECEMBER 2013-REVISED OCTOBER 2014

### www.ti.com

NSTRUMENTS

**FEXAS** 

# 5.3 Typical MOSFET Characteristics

 $(T_A = 25^{\circ}C \text{ unless otherwise stated})$ 







### **Typical MOSFET Characteristics (continued)**

 $(T_A = 25^{\circ}C \text{ unless otherwise stated})$ 





SLPS481B-DECEMBER 2013-REVISED OCTOBER 2014

# **Typical MOSFET Characteristics (continued)**





# 6 Device and Documentation Support

### 6.1 Trademarks

NexFET is a trademark of Texas Instruments.

### 6.2 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### 6.3 Glossary

### SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.



# 7 Mechanical, Packaging, and Orderable Information

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



### **CSD19506KCS** SLPS481B-DECEMBER 2013-REVISED OCTOBER 2014

### www.ti.com

### 7.1 KCS Package Dimensions



NOTES: А. В. All linear dimensions are in inches (millimeters).

- This drawing is subject to change without notice.
- Lead dimensions are not controlled within this area. Chamfer may or may not appear
   D. All lead dimensions apply before solder dip.
   E. The center lead is in electrical contact with the mounting tab.
- All lead dimensions apply before solder dip. The center lead is in electrical contact with the mounting tab.
- $\bigtriangleup$  The chamfer is optional.
- Thermal pad contour optional within these dimensions.
- 🟦 Falls within JEDEC TO-220 variation AB, except minimum lead thickness, minimum exposed pad length, and maximum body length.

| Pin Configuration |             |  |  |  |  |  |  |  |
|-------------------|-------------|--|--|--|--|--|--|--|
| Position          | Designation |  |  |  |  |  |  |  |
| Pin 1             | Gate        |  |  |  |  |  |  |  |
| Pin 2 / Tab       | Drain       |  |  |  |  |  |  |  |
| Pin 3             | Source      |  |  |  |  |  |  |  |

# **Din Configuration**



6-Feb-2020

# PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan          | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|-------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)               | (6)              | (3)                |              | (4/5)          |         |
| CSD19506KCS      | ACTIVE | TO-220       | KCS     | 3    | 50      | Pb-Free<br>(RoHS) | SN               | N / A for Pkg Type | -55 to 175   | CSD19506KCS    | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated