# **Dual Output Driver**

## **FEATURES**

- Dual, 1.5A Totem Pole Outputs
- 40nsec Rise and Fall into 1000pF
- Parallel or Push-Pull Operation
- Single-Ended to Push-Pull Conversion
- High-Speed, Power MOSFET Compatible
- Low Cross-Conduction Current Spike
- Analog, Latched Shutdown
- Internal Deadband Inhibit Circuit
- Low Quiescent Current
- 5 to 40V Operation
- Thermal Shutdown Protection
- 16-Pin Dual-In-Line Package
- 20-Pin Surface Mount Package

## **DESCRIPTION**

The UC1706 family of output drivers are made with a high-speed Schottky process to interface between low-level control functions and high-power switching devices - particularly power MOSFET's. These devices implement three generalized functions as outlined below.

First: They accept a single-ended, low-current digital input of either polarity and process it to activate a pair of high-current, totem pole outputs which can source or sink up to 1.5A each.

Second: They provide an optional single-ended to push-pull conversion through the use of an internal flip-flop driven by double-pulse-suppression logic. With the flip-flop disabled, the outputs work in parallel for 3.0A capability.

Third: Protection functions are also included for pulse-by-pulse current limiting, automatic deadband control, and thermal shutdown.

These devices are available in a two-watt plastic "bat-wing" DIP for operation over a 0°C to 70°C temperature range and, with reduced power, in a hermetically sealed cerdip for -55°C to +125°C operation. Also available in surface mount Q and L packages.

## **TRUTH TABLE**

| INV | N.I | OUT |
|-----|-----|-----|
| Н   | Н   | L   |
| L   | Н   | Н   |
| Н   | L   | L   |
| L   | L   | L   |

$$\frac{\text{OUT} = \overline{\text{INV}} \text{ and N.I.}}{\overline{\text{OUT}} = \overline{\text{INV}} \text{ or } \overline{\text{N.I.}}}$$

## **BLOCK DIAGRAM**



SLUS200A - OCTOBER 1998 - REVISED APRIL 2001

## **ABSOLUTE MAXIMUM RATINGS**

|                                                                                                                                                             | NPkg                 | JPkg               |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|--------------------|
| Supply Voltage, VIN                                                                                                                                         |                      |                    |
| Collector Supply Voltage, Vc                                                                                                                                |                      |                    |
| Output Current (Each Output, Source or Sink)                                                                                                                |                      |                    |
| SteadyState                                                                                                                                                 | . ±500mA             | ±500mA             |
| Peak Transient                                                                                                                                              | ±1.5A                | ±1.0A              |
| Capacitive Discharge Energy                                                                                                                                 | 20μJ                 | 15μJ               |
| Digital Inputs                                                                                                                                              | 5.5V                 | 5.5V               |
| Analog Stop Inputs                                                                                                                                          |                      |                    |
| Power Dissipation at TA = 25°C (See Note)                                                                                                                   |                      |                    |
| Power Dissipation at T (Leads/Case) = 25°C (See Note)                                                                                                       | 5W                   | 2                  |
| Operating Temperature Range                                                                                                                                 | 55°C                 | to +125°C          |
| Storage Temperature Range                                                                                                                                   | 65°C                 | to +150°C          |
| Lead Temperature (Soldering, 10 Seconds)                                                                                                                    |                      |                    |
| Note: All voltages are with respect to the four groups together. All currents are positive into, negative of Packaging sections of the Databook for thermal | out of the specified | trerminal. Consult |

## **CONNECTION DIAGRAMS**





riote: All four ground pins must be connected to a common ground.

# **ELECTRICAL CHARACTERISTICS:** Unless otherwise stated, these specifications apply for $TA = -55^{\circ}C$ to $+125^{\circ}C$ for the UC1706, $-25^{\circ}C$ to $+85^{\circ}C$ for the UC2706 and $0^{\circ}C$ to $+70^{\circ}C$ for the UC3706; VIN = VC = 20V. TA = TJ.

| PARAMETERS               | TEST CONDITIONS               | MIN | TYP  | MAX  | UNITS |
|--------------------------|-------------------------------|-----|------|------|-------|
| Vin Supply Current       | VIN = 40V                     |     | 8    | 10   | mA    |
| Vc Supply Current        | Vc = 40V, Outputs Low         |     | 4    | 5    | mA    |
| Vc Leakage Current       | VIN = 0, $VC = 30V$ , No Load |     | .05  | 0.1  | mA    |
| Digital Input Low Level  |                               |     |      | 0.8  | V     |
| Digital Input High Level |                               | 2.2 |      |      | V     |
| Input Current            | VI = 0                        |     | -0.6 | -1.0 | mA    |
| Input Leakage            | VI = 5V                       |     | .05  | 0.1  | mA    |

**ELECTRICAL CHARACTERISTICS:** Unless otherwise stated, these specifications apply for  $TA = -55^{\circ}C$  to  $+125^{\circ}C$  for the UC1706,  $-25^{\circ}C$  to  $+85^{\circ}C$  for the UC2706 and  $0^{\circ}C$  to  $+70^{\circ}C$  for the UC3706; VIN = VC = 20V. TA = TJ.

| PARAMETERS              | TEST CONDITIONS                           | MIN | TYP | MAX | UNITS |
|-------------------------|-------------------------------------------|-----|-----|-----|-------|
| Output High Sat., Vc-Vo | Io = -50mA                                |     |     | 2.0 | V     |
|                         |                                           |     |     |     |       |
| Output Low Sat., Vo     | Io = 50mA                                 |     |     | 0.4 | V     |
|                         | Io = 500mA                                |     |     | 2.5 | V     |
| Inhibit Threshold       | VREF = 0.5V                               | 0.4 |     | 0.6 | V     |
|                         | VREF = 3.5V                               | 3.3 |     | 3.7 | V     |
| Inhibit Input Current   | VREF = 0                                  |     | -10 | -20 | μΑ    |
| Analog Threshold        | Vcm = 0 to 15V, for the UC2706 and UC3706 | 100 | 130 | 160 | mV    |
|                         | Vcm = 0 to 15V, for the UC1706            | 80  | 130 | 160 | mV    |
| Input Bias Current      | VcM = 0                                   |     | -10 | -20 | μΑ    |
| Thermal Shutdown        |                                           |     | 155 |     | °C    |

# TYPICAL SWITCHING CHARACTERISTICS: VIN = VC = 20V, TA = 25°C. Delays measured to 10% output change.

| PARAMETERS                                 | TEST CONDITIONS                               | OU   | L = | UNITS |    |
|--------------------------------------------|-----------------------------------------------|------|-----|-------|----|
| From Inv. Input to Output:                 |                                               | open | 1.0 | 2.2   | nF |
| Rise Time Delay                            |                                               | 110  | 130 | 140   | ns |
| 10% to 90% Rise                            |                                               | 20   | 40  | 60    | ns |
| Fall Time Delay                            |                                               | 80   | 90  | 110   | ns |
| 90% to 10% Fall                            |                                               | 25   | 30  | 50    | ns |
| From N. I. Input to Output:                |                                               |      |     |       |    |
| Rise Time Delay                            |                                               | 120  | 130 | 140   | ns |
| 10% to 90% Rise                            |                                               | 20   | 40  | 60    | ns |
| Fall Time Delay                            |                                               | 100  | 120 | 130   | ns |
| 90% to 10% Fall                            |                                               | 25   | 30  | 50    | ns |
| Vc Cross-Conduction Current Spike Duration | Output Rise                                   | 25   |     |       | ns |
|                                            | Output Fall                                   | 0    |     |       | ns |
| Inhibit Delay                              | Inhibit Ref. = 1V, Inhibit Inv. = 0.5 to 1.5V | 250  |     |       | ns |
| Analog Shutdown Delay                      | Stop Non-Inv. = 0V, Stop Inv. = 0 to 0.5V     | 180  |     |       | ns |

## **CIRCUIT DESCRIPTION**

#### **Outputs**

The totem-pole outputs have been designed to minimize cross-conduction current spikes while maximizing fast, high-current rise and fall times. Current limiting can be done externally either at the outputs or at the common Vc pin. The output diodes included have slow recovery and should be shunted with high-speed external diodes when driving high-frequency inductive loads.

## Flip/Flop

Grounding pin 7 activates the internal flip-flop to alternate the two outputs. With pin 7 open, the two outputs operate simultaneously and can be paralleled for higher current operation. Since the flip-flop is triggered by the digital input, an off-time of at last 200nsec must be provided to allow the flip/flop to change states. Note that the circuit logic is configured such that the "OFF" state is defined as the outputs low.

#### **Digital Inputs**

With both an inverting and non-inverting input available, either active-high or active-low signals may be accepted. These are true TTL compatible inputs—the threshold is approximately 1.2V with no hysteresis; and external pull-up resistors are not required.

## **Inhibit Circuit**

Although it may have other uses, this circuit is included to eliminate the need for deadband control when driving relatively slow bipolar power transistors. A diode from each inhibit input to the opposite power switch collector will keep one output from turning-on until the other has turned-off. The threshold is determined by the voltage on pin 15 which can be set from 0.5 to 3.5V. When this circuit is not used, ground pin 15 and leave 1 and 16 open.

## **CIRCUIT DESCRIPTION (cont.)**

## **Analog Shutdown**

This circuit is included to get a latched shutdown as close to the outputs as possible, from a time standpoint. With an internal 130mV threshold, this comparator has a common-mode range from ground to (VIN-3V). When not used, both inputs should be grounded. The time required for this circuit to latch is inversely proportional to the amount of overdrive but reaches a minimum of 180nsec. As with the flip-flop, an input off-time of at least 200nsec is required to reset the latch between pulses.

### **Supply Voltage**

With an internal 5V regulator, this circuit is optimized for

use with a 7 to 40V supply; however, with some slight response time degradation, it can also be driven from 5V. When VIN is low, the entire circuit is disabled and no current is drawn from Vc. When combined with a UC1840 PWM, the Driver Bias switch can be used to supply VIN to the UC1706. VIN switching should be fast as if Vc is high, undefined operation of the outputs may occur with VIN less than 5V.

#### **Thermal Considerations**

Should the chip temperature reach approximately 155°C, a parallel, non--inverting input is activated driving both outputs to the low state.

## **APPLICATIONS**



**Power MOSFET Drive Circuit** 



Power MOSFET Drive Circuit Using Negative Bias Voltage and Level Shifting to Ground Referenced PWMs



**Transformer Coupled MOSFET Drive Circuit** 



**Charge Pump Circuits** 

## APPLICATIONS (cont'd)



**Power Bipolar Drive Circuit** 



**Transformer Coupled Push-Pull MOSFET Drive Circuit** 



UC3706 Converts Single Output PWMs to High Current Push-Pull Configuration





17-Jul-2020

### PACKAGING INFORMATION

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|----------------------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| 5962-89611012A   | ACTIVE     | LCCC         | FK                 | 20   | 1              | TBD                        | POST-PLATE                    | N / A for Pkg Type  | -55 to 125   | 5962-<br>89611012A      | Samples |
| 5962-8961101EA   | ACTIVE     | CDIP         | J                  | 16   | 1              | TBD                        | SNPB                          | N / A for Pkg Type  | -55 to 125   | 5962-8961101EA          | Samples |
| UC1706J          | ACTIVE     | CDIP         | J                  | 16   | 1              | TBD                        | SNPB                          | N / A for Pkg Type  | -55 to 125   | UC1706J                 | Samples |
| UC1706J883B      | ACTIVE     | CDIP         | J                  | 16   | 1              | TBD                        | SNPB                          | N / A for Pkg Type  | -55 to 125   | UC1706J/883B            | Samples |
| UC1706L          | ACTIVE     | LCCC         | FK                 | 20   | 1              | TBD                        | POST-PLATE                    | N / A for Pkg Type  | -55 to 125   | UC1706L                 | Samples |
| UC2706DW         | ACTIVE     | SOIC         | DW                 | 16   | 40             | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | UC2706DW                | Samples |
| UC2706J          | ACTIVE     | CDIP         | J                  | 16   | 1              | TBD                        | SNPB                          | N / A for Pkg Type  | -40 to 85    | UC2706J                 | Samples |
| UC2706N          | ACTIVE     | PDIP         | N                  | 16   | 25             | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | N / A for Pkg Type  | -40 to 85    | UC2706N                 | Samples |
| UC3706DW         | ACTIVE     | SOIC         | DW                 | 16   | 40             | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | Level-2-260C-1 YEAR | 0 to 70      | UC3706DW                | Samples |
| UC3706DWTR       | ACTIVE     | SOIC         | DW                 | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | Level-2-260C-1 YEAR | 0 to 70      | UC3706DW                | Samples |
| UC3706N          | ACTIVE     | PDIP         | N                  | 16   | 25             | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | N / A for Pkg Type  | 0 to 70      | UC3706N                 | Samples |
| UC3706NG4        | ACTIVE     | PDIP         | N                  | 16   | 25             | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | N / A for Pkg Type  | 0 to 70      | UC3706N                 | Samples |

<sup>&</sup>lt;sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".





17-Jul-2020

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF UC1706, UC2706, UC2706M, UC3706:

Catalog: UC3706, UC2706

Military: UC2706M, UC1706

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Military QML certified for Military and Defense Applications

# PACKAGE MATERIALS INFORMATION

www.ti.com 15-Jan-2014

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



## \*All dimensions are nominal

| Device     | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| UC3706DWTR | SOIC            | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |

www.ti.com 15-Jan-2014



## \*All dimensions are nominal

| ĺ | Device     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|---|------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
|   | UC3706DWTR | SOIC         | DW              | 16   | 2000 | 367.0       | 367.0      | 38.0        |  |

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated