

### **Freescale Semiconductor**

Data Sheet: Advance Information

Document Number: MCF54455 Rev. 8, 02/2012

RoHS

# MCF54455



TEPBGA–360 23mm x 23mm

# MCF5445*x* ColdFire Microprocessor Data Sheet

#### Features

- Version 4 ColdFire Core with MMU and EMAC
- Up to 410 Dhrystone 2.1 MIPS @ 266 MHz
- 16-KBytes instruction cache and 16-KBytes data cache
- 32-KBytes internal SRAM
- Support for booting from SPI-compatible flash, EEPROM, and FRAM devices
- Crossbar switch technology (XBS) for concurrent access to peripherals or RAM from multiple bus masters
- 16-channel DMA controller
- 16-bit 133-MHz DDR/mobile-DDR/DDR2 controller
- USB 2.0 On-the-Go controller with ULPI support
- 32-bit PCI controller @ 66MHz
- ATA/ATAPI controller
- 2 10/100 Ethernet MACs
- Coprocessor for acceleration of the DES, 3DES, AES, MD5, and SHA-1 algorithms
- Random number generator
- Synchronous serial interface (SSI)
- 4 periodic interrupt timers (PIT)
- 4 32-bit timers with DMA support
- DMA-supported serial peripheral interface (DSPI)
- 3 UARTs
- I<sup>2</sup>C bus interface

This document contains information on a new product. Specifications and information herein are subject to change without notice.



© Freescale Semiconductor, Inc., 2007-2012. All rights reserved.

# **Table of Contents**

| 1 | MCF   | 5445 <i>x</i> Family Comparison4 |
|---|-------|----------------------------------|
| 2 |       | ring Information                 |
| 3 | Hard  | ware Design Considerations5      |
|   | 3.1   | Analog Power Filtering           |
|   | 3.2   | Oscillator Power Filtering       |
|   | 3.3   | Supply Voltage Sequencing        |
|   |       | 3.3.1 Power-Up Sequence          |
|   |       | 3.3.2 Power-Down Sequence        |
| 4 | Pin A | ssignments and Reset States7     |
|   | 4.1   | Signal Multiplexing7             |
|   | 4.2   | Pinout—256 MAPBGA15              |
|   | 4.3   | Pinout—360 TEPBGA16              |
| 5 | Elect | rical Characteristics            |
|   | 5.1   | Absolute Maximum Ratings         |
|   | 5.2   | Thermal Characteristics          |
|   | 5.3   | ESD Protection                   |
|   | 5.4   | DC Electrical Specifications     |
|   | 5.5   | ClockTiming Specifications       |
|   | 5.6   | Reset Timing Specifications      |
|   | 5.7   | FlexBus Timing Specifications    |
|   | 5.8   | SDRAM AC Timing Characteristics  |
|   | 5.9   | PCI Bus Timing Specifications    |
|   |       |                                  |

|   |       | 5.9.1 Overshoot and Undershoot                          |
|---|-------|---------------------------------------------------------|
|   | 5.10  | ULPI Timing Specifications                              |
|   | 5.11  | SSI Timing Specifications                               |
|   | 5.12  | I <sup>2</sup> C Timing Specifications                  |
|   | 5.13  | Fast Ethernet Timing Specifications                     |
|   |       | 5.13.1 Receive Signal Timing Specifications             |
|   |       | 5.13.2 Transmit Signal Timing Specifications 34         |
|   |       | 5.13.3 Asynchronous Input Signal Timing                 |
|   |       | Specifications                                          |
|   |       | 5.13.4 MII Serial Management Timing Specifications . 35 |
|   | 5.14  | 32-Bit Timer Module Timing Specifications               |
|   | 5.15  | ATA Interface Timing Specifications                     |
|   | 5.16  | DSPI Timing Specifications                              |
|   | 5.17  | SBF Timing Specifications                               |
|   | 5.18  | General Purpose I/O Timing Specifications               |
|   | 5.19  | JTAG and Boundary Scan Timing 40                        |
|   | 5.20  | Debug AC Timing Specifications 42                       |
| 6 | Powe  | r Consumption                                           |
| 7 | Packa | age Information                                         |
| 8 | Produ | uct Documentation 45                                    |
| 9 | Revis | ion History                                             |

NP

\_\_\_\_\_





| ATA              | <ul> <li>Advanced Technology Attachment Controller</li> </ul> | INTC    | <ul> <li>Interrupt controller</li> </ul>              |
|------------------|---------------------------------------------------------------|---------|-------------------------------------------------------|
| BDM              | <ul> <li>Background debug module</li> </ul>                   | JTAG    | <ul> <li>Joint Test Action Group interface</li> </ul> |
| CAU              | <ul> <li>Cryptography acceleration unit</li> </ul>            | MMU     | <ul> <li>Memory management unit</li> </ul>            |
| DSPI             | <ul> <li>DMA serial peripheral interface</li> </ul>           | PCI     | <ul> <li>Peripheral Component Interconnect</li> </ul> |
| eDMA             | <ul> <li>Enhanced direct memory access</li> </ul>             | PIT     | <ul> <li>Programmable interrupt timers</li> </ul>     |
| EMAC             | <ul> <li>Enchance multiply-accumulate unit</li> </ul>         | PLL     | <ul> <li>Phase locked loop module</li> </ul>          |
| EPORT            | <ul> <li>Edge port module</li> </ul>                          | RNG     | <ul> <li>Random Number Generator</li> </ul>           |
| FEC              | <ul> <li>Fast Ethernet controller</li> </ul>                  | RTC     | <ul> <li>Real time clock</li> </ul>                   |
| GPIO             | <ul> <li>General Purpose Input/Output</li> </ul>              | SSI     | <ul> <li>Synchronous Serial Interface</li> </ul>      |
| l <sup>2</sup> C | <ul> <li>Inter-Intergrated Circuit</li> </ul>                 | USB OTG | - Universal Serial Bus On-the-Go controller           |





MCF5445x Family Comparison

# 1 MCF5445*x* Family Comparison

The following table compares the various device derivatives available within the MCF5445*x* family.

#### Table 1. MCF5445*x* Family Configurations

| Module                                                                   | MCF54450 | MCF54451                    | MCF54452 | MCF54453 | MCF54454 | MCF54455 |
|--------------------------------------------------------------------------|----------|-----------------------------|----------|----------|----------|----------|
| ColdFire Version 4 Core with EMAC<br>(Enhanced Multiply-Accumulate Unit) | •        | •                           | •        | •        | •        | •        |
| Core (System) Clock                                                      | up to 2  | 40 MHz                      |          | up to 2  | 66 MHz   |          |
| Peripheral Bus Clock<br>(Core clock ÷ 2)                                 | up to 1  | up to 120 MHz up to 133 MHz |          |          |          |          |
| External Bus Clock<br>(Core clock ÷ 4)                                   | up to 6  | 60 MHz                      |          | up to 6  | 6 MHz    |          |
| Performance (Dhrystone/2.1 MIPS)                                         | up to    | 370                         |          | up to    | o 410    |          |
| Independent Data/Instruction Cache                                       |          |                             | 16 Kbyt  | es each  |          |          |
| Static RAM (SRAM)                                                        |          |                             | 32 K     | bytes    |          |          |
| PCI Controller                                                           |          | —                           | •        | •        | •        | •        |
| Cryptography Acceleration Unit (CAU)                                     |          | •                           | —        | •        |          | •        |
| ATA Controller                                                           | _        | —                           | —        | —        | •        | •        |
| DDR SDRAM Controller                                                     | •        | •                           | •        | •        | •        | •        |
| FlexBus External Interface                                               | •        | •                           | •        | •        | •        | •        |
| USB 2.0 On-the-Go                                                        | •        | •                           | •        | •        | •        | •        |
| UTMI+ Low Pin Interface (ULPI)                                           | •        | •                           | •        | •        | •        | •        |
| Synchronous Serial Interface (SSI)                                       | •        | •                           | •        | •        | •        | •        |
| Fast Ethernet Controller (FEC)                                           | 1        | 1                           | 2        | 2        | 2        | 2        |
| UARTs                                                                    | 3        | 3                           | 3        | 3        | 3        | 3        |
| I <sup>2</sup> C                                                         | •        | •                           | •        | •        | •        | •        |
| DSPI                                                                     | •        | •                           | •        | •        | •        | •        |
| Real Time Clock                                                          | •        | •                           | •        | •        | •        | •        |
| 32-bit DMA Timers                                                        | 4        | 4                           | 4        | 4        | 4        | 4        |
| Watchdog Timer (WDT)                                                     | •        | •                           | •        | •        | •        | •        |
| Periodic Interrupt Timers (PIT)                                          | 4        | 4                           | 4        | 4        | 4        | 4        |
| Edge Port Module (EPORT)                                                 | •        | •                           | •        | •        | •        | •        |
| Interrupt Controllers (INTC)                                             | 2        | 2                           | 2        | 2        | 2        | 2        |
| 16-channel Direct Memory Access (DMA)                                    | •        | •                           | •        | •        | •        | •        |
| General Purpose I/O (GPIO)                                               | •        | •                           | •        | •        | •        | •        |
| JTAG - IEEE <sup>®</sup> 1149.1 Test Access Port                         | •        | •                           | •        | •        | •        | •        |
| Package                                                                  | 256 M/   | APBGA                       |          | 360 TE   | EPBGA    | 1        |



### 2 Ordering Information

**Table 2. Orderable Part Numbers** 

| Freescale Part<br>Number | Description             | Package    | Speed   | Temperature                       |
|--------------------------|-------------------------|------------|---------|-----------------------------------|
| MCF54450CVM180           | MCF54450 Microprocessor |            | 180 MHz | $-40^{\circ}$ to +85 $^{\circ}$ C |
| MCF54450VM240            |                         | 256 MAPBGA | 240 MHz | 0° to +70° C                      |
| MCF54451CVM180           | MCF54451 Microprocessor |            | 180 MHz | $-40^{\circ}$ to +85 $^{\circ}$ C |
| MCF54451VM240            | MCF34431 Microprocessor |            | 240 MHz | 0° to +70° C                      |
| MCF54452CVR200           |                         |            | 200 MHz | $-40^{\circ}$ to +85 $^{\circ}$ C |
| MCF54452YVR200           | MCF54452 Microprocessor |            | 200 MHz | –40° to +105° C                   |
| MCF54452VR266            |                         |            | 266 MHz | 0° to +70° C                      |
| MCF54453CVR200           | MCF54453 Microprocessor |            | 200 MHz | $-40^{\circ}$ to +85 $^{\circ}$ C |
| MCF54453VR266            | WCI 34433 WICIOPIOCE330 | 360 TEPBGA | 266 MHz | 0° to +70° C                      |
| MCF54454CVR200           | MCF54454 Microprocessor |            | 200 MHz | $-40^{\circ}$ to +85 $^{\circ}$ C |
| MCF54454VR266            | MCF34434 MICroprocessor |            | 266 MHz | 0° to +70° C                      |
| MCF54455CVR200           | MCF54455 Microprocessor |            | 200 MHz | $-40^{\circ}$ to +85 $^{\circ}$ C |
| MCF54455VR266            |                         |            | 266 MHz | 0° to +70° C                      |

# 3 Hardware Design Considerations

### 3.1 Analog Power Filtering

To further enhance noise isolation, an external filter is strongly recommended for the analog  $V_{DD}$  pins (VDD\_A\_PLL, VDD\_RTC). The filter shown in Figure 2 should be connected between the board  $IV_{DD}$  and the analog pins. The resistor and capacitors should be placed as close to the dedicated analog  $V_{DD}$  pin as possible. The 10- $\Omega$  resistor in the given filter is required. Do not implement the filter circuit using only capacitors. The analog power pins draw very little current. Concerns regarding voltage loss across the 10-ohm resistor are not valid.



Figure 2. System Analog V<sub>DD</sub> Power Filter



Hardware Design Considerations

### 3.2 Oscillator Power Filtering

Figure 3 shows an example for isolating the oscillator power supply from the I/O supply (EVDD) and ground.



Figure 3. Oscillator Power Filter

### 3.3 Supply Voltage Sequencing

Figure 4 shows situations in sequencing the I/O  $V_{DD}$  (EV<sub>DD</sub>), SDRAM  $V_{DD}$  (SDV<sub>DD</sub>), PLL  $V_{DD}$  (PV<sub>DD</sub>), and internal logic/core  $V_{DD}$  (IV<sub>DD</sub>).



<sup>1</sup> Input voltage must not be greater than the supply voltage (EV<sub>DD</sub>, SDV<sub>DD</sub>, IV<sub>DD</sub>, or PV<sub>DD</sub>) by more than 0.5V at any time, including during power-up.

<sup>2</sup> Use 50 V/millisecond or slower rise time for all supplies.

### Figure 4. Supply Voltage Sequencing and Separation Cautions

The relationship between SDV<sub>DD</sub> and EV<sub>DD</sub> is non-critical during power-up and power-down sequences. SDV<sub>DD</sub> (2.5V or 1.8V) and EV<sub>DD</sub> are specified relative to IV<sub>DD</sub>.



### 3.3.1 Power-Up Sequence

If  $EV_{DD}/SDV_{DD}$  are powered up with the  $IV_{DD}$  at 0 V, the sense circuits in the I/O pads cause all pad output drivers connected to the  $EV_{DD}/SDV_{DD}$  to be in a high impedance state. There is no limit on how long after  $EV_{DD}/SDV_{DD}$  powers up before  $IV_{DD}$  must power up. The rise times on the power supplies should be slower than 50 V/millisecond to avoid turning on the internal ESD protection clamp diodes.

### 3.3.2 Power-Down Sequence

If  $IV_{DD}/PV_{DD}$  are powered down first, sense circuits in the I/O pads cause all output drivers to be in a high impedance state. There is no limit on how long after  $IV_{DD}$  and  $PV_{DD}$  power down before  $EV_{DD}$  or  $SDV_{DD}$  must power down. There are no requirements for the fall times of the power supplies.

# 4 Pin Assignments and Reset States

### 4.1 Signal Multiplexing

The following table lists all the MCF5445*x* pins grouped by function. The Dir column is the direction for the primary function of the pin only. Refer to Section 4, "Pin Assignments and Reset States," for package diagrams. For a more detailed discussion of the MCF5445*x* signals, consult the *MCF54455 Reference Manual* (MCF54455RM).

#### NOTE

In this table and throughout this document, a single signal within a group is designated without square brackets (i.e., FB\_AD23), while designations for multiple signals within a group use brackets (i.e., FB\_AD[23:21]) and is meant to include all signals within the two bracketed numbers when these numbers are separated by a colon.

#### NOTE

The primary functionality of a pin is not necessarily its default functionality. Most pins that are muxed with GPIO default to their GPIO functionality. See Table 3 for a list of the exceptions.

| Pin                                   | 256 MAPBGA 360 TEPBGA                                             |  |  |  |  |  |
|---------------------------------------|-------------------------------------------------------------------|--|--|--|--|--|
| FB_AD[31:0]                           | FB_AD[31:0] except when serial boot selects 0-bit boot port size. |  |  |  |  |  |
| FB_BE/BWE[3:0]         FB_BE/BWE[3:0] |                                                                   |  |  |  |  |  |
| FB_CS[3:1]                            | FB_CS[3:1]                                                        |  |  |  |  |  |
| FB_OE                                 | FB_OE                                                             |  |  |  |  |  |
| FB_R/W                                | FB_R/W FB_R/W                                                     |  |  |  |  |  |
| FB_TA                                 | FB_TA                                                             |  |  |  |  |  |
| FB_TS                                 | FB_TS FB_TS                                                       |  |  |  |  |  |

Table 3. Special-Case Default Signal Functionality



| Pin          | 256 MAPBGA | 360 TEPBGA                           |
|--------------|------------|--------------------------------------|
| PCI_GNT[3:0] | GPIO       | PCI_GNT[3:0]                         |
| PCI_REQ[3:0] | GPIO       | PCI_REQ[3:0]                         |
| IRQ1         | GPIO       | PCI_INTA and configured as an agent. |
| ATA_RESET    | GPIO       | ATA reset                            |

|                |                           |              |               |                                           |                        | c              |                                              |                                                            |
|----------------|---------------------------|--------------|---------------|-------------------------------------------|------------------------|----------------|----------------------------------------------|------------------------------------------------------------|
| Signal Name    | GPIO                      | Alternate 1  | Alternate 2   | Pull-up (U) <sup>1</sup><br>Pull-down (D) | Direction <sup>2</sup> | Voltage Domain | MCF54450<br>MCF54451<br>256 MAPBGA           | MCF54452<br>MCF54453<br>MCF54454<br>MCF54455<br>360 TEPBGA |
|                |                           |              | Reset         |                                           |                        |                |                                              |                                                            |
| RESET          | —                         | _            | _             | U                                         | I                      | EVDD           | L4                                           | Y18                                                        |
| RSTOUT         | —                         | _            | —             | —                                         | 0                      | EVDD           | M15                                          | B17                                                        |
|                |                           |              | Clock         |                                           |                        |                |                                              |                                                            |
| EXTAL/PCI_CLK  | —                         | _            |               | —                                         | I                      | EVDD           | M16                                          | A16                                                        |
| XTAL           | —                         | _            | —             | U <sup>3</sup>                            | 0                      | EVDD           | L16                                          | A17                                                        |
|                |                           | Мс           | ode Selection |                                           |                        |                |                                              |                                                            |
| BOOTMOD[1:0]   | —                         | —            |               | —                                         | I                      | EVDD           | M5, M7                                       | AB17, AB21                                                 |
|                |                           |              | FlexBus       |                                           | •                      |                |                                              |                                                            |
| FB_AD[31:24]   | PFBADH[7:0] <sup>4</sup>  | FB_D[31:24]  |               | _                                         | I/O                    | EVDD           | A14, A13, D12,<br>C12, B12, A12,<br>D11, C11 | J2, K4, J1, K1–3,<br>L1, L4                                |
| FB_AD[23:16]   | PFBADMH[7:0] <sup>4</sup> | FB_D[23:16]  |               | -                                         | I/O                    | EVDD           | B11, A11, D10,<br>C10, B10, A10, D9,<br>C9   | L2, L3, M1–4,<br>N1–2                                      |
| FB_AD[15:8]    | PFBADML[7:0] <sup>4</sup> | FB_D[15:8]   | —             | _                                         | I/O                    | EVDD           | B9, A9, D8, C8, B8,<br>A8, D7, C7            | P1–2, R1–3, P4,<br>T1–2                                    |
| FB_AD[7:0]     | PFBADL[7:0] <sup>4</sup>  | FB_D[7:0]    | —             | -                                         | I/O                    | EVDD           | B7, A7, D6, C6, B6,<br>A6, D5, C5            | T3–4, U1–3, V1–2,<br>W1                                    |
| FB_BE/BWE[3:2] | PBE[3:2]                  | FB_TSIZ[1:0] | _             | —                                         | 0                      | EVDD           | B5, A5                                       | Y1, W2                                                     |
| FB_BE/BWE[1:0] | PBE[1:0]                  | _            | —             | —                                         | 0                      | EVDD           | B4, A4                                       | W3, Y2                                                     |
| FB_CLK         | —                         | —            | —             | —                                         | 0                      | EVDD           | B13                                          | J3                                                         |
| FB_CS[3:1]     | PCS[3:1]                  |              |               | _                                         | 0                      | EVDD           | C2, D4, C3                                   | W5, AA4, AB3                                               |
| FB_CS0         |                           |              |               |                                           | 0                      | EVDD           | C4                                           | Y4                                                         |
| FB_OE          | PFBCTL3                   |              |               | —                                         | 0                      | EVDD           | A2                                           | AA1                                                        |
| FB_R/W         | PFBCTL2                   |              |               |                                           | 0                      | EVDD           | B2                                           | AA3                                                        |
| FB_TA          | PFBCTL1                   |              |               | U                                         | Ι                      | EVDD           | B1                                           | AB2                                                        |



| Signal Name             | GPIO      | Alternate 1 | Alternate 2                | Pull-up (U) <sup>1</sup><br>Pull-down (D) | Direction <sup>2</sup> | Voltage Domain | MCF54450<br>MCF54451<br>256 MAPBGA                                                                    | MCF54452<br>MCF54453<br>MCF54454<br>MCF54455<br>360 TEPBGA                                                                                               |
|-------------------------|-----------|-------------|----------------------------|-------------------------------------------|------------------------|----------------|-------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| FB_TS                   | PFBCTL0   | FB_ALE      | FB_TBST                    | —                                         | 0                      | EVDD           | A3                                                                                                    | Y3                                                                                                                                                       |
|                         |           | PC          | CI Controller <sup>5</sup> |                                           |                        |                |                                                                                                       |                                                                                                                                                          |
| PCI_AD[31:0]            | _         | FB_A[31:0]  | _                          |                                           | I/O                    | EVDD           | _                                                                                                     | C11, D11, A10,<br>B10, J4, G2, G3,<br>F1, D12, C12, B12,<br>A11, B11, B9, D9,<br>D10, A8, B8, A5,<br>B5, A4, A3, B3, D4,<br>D3, E3–E1, F3, C2,<br>D2, C1 |
| _                       | _         | FB_A[23:0]  | _                          | _                                         | I/O                    | EVDD           | K14–13, J15–13,<br>H13–15, G15–13,<br>F14–13, E15–13,<br>D16, B16, C15,<br>B15, C14, D15,<br>C16, D14 | _                                                                                                                                                        |
| PCI_CBE[3:0]            | _         | _           |                            | —                                         | I/O                    | EVDD           | _                                                                                                     | G4, E4, D1, B1                                                                                                                                           |
| PCI_DEVSEL              | —         | _           | —                          | —                                         | 0                      | EVDD           | _                                                                                                     | F2                                                                                                                                                       |
| PCI_FRAME               | —         | _           | —                          | —                                         | I/O                    | EVDD           | _                                                                                                     | B2                                                                                                                                                       |
| PCI_GNT3                | PPCI7     | ATA_DMACK   | —                          | —                                         | 0                      | EVDD           | —                                                                                                     | B7                                                                                                                                                       |
| PCI_GNT[2:1]            | PPCI[6:5] | _           | —                          | —                                         | 0                      | EVDD           | _                                                                                                     | C8, C9                                                                                                                                                   |
| PCI_GNT0/<br>PCI_EXTREQ | PPCI4     |             | —                          | —                                         | 0                      | EVDD           | —                                                                                                     | A9                                                                                                                                                       |
| PCI_IDSEL               | —         | _           | —                          | —                                         | I                      | EVDD           | _                                                                                                     | D5                                                                                                                                                       |
| PCI_IRDY                | —         | _           | —                          | —                                         | I/O                    | EVDD           | _                                                                                                     | C3                                                                                                                                                       |
| PCI_PAR                 | —         | _           |                            | —                                         | I/O                    | EVDD           | _                                                                                                     | C4                                                                                                                                                       |
| PCI_PERR                | —         | _           | —                          | —                                         | I/O                    | EVDD           | _                                                                                                     | B4                                                                                                                                                       |
| PCI_REQ3                | PPCI3     | ATA_INTRQ   | —                          | —                                         | I                      | EVDD           | —                                                                                                     | C7                                                                                                                                                       |
| PCI_REQ[2:1]            | PPCI[2:1] | _           | —                          | —                                         | I                      | EVDD           | —                                                                                                     | D7, C5                                                                                                                                                   |
| PCI_REQ0/<br>PCI_EXTGNT | PPCI0     |             | —                          | -                                         | I                      | EVDD           | —                                                                                                     | A2                                                                                                                                                       |
| PCI_RST                 | —         | _           |                            | —                                         | 0                      | EVDD           | _                                                                                                     | B6                                                                                                                                                       |
| PCI_SERR                | —         | —           | —                          | —                                         | I/O                    | EVDD           | _                                                                                                     | A6                                                                                                                                                       |
| PCI_STOP                | —         |             | —                          | —                                         | I/O                    | EVDD           | _                                                                                                     | A7                                                                                                                                                       |
| PCI_TRDY                | —         |             | —                          | —                                         | I/O                    | EVDD           | _                                                                                                     | C10                                                                                                                                                      |
|                         |           | SDR         | AM Controller              | ·                                         |                        | •              |                                                                                                       |                                                                                                                                                          |
| SD_A[13:0]              | _         |             | _                          | -                                         | 0                      | SDVDD          | R1, P1, N2, P2,<br>R2, T2, M4, N3,<br>P3, R3, T3, T4, R4,<br>N4                                       | V22, U20–22,<br>T19–22, R20–22,<br>N19, P20–21                                                                                                           |

### Table 4. MCF5445*x* Signal Information and Muxing (continued)



| Signal Name   | GPIO        | Alternate 1          | Alternate 2                     | Pull-up (U) <sup>1</sup><br>Pull-down (D) | Direction <sup>2</sup> | Voltage Domain | MCF54450<br>MCF54451<br>256 MAPBGA                                                | MCF54452<br>MCF54453<br>MCF54454<br>MCF54455<br>360 TEPBGA                                 |
|---------------|-------------|----------------------|---------------------------------|-------------------------------------------|------------------------|----------------|-----------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|
| SD_BA[1:0]    | —           | —                    | —                               | _                                         | 0                      | SDVDD          | P4, T5                                                                            | P22, P19                                                                                   |
| SD_CAS        | —           | —                    | _                               | _                                         | 0                      | SDVDD          | Т6                                                                                | L19                                                                                        |
| SD_CKE        | —           | —                    | _                               |                                           | 0                      | SDVDD          | N5                                                                                | N22                                                                                        |
| SD_CLK        | —           | —                    | _                               |                                           | 0                      | SDVDD          | Т9                                                                                | L22                                                                                        |
| SD_CLK        | —           | —                    | _                               |                                           | 0                      | SDVDD          | T8                                                                                | M22                                                                                        |
| SD_CS[1:0]    |             | —                    | _                               |                                           | 0                      | SDVDD          | P6, R6                                                                            | L20, M20                                                                                   |
| SD_D[31:16]   | _           | _                    | _                               | _                                         | I/O                    | SDVDD          | N6, T7, N7, P7, R7,<br>R8, P8, N8, N9,<br>T10, R10, P10,<br>N10, T11, R11,<br>P11 | L21, K22, K21,<br>K20, J20, J19, J21,<br>J22, H20, G22,<br>G21, G20, G19,<br>F22, F21, F20 |
| SD_DM[3:2]    | _           | —                    | _                               | —                                         | 0                      | SDVDD          | P9, N12                                                                           | H21, E21                                                                                   |
| SD_DQS[3:2]   | _           | —                    | _                               | —                                         | 0                      | SDVDD          | R9, N11                                                                           | H22, E22                                                                                   |
| SD_RAS        | _           | —                    | _                               | —                                         | 0                      | SDVDD          | P5                                                                                | N21                                                                                        |
| SD_VREF       |             | —                    | _                               | —                                         | I                      | SDVDD          | M8                                                                                | M21                                                                                        |
| SD_WE         | _           | —                    | _                               | —                                         | 0                      | SDVDD          | R5                                                                                | N20                                                                                        |
|               |             | Externa              | al Interrupts Port <sup>6</sup> |                                           |                        |                |                                                                                   |                                                                                            |
| IRQ7          | PIRQ7       | —                    | _                               | _                                         | I                      | EVDD           | L1                                                                                | ABB13                                                                                      |
| IRQ4          | PIRQ4       | —                    | SSI_CLKIN                       | _                                         | Ι                      | EVDD           | L2                                                                                | ABB13                                                                                      |
| IRQ3          | PIRQ3       | —                    | _                               |                                           | I                      | EVDD           | L3                                                                                | AB14                                                                                       |
| IRQ1          | PIRQ1       | PCI_INTA             |                                 |                                           | I                      | EVDD           | F15                                                                               | C6                                                                                         |
| _             |             | 1                    | FEC0                            |                                           |                        |                | I                                                                                 |                                                                                            |
| FEC0_MDC      | PFECI2C3    | —                    | _                               |                                           | 0                      | EVDD           | F3                                                                                | AB8                                                                                        |
| FEC0_MDIO     | PFECI2C2    | _                    |                                 | _                                         | I/O                    | EVDD           | F2                                                                                | ¥7                                                                                         |
| FEC0_COL      | PFEC0H4     | —                    | ULPI_DATA7                      | —                                         | I                      | EVDD           | E1                                                                                | AB7                                                                                        |
| FEC0_CRS      | PFEC0H0     | —                    | ULPI_DATA6                      | —                                         | I                      | EVDD           | F1                                                                                | AA7                                                                                        |
| FEC0_RXCLK    | PFEC0H3     | —                    | ULPI_DATA1                      | —                                         | I                      | EVDD           | G1                                                                                | AA8                                                                                        |
| FEC0_RXDV     | PFEC0H2     | FEC0_RMII_<br>CRS_DV | _                               | —                                         | I                      | EVDD           | G2                                                                                | Y8                                                                                         |
| FEC0_RXD[3:2] | PFEC0L[3:2] | —                    | ULPI_DATA[5:4]                  |                                           | I                      | EVDD           | G3, G4                                                                            | AB9, Y9                                                                                    |
| FEC0_RXD1     | PFEC0L1     | FEC0_RMII_RXD1       | _                               |                                           | I                      | EVDD           | H1                                                                                | W9                                                                                         |
| FEC0_RXD0     | PFEC0H1     | FEC0_RMII_RXD0       |                                 | —                                         | I                      | EVDD           | H2                                                                                | AB10                                                                                       |
| FEC0_RXER     | PFEC0L0     | FEC0_RMII_RXER       |                                 | —                                         | I                      | EVDD           | H3                                                                                | AA10                                                                                       |

Table 4. MCF5445x Signal Information and Muxing (continued)



|               | r           |                       |                |                                           |                        |                | -                                  |                                                            |
|---------------|-------------|-----------------------|----------------|-------------------------------------------|------------------------|----------------|------------------------------------|------------------------------------------------------------|
| Signal Name   | GPIO        | Alternate 1           | Alternate 2    | Pull-up (U) <sup>1</sup><br>Pull-down (D) | Direction <sup>2</sup> | Voltage Domain | MCF54450<br>MCF54451<br>256 MAPBGA | MCF54452<br>MCF54453<br>MCF54454<br>MCF54455<br>360 TEPBGA |
| FEC0_TXCLK    | PFEC0H7     | FEC0_RMII_<br>REF_CLK | _              | —                                         | I                      | EVDD           | H4                                 | Y10                                                        |
| FEC0_TXD[3:2] | PFEC0L[7:6] | —                     | ULPI_DATA[3:2] | —                                         | 0                      | EVDD           | J1, J2                             | W10, AB11                                                  |
| FEC0_TXD1     | PFEC0L5     | FEC0_RMII_TXD1        | _              | —                                         | 0                      | EVDD           | J3                                 | AA11                                                       |
| FEC0_TXD0     | PFEC0H5     | FEC0_RMII_TXD0        | _              | —                                         | 0                      | EVDD           | J4                                 | Y11                                                        |
| FEC0_TXEN     | PFEC0H6     | FEC0_RMII_TXEN        |                | —                                         | 0                      | EVDD           | K1                                 | W11                                                        |
| FEC0_TXER     | PFEC0L4     | _                     | ULPI_DATA0     | —                                         | 0                      | EVDD           | K2                                 | AB12                                                       |
|               |             |                       | FEC1           | 1                                         |                        | 1              |                                    |                                                            |
| FEC1_MDC      | PFECI2C5    | _                     | ATA_DIOR       | —                                         | 0                      | EVDD           | —                                  | W20                                                        |
| FEC1_MDIO     | PFECI2C4    | _                     | ATA_DIOW       | _                                         | I/O                    | EVDD           | _                                  | Y22                                                        |
| FEC1_COL      | PFEC1H4     | _                     | ATA_DATA7      | _                                         | I                      | EVDD           | _                                  | AB18                                                       |
| FEC1_CRS      | PFEC1H0     | _                     | ATA_DATA6      | —                                         | I                      | EVDD           | _                                  | AA18                                                       |
| FEC1_RXCLK    | PFEC1H3     |                       | ATA_DATA5      | —                                         | I                      | EVDD           | _                                  | W14                                                        |
| FEC1_RXDV     | PFEC1H2     | FEC1_RMII_<br>CRS_DV  | ATA_DATA15     | —                                         | I                      | EVDD           | _                                  | AB15                                                       |
| FEC1_RXD[3:2] | PFEC1L[3:2] | —                     | ATA_DATA[4:3]  | —                                         | I                      | EVDD           | —                                  | AA15, Y15                                                  |
| FEC1_RXD1     | PFEC1L1     | FEC1_RMII_RXD1        | ATA_DATA14     | —                                         | I                      | EVDD           | —                                  | AA17                                                       |
| FEC1_RXD0     | PFEC1H1     | FEC1_RMII_RXD0        | ATA_DATA13     | —                                         | I                      | EVDD           | —                                  | Y17                                                        |
| FEC1_RXER     | PFEC1L0     | FEC1_RMII_RXER        | ATA_DATA12     | —                                         | I                      | EVDD           | —                                  | W17                                                        |
| FEC1_TXCLK    | PFEC1H7     | FEC1_RMII_<br>REF_CLK | ATA_DATA11     | —                                         | I                      | EVDD           |                                    | AB19                                                       |
| FEC1_TXD[3:2] | PFEC1L[7:6] | —                     | ATA_DATA[2:1]  | —                                         | 0                      | EVDD           | —                                  | Y19, W18                                                   |
| FEC1_TXD1     | PFEC1L5     | FEC1_RMII_TXD1        | ATA_DATA10     | —                                         | 0                      | EVDD           | —                                  | AA19                                                       |
| FEC1_TXD0     | PFEC1H5     | FEC1_RMII_TXD0        | ATA_DATA9      | —                                         | 0                      | EVDD           | —                                  | Y20                                                        |
| FEC1_TXEN     | PFEC1H6     | FEC1_RMII_TXEN        | ATA_DATA8      | —                                         | 0                      | EVDD           | —                                  | AA21                                                       |
| FEC1_TXER     | PFEC1L4     | —                     | ATA_DATA0      | —                                         | 0                      | EVDD           | _                                  | AA22                                                       |
|               |             | US                    | B On-the-Go    |                                           |                        |                |                                    |                                                            |
| USB_DM        | —           | -                     | —              | _                                         | 0                      | USB<br>VDD     | F16                                | A14                                                        |
| USB_DP        | _           | —                     |                | —                                         | 0                      | USB<br>VDD     | E16                                | A15                                                        |
| USB_VBUS_EN   | PUSB1       | USB_PULLUP            | ULPI_NXT       | _                                         | 0                      | USB<br>VDD     | E5                                 | AA2                                                        |
| USB_VBUS_OC   | PUSB0       |                       | ULPI_STP       | UD <sup>7</sup>                           | I                      | USB<br>VDD     | В3                                 | V4                                                         |



| Signal Name    | GPIO       | Alternate 1 | Alternate 2      | Pull-up (U) <sup>1</sup><br>Pull-down (D) | Direction <sup>2</sup> | Voltage Domain | MCF54450<br>MCF54451<br>256 MAPBGA | MCF54452<br>MCF54453<br>MCF54454<br>MCF54455<br>360 TEPBGA |
|----------------|------------|-------------|------------------|-------------------------------------------|------------------------|----------------|------------------------------------|------------------------------------------------------------|
|                |            |             | ATA              |                                           |                        |                |                                    |                                                            |
| ATA_BUFFER_EN  | PATAH5     |             | —                |                                           | 0                      | EVDD           | —                                  | Y13                                                        |
| ATA_CS[1:0]    | PATAH[4:3] | _           | —                | —                                         | 0                      | EVDD           | —                                  | W21, W22                                                   |
| ATA_DA[2:0]    | PATAH[2:0] | _           | —                | —                                         | 0                      | EVDD           | —                                  | V19–21                                                     |
| ATA_RESET      | PATAL2     | _           | —                | —                                         | 0                      | EVDD           | —                                  | W13                                                        |
| ATA_DMARQ      | PATAL1     | _           | —                | —                                         | I                      | EVDD           | —                                  | AA14                                                       |
| ATA_IORDY      | PATAL0     | _           | —                | —                                         | I                      | EVDD           | _                                  | Y14                                                        |
| '              |            | Re          | al Time Clock    | •                                         |                        | •              |                                    |                                                            |
| EXTAL32K       | _          | _           | —                | —                                         | I                      | EVDD           | J16                                | A13                                                        |
| XTAL32K        | _          |             | —                |                                           | 0                      | EVDD           | H16                                | A12                                                        |
|                |            |             | SSI              |                                           |                        |                |                                    |                                                            |
| SSI_MCLK       | PSSI4      | _           | _                |                                           | 0                      | EVDD           | T13                                | D20                                                        |
| SSI_BCLK       | PSSI3      | U1CTS       |                  | —                                         | I/O                    | EVDD           | R13                                | E19                                                        |
| SSI_FS         | PSSI2      | U1RTS       | —                |                                           | I/O                    | EVDD           | P12                                | E20                                                        |
| SSI_RXD        | PSSI1      | U1RXD       | —                | UD                                        | I                      | EVDD           | T12                                | D21                                                        |
| SSI_TXD        | PSSI0      | U1TXD       | —                | UD                                        | 0                      | EVDD           | R12                                | D22                                                        |
|                |            |             | l <sup>2</sup> C |                                           |                        |                |                                    |                                                            |
| I2C_SCL        | PFECI2C1   | —           | U2TXD            | U                                         | I/O                    | EVDD           | K3                                 | AA12                                                       |
| I2C_SDA        | PFECI2C0   |             | U2RXD            | U                                         | I/O                    | EVDD           | K4                                 | Y12                                                        |
|                |            |             | DMA              |                                           |                        | 1              | I                                  |                                                            |
| DACK1          | PDMA3      | _           | ULPI_DIR         | —                                         | 0                      | EVDD           | M14                                | C17                                                        |
| DREQ1          | PDMA2      | _           | USB_CLKIN        | U                                         | I                      | EVDD           | P16                                | C18                                                        |
| DACK0          | PDMA1      | DSPI_PCS3   | —                |                                           | 0                      | EVDD           | N15                                | A18                                                        |
| DREQ0          | PDMA0      |             | —                | U                                         | I                      | EVDD           | N16                                | B18                                                        |
|                |            |             | DSPI             | <u>u</u>                                  | 1                      |                |                                    |                                                            |
| DSPI_PCS5/PCSS | PDSPI6     | _           | _                | —                                         | 0                      | EVDD           | N14                                | D18                                                        |
| DSPI_PCS2      | PDSPI5     | —           | —                | —                                         | 0                      | EVDD           | L13                                | A19                                                        |
| DSPI_PCS1      | PDSPI4     | SBF_CS      | —                | —                                         | 0                      | EVDD           | P14                                | B20                                                        |
| DSPI_PCS0/SS   | PDSPI3     |             | —                | U                                         | I/O                    | EVDD           | R16                                | D17                                                        |
| DSPI_SCK       | PDSPI2     | SBF_CK      | —                | —                                         | I/O                    | EVDD           | R15                                | A20                                                        |



| Signal Name        | GPIO             | Alternate 1            | Alternate 2           | Pull-up (U) <sup>1</sup><br>Pull-down (D) | Direction <sup>2</sup> | Voltage Domain | MCF54450<br>MCF54451<br>256 MAPBGA | MCF54452<br>MCF54453<br>MCF54454<br>MCF54455<br>360 TEPBGA |
|--------------------|------------------|------------------------|-----------------------|-------------------------------------------|------------------------|----------------|------------------------------------|------------------------------------------------------------|
| DSPI_SIN           | PDSPI1           | SBF_DI                 | —                     | 8                                         | Ι                      | EVDD           | P15                                | B19                                                        |
| DSPI_SOUT          | PDSPI0           | SBF_DO                 | _                     | —                                         | 0                      | EVDD           | N13                                | C20                                                        |
|                    |                  |                        | UARTs                 | •                                         |                        |                |                                    |                                                            |
| U1CTS              | PUART7           | _                      | —                     |                                           | I                      | EVDD           | _                                  | V3                                                         |
| U1RTS              | PUART6           | _                      | —                     | —                                         | 0                      | EVDD           | —                                  | U4                                                         |
| U1RXD              | PUART5           | _                      | —                     | —                                         | I                      | EVDD           | —                                  | P3                                                         |
| U1TXD              | PUART4           | _                      | —                     | —                                         | 0                      | EVDD           | —                                  | N3                                                         |
| UOCTS              | PUART3           | _                      | —                     | —                                         | I                      | EVDD           | М3                                 | Y16                                                        |
| UORTS              | PUART2           | _                      | —                     | —                                         | 0                      | EVDD           | M2                                 | AA16                                                       |
| U0RXD              | PUART1           | _                      | —                     | —                                         | I                      | EVDD           | N1                                 | AB16                                                       |
| U0TXD              | PUART0           | _                      | —                     | —                                         | 0                      | EVDD           | M1                                 | W15                                                        |
| Note: The UART1 an | d UART 2 signals | are multiplexed on the | e DMA timers and I    | 2C pins.                                  | L                      |                | I                                  |                                                            |
|                    |                  | [                      | OMA Timers            |                                           |                        |                |                                    |                                                            |
| DT3IN              | PTIMER3          | DT3OUT                 | U2RXD                 | _                                         | I                      | EVDD           | C13                                | H2                                                         |
| DT2IN              | PTIMER2          | DT2OUT                 | U2TXD                 | —                                         | I                      | EVDD           | D13                                | H1                                                         |
| DT1IN              | PTIMER1          | DT1OUT                 | U2CTS                 | —                                         | I                      | EVDD           | B14                                | H3                                                         |
| DT0IN              | PTIMER0          | DT0OUT                 | U2RTS                 | —                                         | Ι                      | EVDD           | A15                                | G1                                                         |
|                    |                  | I                      | BDM/JTAG <sup>9</sup> | •                                         |                        |                |                                    |                                                            |
| PSTDDATA[7:0]      | _                | _                      | _                     | _                                         | 0                      | EVDD           | E2, D1, F4, E3, D2,<br>C1, E4, D3  | AA6, AB6, AB5,<br>W6, Y6, AA5, AB4,<br>Y5                  |
| JTAG_EN            |                  | _                      | —                     | D                                         | I                      | EVDD           | M11                                | C21                                                        |
| PSTCLK             | _                | TCLK                   | —                     | —                                         | I                      | EVDD           | P13                                | C22                                                        |
| DSI                | _                | TDI                    | —                     | U                                         | I                      | EVDD           | T15                                | C19                                                        |
| DSO                | _                | TDO                    | —                     | —                                         | 0                      | EVDD           | T14                                | A21                                                        |
| BKPT               | —                | TMS                    | —                     | U                                         | I                      | EVDD           | R14                                | B21                                                        |
| DSCLK              | _                | TRST                   |                       | U                                         | I                      | EVDD           | M13                                | B22                                                        |
|                    | 1                |                        | Test                  | •                                         | •                      |                |                                    |                                                            |
| TEST               | _                | _                      | —                     | D                                         | I                      | EVDD           | M6                                 | AB20                                                       |
| PLLTEST            | —                |                        | —                     | —                                         | 0                      | EVDD           | K16                                | D15                                                        |

### Table 4. MCF5445x Signal Information and Muxing (continued)



| Signal Name | GPIO | Alternate 1 | Alternate 2  | Pull-up (U) <sup>1</sup><br>Pull-down (D) | Direction <sup>2</sup> | Voltage Domain | MCF54450<br>MCF54451<br>256 MAPBGA                           | MCF54452<br>MCF54453<br>MCF54454<br>MCF54455<br>360 TEPBGA                                                                                                                         |
|-------------|------|-------------|--------------|-------------------------------------------|------------------------|----------------|--------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|             |      | Ро          | wer Supplies |                                           |                        |                |                                                              |                                                                                                                                                                                    |
| IVDD        |      | _           | _            | —                                         | _                      |                | E6–12, F5, F12                                               | D6, D8, D14, F4,<br>H4, N4, R4, W4,<br>W7, W8, W12,<br>W16, W19                                                                                                                    |
| EVDD        | _    | _           | _            | —                                         | —                      | _              | G5, G12, H5, H12,<br>J5, J12, K5, K12,<br>L5–6, L12          | D13, D19, G8,<br>G11, G14, G16, J7,<br>J16, L7, L16, N16,<br>P7, R16, T8, T12,<br>T14, T16                                                                                         |
| SD_VDD      | —    | _           | _            | —                                         | —                      | _              | L7–11, M9, M10                                               | F19, H19, K19,<br>M19, R19, U19                                                                                                                                                    |
| VDD_OSC     | —    | _           | —            | —                                         | —                      | _              | L14                                                          | B16                                                                                                                                                                                |
| VDD_A_PLL   | —    | _           | —            | —                                         | —                      | _              | K15                                                          | C14                                                                                                                                                                                |
| VDD_RTC     | —    | _           | —            | —                                         | —                      | _              | M12                                                          | C13                                                                                                                                                                                |
| VSS         | _    | _           | _            | _                                         |                        |                | A1, A16, F6–11,<br>G6–11, H6–11,<br>J6–11, K6–11, T1,<br>T16 | A1, A22, B14, G7,<br>G9–10, G12–13,<br>G15, H7, H16,<br>J9–14, K7, K9–14,<br>K16, L9–14, M7,<br>M9–M14, M16, N7,<br>N9–14, P9–14,<br>P16, R7, T7,<br>T9–11, T13, T15,<br>AB1, AB22 |
| VSS_OSC     | —    | —           | —            | —                                         | —                      | _              | L15                                                          | C16                                                                                                                                                                                |

#### Table 4. MCF5445*x* Signal Information and Muxing (continued)

<sup>1</sup> Pull-ups are generally only enabled on pins with their primary function, except as noted.

<sup>2</sup> Refers to pin's primary function.

- <sup>3</sup> Enabled only in oscillator bypass mode (internal crystal oscillator is disabled).
- <sup>4</sup> Serial boot must select 0-bit boot port size to enable the GPIO mode on these pins.
- <sup>5</sup> When the PCI is enabled, all PCI bus pins come up configured as such. This includes the PCI\_GNT and PCI\_REQ lines, which have GPIO. The IRQ1/PCI\_INTA signal is a special case. It comes up as PCI\_INTA when booting as a PCI agent and as GPIO when booting as a PCI host.

For the 360 TEPBGA, booting with PCI disabled results in all dedicated PCI pins being safe-stated. The PCI\_GNT and PCI\_REQ lines and IRQ1/PCI\_INTA come up as GPIO.

- <sup>6</sup> GPIO functionality is determined by the edge port module. The pin multiplexing and control module is only responsible for assigning the alternate functions.
- <sup>7</sup> Depends on programmed polarity of the USB\_VBUS\_OC signal.
- <sup>8</sup> Pull-up when the serial boot facility (SBF) controls the pin
- <sup>9</sup> If JTAG\_EN is asserted, these pins default to Alternate 1 (JTAG) functionality. The pin multiplexing and control module is not responsible for assigning these pins.



### 4.2 Pinout—256 MAPBGA

The pinout for the MCF54450 and MCF54451 packages are shown below.

|   | 1              | 2             | 3                   | 4                       | 5                   | 6          | 7            | 8           | 9           | 10          | 11          | 12          | 13            | 14            | 15            | 16            |   |
|---|----------------|---------------|---------------------|-------------------------|---------------------|------------|--------------|-------------|-------------|-------------|-------------|-------------|---------------|---------------|---------------|---------------|---|
| Α | VSS            | FB_OE         | FB_TS               | FB_BE/<br>BWE0          | FB_BE/<br>BWE2      | FB_AD<br>2 | FB_AD<br>6   | FB_AD<br>10 | FB_AD<br>14 | FB_AD<br>18 | FB_AD<br>22 | FB_AD<br>26 | FB_AD<br>30   | FB_AD<br>31   | TOIN          | VSS           | A |
| в | FB_TA          | FB_R/W        | USB_<br>VBUS_<br>OC | F <u>B_BE</u> /<br>BWE1 | FB_BE/<br>BWE3      | FB_AD<br>3 | FB_AD<br>7   | FB_AD<br>11 | FB_AD<br>15 | FB_AD<br>19 | FB_AD<br>23 | FB_AD<br>27 | FB_CLK        | T1IN          | FB_A<br>4     | FB_A<br>6     | в |
| с | PST<br>DDATA2  | FB_CS3        | FB_CS1              | FB_CS0                  | FB_AD<br>0          | FB_AD<br>4 | FB_AD<br>8   | FB_AD<br>12 | FB_AD<br>16 | FB_AD<br>20 | FB_AD<br>24 | FB_AD<br>28 | T3IN          | FB_A<br>3     | FB_A<br>5     | FB_A<br>1     | с |
| D | PST<br>DDATA6  | PST<br>DDATA3 | PST<br>DDATA0       | FB_CS2                  | FB_AD<br>1          | FB_AD<br>5 | FB_AD<br>9   | FB_AD<br>13 | FB_AD<br>17 | FB_AD<br>21 | FB_AD<br>25 | FB_AD<br>29 | T2IN          | FB_A<br>0     | FB_A<br>2     | FB_A<br>7     | D |
| E | FEC0_<br>COL   | PST<br>DDATA7 | PST<br>DDATA4       | PST<br>DDATA1           | USB_<br>VBUS_<br>EN | IVDD       | IVDD         | IVDD        | IVDD        | IVDD        | IVDD        | IVDD        | FB_A<br>8     | FB_A<br>9     | FB_A<br>10    | USB_<br>DP    | E |
| F | FEC0_<br>CRS   | FEC0_<br>MDIO | FEC0_<br>MDC        | PST<br>DDATA5           | IVDD                | VSS        | VSS          | VSS         | VSS         | VSS         | VSS         | IVDD        | FB_A<br>11    | FB_A<br>12    | IRQ_1         | USB_<br>DM    | F |
| G | FEC0_<br>RXCLK | FEC0_<br>RXDV | FEC0_<br>RXD3       | FEC0_<br>RXD2           | EVDD                | VSS        | VSS          | VSS         | VSS         | VSS         | VSS         | EVDD        | FB_A<br>13    | FB_A<br>14    | FB_A<br>15    | NC            | G |
| н | FEC0_<br>RXD1  | FEC0_<br>RXD0 | FEC0_<br>RXER       | FEC0_<br>TXCLK          | EVDD                | VSS        | VSS          | VSS         | VSS         | VSS         | VSS         | EVDD        | FB_A<br>18    | FB_A<br>17    | FB_A<br>16    | XTAL<br>32K   | н |
| J | FEC0_<br>TXD3  | FEC0_<br>TXD2 | FEC0_<br>TXD1       | FEC0_<br>TXD0           | EVDD                | VSS        | VSS          | VSS         | VSS         | VSS         | VSS         | EVDD        | FB_A<br>19    | FB_A<br>20    | FB_A<br>21    | EXTAL<br>32K  | J |
| к | FEC0_<br>TXEN  | FEC0_<br>TXER | I2C_<br>SCL         | I2C_<br>SDA             | EVDD                | VSS        | VSS          | VSS         | VSS         | VSS         | VSS         | EVDD        | FB_A<br>22    | FB_A<br>23    | VDD_A<br>_PLL | PLL<br>TEST   | к |
| L | IRQ_7          | IRQ_4         | IRQ_3               | RESET                   | EVDD                | EVDD       | SDVDD        | SDVDD       | SDVDD       | SDVDD       | SDVDD       | EVDD        | DSPI_<br>PCS2 | VDD_<br>OSC   | VSS_<br>OSC   | XTAL          | L |
| М | U0TXD          |               | UOCTS               | SD_A7                   | BOOT<br>MOD1        | TEST       | BOOT<br>MOD0 | SD_<br>VREF | SDVDD       | SDVDD       | JTAG_<br>EN | VDD_<br>RTC | TRST          | DACK1         | RST<br>OUT    | EXTAL         | м |
| N | U0RXD          | SD_A11        | SD_A6               | SD_A0                   | SD_<br>CKE          | SD_D31     | SD_D29       | SD_D24      | SD_D23      | SD_D19      | SD_<br>DQS2 | SD_DM2      | DSPI_<br>SOUT | DSPI_<br>PCS5 | DACK0         | DREQ0         | N |
| Ρ | SD_A12         | SD_A10        | SD_A5               | SD_BA1                  | SD_<br>RAS          | SD_<br>CS1 | SD_D28       | SD_D25      | SD_<br>DM3  | SD_D20      | SD_D16      | SSI_FS      | TCLK          | DSPI_<br>PCS1 | DSPI_<br>SIN  | DREQ1         | Р |
| R | SD_A13         | SD_A9         | SD_A4               | SD_A1                   | SD_WE               | SD_<br>CS0 | SD_D27       | SD_D26      | SD_<br>DQS3 | SD_D21      | SD_D17      | SSI_TXD     | SSI_<br>BCLK  | TMS           | DSPI_<br>SCK  | DSPI_<br>PCS0 | R |
| т | VSS            | SD_A8         | SD_A3               | SD_A2                   | SD_BA0              | SD_<br>CAS | SD_D30       | SD_<br>CLK  | SD_<br>CLK  | SD_D22      | SD_D18      | SSI_RXD     | SSI_<br>MCLK  | TDO           | TDI           | VSS           | т |
|   | 1              | 2             | 3                   | 4                       | 5                   | 6          | 7            | 8           | 9           | 10          | 11          | 12          | 13            | 14            | 15            | 16            | • |

Figure 5. MCF54450 and MCF54451 Pinout (256 MAPBGA)



### 4.3 Pinout—360 TEPBGA

The pinout for the MCF54452, MCF54453, MCF54454, and MCF54455 packages are shown below.

|    | 1            | 2              | 3              | 4                   | 5             | 6             | 7            | 8              | 9             | 10            | 11            | 12            | 13              | 14             | 15            | 16          | 17            | 18            | 19             | 20            | 21            | 22            |    |
|----|--------------|----------------|----------------|---------------------|---------------|---------------|--------------|----------------|---------------|---------------|---------------|---------------|-----------------|----------------|---------------|-------------|---------------|---------------|----------------|---------------|---------------|---------------|----|
| A  | GND          | PCI_<br>REQ0   | PCI_<br>AD10   | PCI_<br>AD11        | PCI_<br>AD13  | PCI_<br>SERR  | PCI_<br>STOP | PCI_<br>AD15   | PCI_<br>GNT0  | PCI_<br>AD29  | PCI_<br>AD20  | XTAL<br>32K   | EXTAL<br>32K    | USB_<br>DM     | USB_<br>DP    | EXTAL       | XTAL          | DACKO         | DSPI_<br>PCS2  | DSPI_<br>SCK  | TDO           | GND           | A  |
| в  | PCI_<br>CBE0 | PCI_<br>FRAME  | PCI_<br>AD9    | PCI_<br>PERR        | PCI_<br>AD12  | PCI_<br>RST   | PCI_<br>GNT3 | PCI_<br>AD14   | PCI_<br>AD18  | PCI_<br>AD28  | PCI_<br>AD19  | PCI_<br>AD21  | NC              | GND            | NC            | VDD_<br>OSC | RST<br>OUT    | DREQ0         | DSPI_<br>SIN   | DSPI_<br>PCS1 | TMS           | TRST          | в  |
| с  | PCI_<br>AD0  | PCI_<br>AD2    | PCI_<br>IRDY   | PCI_<br>PAR         | PCI_<br>REQ1  | IRQ1          | PCI_<br>REQ3 | PCI_<br>GNT2   | PCI_<br>GNT1  | PCI_<br>TRDY  | PCI_<br>AD31  | PCI_<br>AD22  | VDD_<br>RTC     | VDD_<br>A_PLL  | NC            | VSS_<br>OSC | DACK1         | DREQ1         | TDI            | DSPI_<br>SOUT | JTAG_<br>EN   | TCLK          | с  |
| D  | PCI_<br>CBE1 | PCI_<br>AD1    | PCI_<br>AD7    | PCI_<br>AD8         | PCI_<br>IDSEL | IVDD          | PCI_<br>REQ2 | IVDD           | PCI_<br>AD17  | PCI_<br>AD16  | PCI_<br>AD30  | PCI_<br>AD23  | EVDD            | IVDD           | PLL<br>TEST   | NC          | DSPI_<br>PCS0 | DSPI_<br>PCS5 | EVDD           | SSI_<br>MCLK  | SSI_<br>RXD   | SSI_<br>TXD   | D  |
| Е  | PCI_<br>AD4  | PCI_<br>AD5    | PCI_<br>AD6    | PCI_<br>CBE2        |               |               |              |                |               |               |               |               |                 |                |               |             |               | I             | SSI_<br>BCLK   | SSI_FS        | SD_<br>DM2    | SD_<br>DQS2   | Е  |
| F  | PCI_<br>AD24 | PCI_DE<br>VSEL | PCI_<br>AD3    | IVDD                |               |               |              |                |               |               |               |               |                 |                |               |             |               |               | SDVDD          | SD_D16        | SD_D17        | SD_D18        | F  |
| G  | TOIN         | PCI_<br>AD26   | PCI_<br>AD25   | PCI_<br>CBE3        |               |               | GND          | EVDD           | GND           | GND           | EVDD          | GND           | GND             | EVDD           | GND           | EVDD        | ĺ             |               | SD_D19         | SD_D20        | SD_D21        | SD_D22        | G  |
| н  | T2IN         | T3IN           | T1IN           | IVDD                |               |               | GND          |                |               |               |               |               |                 |                |               | GND         |               |               | SDVDD          | SD_D23        | SD_<br>DM3    | SD_<br>DQS3   | н  |
| J  | FB_AD<br>29  | FB_AD<br>31    | FB_CLK         | PCI_<br>AD27        |               |               | EVDD         |                | GND           | GND           | GND           | GND           | GND             | GND            |               | EVDD        |               |               | SD_D26         | SD_D27        | SD_D25        | SD_D24        | J  |
| к  | FB_AD<br>28  | FB_AD<br>27    | FB_AD<br>26    | FB_AD<br>30         |               |               | GND          |                | GND           | GND           | GND           | GND           | GND             | GND            |               | GND         |               |               | SDVDD          | SD_D28        | SD_D29        | SD_D30        | к  |
| L  | FB_AD<br>25  | FB_AD<br>23    | FB_AD<br>22    | FB_AD<br>24         |               |               | EVDD         |                | GND           | GND           | GND           | GND           | GND             | GND            |               | EVDD        |               |               | SD_<br>CAS     | SD_<br>CS1    | SD_D31        | SD_<br>CLK    | L  |
| м  | FB_AD<br>21  | FB_AD<br>20    | FB_AD<br>19    | FB_AD<br>18         |               |               | GND          |                | GND           | GND           | GND           | GND           | GND             | GND            |               | GND         |               |               | SDVDD          | SD_<br>CS0    | SD_<br>VREF   | SD_<br>CLK    | м  |
| N  | FB_AD<br>17  | FB_AD<br>16    | U1TXD          | IVDD                |               |               | GND          |                | GND           | GND           | GND           | GND           | GND             | GND            |               | EVDD        |               |               | SD_A2          | SD_WE         | SD_<br>RAS    | SD_<br>CKE    | N  |
| Ρ  | FB_AD<br>15  | FB_AD<br>14    | U1RXD          | FB_AD<br>10         |               |               | EVDD         |                | GND           | GND           | GND           | GND           | GND             | GND            |               | GND         |               |               | SD_<br>BA0     | SD_A1         | SD_A0         | SD_<br>BA1    | Ρ  |
| R  | FB_AD<br>13  | FB_AD<br>12    | FB_AD<br>11    | IVDD                |               |               | GND          |                |               |               |               |               |                 |                |               | EVDD        |               |               | SDVDD          | SD_A5         | SD_A4         | SD_A3         | R  |
| т  | FB_AD<br>9   | FB_AD<br>8     | FB_AD<br>7     | FB_AD<br>6          |               |               | GND          | EVDD           | GND           | GND           | GND           | EVDD          | GND             | EVDD           | GND           | EVDD        |               |               | SD_A9          | SD_A8         | SD_A7         | SD_A6         | т  |
| U  | FB_AD<br>5   | FB_AD<br>4     | FB_AD<br>3     | U1RTS               |               | I             |              |                |               |               | •             |               |                 |                |               |             | L             |               | SDVDD          | SD_A12        | SD_A11        | SD_A10        | U  |
| v  | FB_AD        | FB_AD          | U1CTS          | USB_<br>VBUS_<br>OC |               |               |              |                |               |               |               |               |                 |                |               |             |               |               | ATA_<br>DA2    | ATA_<br>DA1   | ATA_<br>DA0   | SD_A13        | v  |
| w  | FB_AD        | FB_BE/<br>BWE2 | FB_BE/<br>BWE1 | IVDD                | FB_CS3        | PST<br>DDATA4 | IVDD         | IVDD           | FEC0_<br>RXD1 | FEC0_<br>TXD3 | FEC0_<br>TXEN | IVDD          | ATA_<br>RESET   | FEC1_<br>RXCLK | U0TXD         | IVDD        | FEC1_<br>RXER | FEC1_<br>TXD2 | IVDD           | FEC1_<br>MDC  | ATA_<br>CS1   | ATA_<br>CS0   | w  |
| Y  | FB_BE/       | FB_BE/         | FB_TS          | FB_CS0              | PST           | PST           | FEC0_        | FEC0_          | FEC0_         | FEC0_         | FEC0_         | I2C_          | ATA_BU<br>FFER_ | ATA_           | FEC1_         | UOCTS       | FEC1_         | RESET         | FEC1_          | FEC1_         | NC            | FEC1_         | Y  |
| ·  | BWE3         | BWE0<br>USB    | FD_13          | FB_C30              | DDATA0        | DDATA3        | MDIO         | RXDV           | RXD2          | TXCLK         | TXD0          | SDA           | EN              | IORDY          | RXD2          | 00013       | RXD0          |               | TXD3           | TXD0          |               | MDIO          | T  |
| AA | FB_OE        | VBUS_<br>EN    | FB_R/W         | FB_CS2              | PST<br>DDATA2 | PST<br>DDATA7 | FEC0_<br>CRS | FEC0_<br>RXCLK | NC            | FEC0_<br>RXER | FEC0_<br>TXD1 | I2C_<br>SCL   | IRQ4            | ATA_<br>DMARQ  | FEC1_<br>RXD3 | UORTS       | FEC1_<br>RXD1 | FEC1_<br>CRS  | FEC1_<br>TXD1  | NC            | FEC1_<br>TXEN | FEC1_<br>TXER | AA |
| AB | GND          | FB_TA          | FB_CS1         | PST<br>DDATA1       | PST<br>DDATA5 | PST<br>DDATA6 | FEC0_<br>COL | FEC0_<br>MDC   | FEC0_<br>RXD3 | FEC0_<br>RXD0 | FEC0_<br>TXD2 | FEC0_<br>TXER | IRQ7            | IRQ3           | FEC1_<br>RXDV | U0RXD       | BOOT<br>MOD1  | FEC1_<br>COL  | FEC1_<br>TXCLK | TEST          | BOOT<br>MOD0  | GND           | AB |
|    | 1            | 2              | 3              | 4                   | 5             | 6             | 7            | 8              | 9             | 10            | 11            | 12            | 13              | 14             | 15            | 16          | 17            | 18            | 19             | 20            | 21            | 22            |    |

Figure 6. MCF54452, MCF54453, MCF54454, and MCF54455 Pinout (360 TEPBGA)





This document contains electrical specification tables and reference timing diagrams for the MCF54455 microprocessor. This section contains detailed information on DC/AC electrical characteristics and AC timing specifications.

The electrical specifications are preliminary and from previous designs or design simulations. These specifications may not be fully tested or guaranteed at this early stage of the product life cycle. However, for production silicon, these specifications will be met. Finalized specifications will be published after complete characterization and device qualifications have been completed.

#### NOTE

The parameters specified in this MCU document supersede any values found in the module specifications.

### 5.1 Absolute Maximum Ratings

| Rating                                                                                     | Symbol                                               | Pin Name  | Value        | Units |
|--------------------------------------------------------------------------------------------|------------------------------------------------------|-----------|--------------|-------|
| External I/O pad supply voltage                                                            | EV <sub>DD</sub>                                     | EVDD      | -0.3 to +4.0 | V     |
| Internal oscillator supply voltage                                                         | OSCV <sub>DD</sub>                                   | VDD_OSC   | -0.3 to +4.0 | V     |
| Real-time clock supply voltage                                                             | RTCV <sub>DD</sub>                                   | VDD_RTC   | -0.5 to +2.0 | V     |
| Internal logic supply voltage                                                              | IV <sub>DD</sub>                                     | IVDD      | -0.5 to +2.0 | V     |
| SDRAM I/O pad supply voltage                                                               | SDV <sub>DD</sub>                                    | SD_VDD    | -0.3 to +4.0 | V     |
| PLL supply voltage                                                                         | PV <sub>DD</sub>                                     | VDD_A_PLL | -0.5 to +2.0 | V     |
| Digital input voltage <sup>3</sup>                                                         | V <sub>IN</sub>                                      | _         | -0.3 to +3.6 | V     |
| Instantaneous maximum current<br>Single pin limit (applies to all pins) <sup>3, 4, 5</sup> | I <sub>DD</sub>                                      | _         | 25           | mA    |
| Operating temperature range (packaged)                                                     | Т <sub>А</sub><br>(Т <sub>L</sub> - Т <sub>Н</sub> ) | _         | -40 to +85   | °C    |
| Storage temperature range                                                                  | T <sub>stg</sub>                                     | _         | -55 to +150  | °C    |

#### Table 5. Absolute Maximum Ratings<sup>1, 2</sup>

Functional operating conditions are given in Table 8. Absolute maximum ratings are stress ratings only, and functional operation at the maximum is not guaranteed. Continued operation at these levels may affect device reliability or cause permanent damage to the device.

<sup>2</sup> This device contains circuitry protecting against damage due to high static voltage or electrical fields. However, it is advised that normal precautions be taken to avoid application of any voltages higher than maximum-rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate logic voltage level (e.g., V<sub>SS</sub> or EV<sub>DD</sub>).

<sup>3</sup> Input must be current limited to the value specified. To determine the value of the required current-limiting resistor, calculate resistance values for positive and negative clamp voltages, and then use the larger of the two values.

<sup>4</sup> All functional non-supply pins are internally clamped to V<sub>SS</sub> and EV<sub>DD</sub>.

<sup>5</sup> Power supply must maintain regulation within operating  $EV_{DD}$  range during instantaneous and operating maximum current conditions. If positive injection current ( $V_{in} > EV_{DD}$ ) is greater than  $I_{DD}$ , the injection current may flow out of  $EV_{DD}$  and could result in external power supply going out of regulation. Ensure the external  $EV_{DD}$  load shunts current greater than maximum injection current. This is the greatest risk when the MPU is not consuming power (ex; no clock). The power supply must maintain regulation within operating  $EV_{DD}$  range during instantaneous and operating maximum current conditions.



### 5.2 Thermal Characteristics

| Characteristic                          |                            | Symbol         | 256<br>MAPBGA     | 360<br>TEPBGA     | Unit |
|-----------------------------------------|----------------------------|----------------|-------------------|-------------------|------|
| Junction to ambient, natural convection | Four layer board<br>(2s2p) | $\theta_{JA}$  | 29 <sup>1,2</sup> | 24 <sup>1,2</sup> | °C/W |
| Junction to ambient (@200 ft/min)       | Four layer board (2s2p)    | $\theta_{JMA}$ | 25 <sup>1,2</sup> | 21 <sup>1,2</sup> | °C/W |
| Junction to board                       |                            | $\theta_{JB}$  | 18 <sup>3</sup>   | 15 <sup>3</sup>   | °C/W |
| Junction to case                        |                            | $\theta_{JC}$  | 10 <sup>4</sup>   | 11 <sup>4</sup>   | °C/W |
| Junction to top of package              |                            | $\Psi_{jt}$    | 2 <sup>1,5</sup>  | 2 <sup>1,5</sup>  | °C/W |
| Maximum operating junction temperature  |                            | Τ <sub>j</sub> | 105               | 105               | °C   |

#### **Table 6. Thermal Characteristics**

 $\theta_{JMA}$  and  $\Psi_{jt}$  parameters are simulated in conformance with EIA/JESD Standard 51-2 for natural convection. Freescale recommends the use of  $\theta_{JmA}$  and power dissipation specifications in the system design to prevent device junction temperatures from exceeding the rated specification. System designers should be aware that device junction temperatures can be significantly influenced by board layout and surrounding devices. Conformance to the device junction temperature specification can be verified by physical measurement in the customer's system using the  $\Psi_{jt}$  parameter, the device power dissipation, and the method described in EIA/JESD Standard 51-2.

- <sup>2</sup> Per JEDEC JESD51-6 with the board horizontal.
- <sup>3</sup> Thermal resistance between the die and the printed circuit board in conformance with JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package.
- <sup>4</sup> Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1).
- <sup>5</sup> Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2. When Greek letters are not available, the thermal characterization parameter is written in conformance with Psi-JT.

The average chip-junction temperature  $(T_J)$  in °C can be obtained from:

$$T_{J} = T_{A} + (P_{D} \times \Theta_{JMA})$$
 Eqn. 1

Where:

| $T_A$            | = Ambient Temperature, °C                                      |
|------------------|----------------------------------------------------------------|
| $Q_{JMA}$        | = Package Thermal Resistance, Junction-to-Ambient, °C/W        |
| $P_{D}$          | $= P_{INT} + P_{I/O}$                                          |
| $P_{INT}$        | = $I_{DD}$ $	imes$ $IV_{DD}$ , Watts - Chip Internal Power     |
| P <sub>I/O</sub> | = Power Dissipation on Input and Output Pins - User Determined |

For most applications  $P_{I/O} < P_{INT}$  and can be ignored. An approximate relationship between  $P_D$  and  $T_J$  (if  $P_{I/O}$  is neglected) is:

Solving equations 1 and 2 for K gives:

$$K = P_D \times (T_A \times 273^{\circ}C) + Q_{JMA} \times P_D^2$$
 Eqn. 3



where K is a constant pertaining to the particular part. K can be determined from Equation 3 by measuring  $P_D$  (at equilibrium) for a known  $T_A$ . Using this value of K, the values of  $P_D$  and  $T_J$  can be obtained by solving Equation 1 and Equation 2 iteratively for any value of  $T_A$ .

### 5.3 ESD Protection

| Table 7. | ESD | Protection | Characteristics <sup>1, 2</sup> |
|----------|-----|------------|---------------------------------|
|----------|-----|------------|---------------------------------|

| Characteristics                 | Symbol | Value | Units |
|---------------------------------|--------|-------|-------|
| ESD Target for Human Body Model | HBM    | 2000  | V     |

<sup>1</sup> All ESD testing is in conformity with CDF-AEC-Q100 Stress Test Qualification for Automotive Grade Integrated Circuits.

<sup>2</sup> A device is defined as a failure if after exposure to ESD pulses the device no longer meets the device specification requirements. Complete DC parametric and functional testing is performed per applicable device specification at room temperature followed by hot temperature, unless specified otherwise in the device specification.

### 5.4 DC Electrical Specifications

#### Characteristic Symbol Min Max Units Internal logic supply voltage<sup>1</sup> IV<sub>DD</sub> 1.35 1.65 V PLL analog operation voltage range PVnn V 1.35 1.65 External I/O pad supply voltage V **EV**<sub>DD</sub> 3.0 3.6 V Internal oscillator supply voltage OSCV<sub>DD</sub> 3.0 3.6 Real-time clock supply voltage **RTCV**<sub>DD</sub> V 1.35 1.65 SDRAM I/O pad supply voltage - DDR mode V 2.25 2.75 SDV<sub>DD</sub> SDRAM I/O pad supply voltage - DDR2 mode SDVDD 1.7 1.9 V SDRAM I/O pad supply voltage - Mobile DDR mode 1.7 1.9 V SDV<sub>DD</sub> V SDRAM input reference voltage **SDV**<sub>REF</sub> 0.51 x SDV<sub>DD</sub> 0.49 x SDV<sub>DD</sub> 0.7 x EV<sub>DD</sub> V Input High Voltage VIH 3.65 $V_{SS} - 0.3$ V Input Low Voltage 0.35 x EV<sub>DD</sub> VII Input Hysteresis V<sub>HYS</sub> 0.06 x EV<sub>DD</sub> mV Input Leakage Current<sup>2</sup> -2.5 2.5 μΑ l<sub>in</sub> $V_{in} = V_{DD}$ or $V_{SS}$ , Input-only pins Input Leakage Current<sup>3</sup> l<sub>in</sub> -5 5 μΑ $V_{in} = V_{DD}$ or $V_{SS}$ , Input-only pins High Impedance (Off-State) Leakage Current<sup>4</sup> -10.0 10.0 μΑ loz V<sub>in</sub> = V<sub>DD</sub> or V<sub>SS</sub>, All input/output and output pins Output High Voltage (All input/output and all output pins) VOH $0.85 \times EV_{DD}$ V $I_{OH} = -5.0 \text{ mA}$ Output Low Voltage (All input/output and all output pins) $0.15 \times EV_{DD}$ V VOL $I_{OI} = 5.0 \text{mA}$

#### Table 8. DC Electrical Specifications

| Characteristic                                                                                                                                                                          | Symbol           | Min         | Max       | Units |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-------------|-----------|-------|
| Weak Internal Pull Up Device Current, tested at V <sub>IL</sub> Max. $^5$                                                                                                               | I <sub>APU</sub> | -10         | -130      | μA    |
| Input Capacitance <sup>6</sup><br>All input-only pins<br>All input/output (three-state) pins                                                                                            | C <sub>in</sub>  |             | 7<br>7    | pF    |
| Load Capacitance<br>Low drive strength<br>High drive strength                                                                                                                           | CL               |             | 25<br>50  | pF    |
| DC Injection Current <sup>3, 7, 8, 9</sup><br>$V_{NEGCLAMP} = V_{SS} - 0.3 V$ , $V_{POSCLAMP} = V_{DD} + 0.3$<br>Single Pin Limit<br>Total MCU Limit, Includes sum of all stressed pins | I <sub>IC</sub>  | -1.0<br>-10 | 1.0<br>10 | mA    |

#### Table 8. DC Electrical Specifications

 $IV_{DD}$  and  $PV_{DD}$  should be at the same voltage.  $PV_{DD}$  should have a filtered input. Please see the PLL section of this specification for an example circuit. There are three  $PV_{DD}$  inputs, one for each PLL. A filter circuit should used on each  $PV_{DD}$  input.

- <sup>2</sup> Valid for all parts, EXCEPT the MCF54452YVR200.
- <sup>3</sup> Valid just the MCF54452YVR200 part number.
- <sup>4</sup> Worst-case tristate leakage current with only one I/O pin high. Since all I/Os share power when high, the leakage current is distributed among them. With all I/Os high, this spec reduces to ±2 μA min/max.
- <sup>5</sup> Refer to the *MCF54455 Reference Manual* signals description chapter for pins having weak internal pull-up devices.
- <sup>6</sup> This parameter is characterized before qualification rather than 100% tested.
- <sup>7</sup> All functional non-supply pins are internally clamped to  $V_{SS}$  and their respective  $V_{DD}$ .
- <sup>8</sup> Input must be current limited to the value specified. To determine the value of the required current-limiting resistor, calculate resistance values for positive and negative clamp voltages, then use the larger of the two values.
- <sup>9</sup> Power supply must maintain regulation within operating V<sub>DD</sub> range during instantaneous and operating maximum current conditions. If positive injection current (V<sub>in</sub> > V<sub>DD</sub>) is greater than I<sub>DD</sub>, the injection current may flow out of V<sub>DD</sub> and could result in external power supply going out of regulation. Ensure the external V<sub>DD</sub> load shunts current greater than the maximum injection current. This is the greatest risk when the MCU is not consuming power. Examples are: if no system clock is present, or if clock rate is very low which would reduce overall power consumption. Also, at power-up, the system clock is not present during the power-up sequence until the PLL has attained lock.

### 5.5 Clock Timing Specifications

The clock module configures the device for one of several clocking methods. Clocking modes include internal phase-locked loop (PLL) clocking with an external clock reference or an external crystal reference supported by an internal crystal amplifier. The PLL can also be disabled, and an external oscillator can directly clock the device.

The specifications in Table 9 are for the CLKIN input pin (EXTAL input driven by an external clock reference). The duty cycle specification is based on an acceptable tolerance for the PLL, which yields 50% duty-cycle internal clocks to all on-chip peripherals. The MCF5445*x* devices use the input clock signal as its synchronous bus clock for PCI. A poor duty cycle on the input clock, may affect the overall timing margin to external devices. If negative edge logic is used to interface to PCI, providing a 50% duty-cycle input clock aids in simplifying overall system design.



| Item   | Specification                        | Min | Max   | Unit |
|--------|--------------------------------------|-----|-------|------|
| C1     | Cycle time                           | 15  | 40    | ns   |
| 1 / C1 | Frequency                            | 25  | 66.66 | MHz  |
| C2     | Rise time (20% of vdd to 80% of vdd) | -   | 2     | ns   |
| C3     | Fall time (80% of vdd to 20% of vdd) | -   | 2     | ns   |
| C4     | Duty cycle (at 50% of vdd)           | 40  | 60    | %    |

#### **Table 9. Input Clock Timing Requirements**



### Figure 7. Input Clock Timing Diagram

| Num | Characteristic                                                                            | Symbol                                           | Min.<br>Value                                        | Max.<br>Value                                        | Unit       |
|-----|-------------------------------------------------------------------------------------------|--------------------------------------------------|------------------------------------------------------|------------------------------------------------------|------------|
| 1   | PLL Reference Frequency Range<br>Crystal reference<br>External reference                  | f <sub>ref_crystal</sub><br>f <sub>ref_ext</sub> | 16<br>16                                             | 40<br>66.66                                          | MHz<br>MHz |
| 2   | Core/System Frequency                                                                     | f <sub>sys</sub>                                 | 512 Hz <sup>1</sup>                                  | 266.67 MHz                                           | _          |
|     | Core/System Clock Period                                                                  | t <sub>sys</sub>                                 | —                                                    | 1/f <sub>sys</sub>                                   | ns         |
| 19  | VCO Frequency ( $f_{vco} = f_{ref} \times PFDR$ )                                         | f <sub>vco</sub>                                 | 300                                                  | 540                                                  | MHz        |
| 3   | Crystal Start-up Time <sup>2, 3</sup>                                                     | t <sub>cst</sub>                                 | —                                                    | 10                                                   | ms         |
| 4   | EXTAL Input High Voltage<br>Crystal Mode <sup>4</sup><br>All other modes (External, Limp) | V <sub>IHEXT</sub><br>V <sub>IHEXT</sub>         | V <sub>XTAL</sub> + 0.4<br>E <sub>VDD</sub> /2 + 0.4 | _                                                    | V<br>V     |
| 5   | EXTAL Input Low Voltage<br>Crystal Mode <sup>4</sup><br>All other modes (External, Limp)  | V <sub>ILEXT</sub><br>V <sub>ILEXT</sub>         |                                                      | V <sub>XTAL</sub> - 0.4<br>E <sub>VDD</sub> /2 - 0.4 | V<br>V     |
| 6   | EXTAL Input Rise & Fall Time (20% to 80% E <sub>VDD</sub> )<br>(External, Limp)           |                                                  | 1                                                    | 2                                                    | ns         |
| 7   | PLL Lock Time <sup>3, 5</sup>                                                             | t <sub>lpll</sub>                                | —                                                    | 50000                                                | CLKIN      |
| 8   | Duty Cycle of reference <sup>3</sup> (External, Limp)                                     | t <sub>dc</sub>                                  | 40                                                   | 60                                                   | %          |
| 9   | XTAL Current                                                                              | I <sub>XTAL</sub>                                | 1                                                    | 3                                                    | mA         |
| 10  | Total on-chip stray capacitance on XTAL                                                   | C <sub>S_XTAL</sub>                              | —                                                    | 1.5                                                  | pF         |

#### **Table 10. PLL Electrical Characteristics**

| Num | Characteristic                                                                                                                                  | Symbol                                      | Min.<br>Value    | Max.<br>Value                                                                                     | Unit                 |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|------------------|---------------------------------------------------------------------------------------------------|----------------------|
| 11  | Total on-chip stray capacitance on EXTAL                                                                                                        | C <sub>S_EXTAL</sub>                        | —                | 1.5                                                                                               | pF                   |
| 12  | Crystal capacitive load                                                                                                                         | CL                                          | See crystal spec |                                                                                                   |                      |
| 13  | Discrete load capacitance for XTAL<br>Discrete load capacitance for EXTAL                                                                       | C <sub>L_XTAL</sub><br>C <sub>L_EXTAL</sub> | _                | $\begin{array}{c} 2\times (C_L - \\ C_{S\_XTAL} - \\ C_{S\_EXTAL} - \\ C_{S\_PCB})^6 \end{array}$ | pF                   |
| 14  | Frequency un-LOCK Range                                                                                                                         | f <sub>UL</sub>                             | -4.0             | 4.0                                                                                               | % f <sub>sys</sub>   |
| 15  | Frequency LOCK Range                                                                                                                            | f <sub>LCK</sub>                            | -2.0             | 2.0                                                                                               | % f <sub>sys</sub>   |
| 17  | CLKOUT Period Jitter, <sup>3, 4, 7</sup> Measured at f <sub>SYS</sub> Max<br>Peak-to-peak Jitter (Clock edge to clock edge)<br>Long Term Jitter | C <sub>jitter</sub>                         |                  | 10<br>TBD                                                                                         | % FB_CLK<br>% FB_CLK |

#### Table 10. PLL Electrical Characteristics (continued)

<sup>1</sup> The minimum system frequency is the minimum input clock divided by the maximum low-power divider (16 MHz  $\div$  32,768). When the PLL is enabled, the minimum system frequency (f<sub>sys</sub>) is 150 MHz.

<sup>2</sup> This parameter is guaranteed by characterization before qualification rather than 100% tested. Applies to external clock reference only.

- <sup>3</sup> Proper PC board layout procedures must be followed to achieve specifications.
- <sup>4</sup> This parameter is guaranteed by design rather than 100% tested.
- <sup>5</sup> This specification is the PLL lock time only and does not include oscillator start-up time.
- <sup>6</sup> C<sub>S PCB</sub> is the measured PCB stray capacitance on EXTAL and XTAL.

<sup>7</sup> Jitter is the average deviation from the programmed frequency measured over the specified interval at maximum f<sub>sys</sub>. Measurements are made with the device powered by filtered supplies and clocked by a stable external clock signal. Noise injected into the PLL circuitry via PLL V<sub>DD</sub>, EV<sub>DD</sub>, and V<sub>SS</sub> and variation in crystal oscillator frequency increase the Cjitter percentage for a given interval.

### 5.6 Reset Timing Specifications

Table 11 lists specifications for the reset timing parameters shown in Figure 8.

Table 11. Reset and Configuration Override Timing

| Num             | Characteristic                                                    | Min | Max | Unit         |
|-----------------|-------------------------------------------------------------------|-----|-----|--------------|
| R1 <sup>1</sup> | RESET valid to CLKIN (setup)                                      | 9   | _   | ns           |
| R2              | CLKIN to RESET invalid (hold)                                     | 1.5 |     | ns           |
| R3              | RESET valid time <sup>2</sup>                                     | 5   | _   | CLKIN cycles |
| R4              | CLKIN to RSTOUT valid                                             | —   | 10  | ns           |
| R5              | RSTOUT valid to Configuration Override inputs valid               | 0   | —   | ns           |
| R6              | Configuration Override inputs valid to RSTOUT invalid (setup)     | 20  | —   | CLKIN cycles |
| R7              | Configuration Override inputs invalid after RSTOUT invalid (hold) | 0   | —   | ns           |
| R8              | RSTOUT invalid to Configuration Override inputs High Impedance    | —   | 1   | CLKIN cycles |

<sup>1</sup> RESET and Configuration Override data lines are synchronized internally. Setup and hold times must be met only if recognition on a particular clock is required.

<sup>2</sup> During low power STOP, the synchronizers for the RESET input are bypassed and RESET is asserted asynchronously to the system. Thus, RESET must be held a minimum of 100 ns.







### 5.7 FlexBus Timing Specifications

A multi-function external bus interface called FlexBus is provided with basic functionality to interface to slave-only devices up to a maximum bus frequency of 66MHz. It can be directly connected to asynchronous or synchronous devices such as external boot ROMs, flash memories, gate-array logic, or other simple target (slave) devices with little or no additional circuitry. For asynchronous devices, a simple chip-select based interface can be used.

All processor bus timings are synchronous; input setup/hold and output delay are given in respect to the rising edge of a reference clock, FB\_CLK. The FB\_CLK frequency may be the same as the internal system bus frequency or an integer divider of that frequency.

The following timing numbers indicate when data is latched or driven onto the external bus, relative to the Flexbus output clock (FB\_CLK). All other timing relationships can be derived from these values.

| Num | Characteristic         | Min | Мах   | Unit | Notes |
|-----|------------------------|-----|-------|------|-------|
|     | Frequency of Operation | 25  | 66.66 | MHz  |       |
| FB1 | Clock Period           | 15  | 40    | ns   |       |
| FB2 | Output Valid           | —   | 7.0   | ns   | 1     |
| FB3 | Output Hold            | 1.0 | —     | ns   | 1     |
| FB4 | Input Setup            | 3.0 |       | ns   | 2     |
| FB5 | Input Hold             | 0   |       | ns   | 2     |

Table 12. FlexBus AC Timing Specifications

<sup>1</sup> Specification is valid for all FB\_AD[31:0], FB\_BS[3:0], FB\_CS[3:0], FB\_OE, FB\_R/W, FB\_TBST, FB\_TSIZ[1:0], and FB\_TS.

<sup>2</sup> Specification is valid for all FB\_AD[31:0] and FB\_TA.

#### NOTE

The processor drives the data lines during the first clock cycle of the transfer with the full 32-bit address. This may be ignored by standard connected devices using non-multiplexed address and data buses. However, some applications may find this feature beneficial.

The address and data busses are muxed between the FlexBus and PCI controller. At the end of the read and write bus cycles the address signals are indeterminate.







### 5.8 SDRAM AC Timing Characteristics

The following timing numbers must be followed to properly latch or drive data onto the SDRAM memory bus. All timing numbers are relative to the four DQS byte lanes.

| Num  | Characteristic                                                                                      | Symbol             | Min                                    | Мах                                   | Unit              | Notes  |
|------|-----------------------------------------------------------------------------------------------------|--------------------|----------------------------------------|---------------------------------------|-------------------|--------|
|      | Frequency of Operation                                                                              |                    | 60                                     | 133.33                                | MHz               | 1      |
| DD1  | Clock Period                                                                                        | t <sub>SDCK</sub>  | 7.5                                    | 16.67                                 | ns                |        |
| DD2  | Pulse Width High                                                                                    | t <sub>SDCKH</sub> | 0.45                                   | 0.55                                  | t <sub>SDCK</sub> | 2      |
| DD3  | Pulse Width Low                                                                                     | t <sub>SDCKL</sub> | 0.45                                   | 0.55                                  | t <sub>SDCK</sub> | 3      |
| DD4  | Address, SD_CKE, SD_CAS, SD_RAS, SD_WE,<br>SD_CS[1:0] — Output Valid                                | t <sub>CMV</sub>   | _                                      | (0.5 x t <sub>SDCK</sub> )<br>+ 1.0ns | ns                | 3      |
| DD5  | Address, SD_CKE, <u>SD_CAS</u> , <u>SD_RAS</u> , <u>SD_WE</u> ,<br><u>SD_CS</u> [1:0] — Output Hold | t <sub>СМН</sub>   | 2.0                                    | _                                     | ns                |        |
| DD6  | Write Command to first DQS Latching Transition                                                      | t <sub>DQSS</sub>  | (1.0 x t <sub>SDCK</sub> )<br>- 0.6ns  | (1.0 x t <sub>SDCK</sub> )<br>+ 0.6ns | ns                |        |
| DD7  | Data and Data Mask Output Setup (DQ>DQS)<br>Relative to DQS (DDR Write Mode)                        | t <sub>QS</sub>    | 1.0                                    | _                                     | ns                | 4<br>5 |
| DD8  | Data and Data Mask Output Hold (DQS>DQ)<br>Relative to DQS (DDR Write Mode)                         | t <sub>QH</sub>    | 1.0                                    |                                       | ns                | 6      |
| DD9  | Input Data Skew Relative to DQS (Input Setup)                                                       | t <sub>IS</sub>    |                                        | 1.0                                   | ns                | 7      |
| DD10 | Input Data Hold Relative to DQS.                                                                    | t <sub>IH</sub>    | (0.25 x t <sub>SDCK</sub> )<br>+ 0.5ns | _                                     | ns                | 8      |

#### Table 13. SDRAM Timing Specifications

<sup>1</sup> The SDRAM interface operates at the same frequency as the internal system bus.

<sup>2</sup> Pulse width high plus pulse width low cannot exceed min and max clock period.

- <sup>3</sup> Command output valid should be 1/2 the memory bus clock (t<sub>SDCK</sub>) plus some minor adjustments for process, temperature, and voltage variations.
- <sup>4</sup> This specification relates to the required input setup time of DDR memories. The microprocessor's output setup should be larger than the input setup of the DDR memories. If it is not larger, then the input setup on the memory is in violation. SD\_D[31:24] is relative to SD\_DQS[3]; SD\_D[23:16] is relative to SD\_DQS[2]
- <sup>5</sup> The first data beat is valid before the first rising edge of DQS and after the DQS write preamble. The remaining data beats are valid for each subsequent DQS edge.
- <sup>6</sup> This specification relates to the required hold time of DDR memories. SD\_D[31:24] is relative to SD\_DQS[3]; SD\_D[23:16] is relative to SD\_DQS[2]
- <sup>7</sup> Data input skew is derived from each DQS clock edge. It begins with a DQS transition and ends when the last data line becomes valid. This input skew must include DDR memory output skew and system level board skew (due to routing or other factors).
- <sup>8</sup> Data input hold is derived from each DQS clock edge. It begins with a DQS transition and ends when the first data line becomes invalid.













### 5.9 PCI Bus Timing Specifications

The PCI bus on the device is PCI 2.2 compliant. The following timing numbers are mostly from the PCI 2.2 spec. Refer to the PCI 2.2 spec for a more detailed timing analysis.

| Table 14. PCI | Timing | Specifications <sup>1,2</sup> |
|---------------|--------|-------------------------------|
|---------------|--------|-------------------------------|

| Num | Characteristic                          | 33 MHz <sup>3</sup> |       | 66 MHz <sup>3</sup> |       |      |
|-----|-----------------------------------------|---------------------|-------|---------------------|-------|------|
|     |                                         | Min                 | Max   | Min                 | Max   | Unit |
|     | Frequency of Operation                  | —                   | 33.33 | 33.33               | 66.66 | MHz  |
| P1  | Clock Period                            | 30                  | _     | 15                  | 30    | ns   |
| P2  | Bused PCI signals — input setup         | 7.0                 | _     | 3.0                 | _     | ns   |
| P3  | PCI_GNT[3:0]/PCI_REQ[3:0] — input setup | 10.0                | _     | 5.0                 | _     | ns   |
| P4  | All PCI signals — input hold            | 0                   | —     | 0                   | _     | ns   |
| P5  | Bused PCI signals — output valid        | —                   | 11.0  | —                   | 6.0   | ns   |



| Num Characteristic | 33 MHz <sup>3</sup>                      |     | 66 MHz <sup>3</sup> |     |     |      |
|--------------------|------------------------------------------|-----|---------------------|-----|-----|------|
|                    |                                          | Min | Max                 | Min | Max | Unit |
| P6                 | PCI_REQ[3:0]/PCI_GNT[3:0] — output valid | _   | 12.0                | _   | 6.0 | ns   |
| P7                 | All PCI signals — output hold            | 2.0 | _                   | 1.0 | _   | ns   |

| Table 14 | . PCI Timing | Specifications <sup>1,2</sup> | (continued) |
|----------|--------------|-------------------------------|-------------|
|----------|--------------|-------------------------------|-------------|

<sup>1</sup> The PCI bus operates at the CLKIN frequency. All timings are relative to the input clock, CLKIN.

<sup>2</sup> All PCI signals are bused signals except for PCI\_GNT[3:0] and PCI\_REQ[3:0]. These signals are defined as point-to-point signals by the PCI Specification.

<sup>3</sup> The 66-MHz parameters are only guaranteed when the 66-MHz PCI pad slew rates are selected. Likewise, the 33-MHz parameters are only guaranteed when the 33-MHz PCI pad slew rates are selected.



Figure 13. PCI Timing

### 5.9.1 Overshoot and Undershoot

Figure 14 shows the specification limits for overshoot and undershoot for PCI I/O. To guarantee long term reliability, the specification limits shown must be followed. Good transmission line design practices should be observed to guarantee the specification limits.





Figure 14. Overshoot and Undershoot Limits

### 5.10 ULPI Timing Specifications

The ULPI interface is fully compliant with the industry standard UTMI+ Low Pin Interface. Control and data timing requirements for the ULPI pins are given in Table 15. These timings apply to synchronous mode only. All timings are measured with respect to the clock as seen at the USB\_CLKIN pin on the MCF5445*x*. The ULPI PHY is the source of the 60MHz clock.

#### NOTE

The USB controller requires a 60-MHz clock, even if using the on-chip FS/LS transceiver instead of the ULPI interface. In this case, the 60-MHz clock can be generated by the PLL or input on the USB\_CLKIN pin.

| Num | Characteristic                  | Min | Nominal | Max | Units |
|-----|---------------------------------|-----|---------|-----|-------|
|     | USB_CLKIN operating frequency   | _   | 60      | _   | MHz   |
|     | USB_CLKIN duty cycle            | _   | 50      |     | %     |
| U1  | USB_CLKIN clock period          | _   | 16.67   | _   | ns    |
| U2  | Input Setup (control and data)  | 5.0 | —       | _   | ns    |
| U3  | Input Hold (control and data)   | 1.0 | _       |     | ns    |
| U4  | Output Valid (control and data) | _   | _       | 9.5 | ns    |
| U5  | Output Hold (control and data)  | 1.0 | —       | _   |       |

Table 15. ULPI Interface Timing







### 5.11 SSI Timing Specifications

This section provides the AC timings for the SSI in master (clocks driven) and slave modes (clocks input). All timings are given for non-inverted serial clock polarity (SSI\_TCR[TSCKP] = 0, SSI\_RCR[RSCKP] = 0) and a non-inverted frame sync (SSI\_TCR[TFSI] = 0, SSI\_RCR[RFSI] = 0). If the polarity of the clock and/or the frame sync have been inverted, all the timings remain valid by inverting the clock signal (SSI\_BCLK) and/or the frame sync (SSI\_FS) shown in the figures below.

| Num | Description                                  | Symbol            | Min               | Мах | Units             | Notes |
|-----|----------------------------------------------|-------------------|-------------------|-----|-------------------|-------|
| S1  | SSI_MCLK cycle time                          | t <sub>MCLK</sub> | $2 	imes t_{SYS}$ |     | ns                | 2     |
| S2  | SSI_MCLK pulse width high / low              |                   | 45%               | 55% | t <sub>MCLK</sub> |       |
| S3  | SSI_BCLK cycle time                          | t <sub>BCLK</sub> | $8 	imes t_{SYS}$ | _   | ns                | 3     |
| S4  | SSI_BCLK pulse width                         |                   | 45%               | 55% | t <sub>BCLK</sub> |       |
| S5  | SSI_BCLK to SSI_FS output valid              |                   | —                 | 15  | ns                |       |
| S6  | SSI_BCLK to SSI_FS output invalid            |                   | 0                 | _   | ns                |       |
| S7  | SSI_BCLK to SSI_TXD valid                    |                   | —                 | 15  | ns                |       |
| S8  | SSI_BCLK to SSI_TXD invalid / high impedence |                   | -2                | _   | ns                |       |
| S9  | SSI_RXD / SSI_FS input setup before SSI_BCLK |                   | 10                |     | ns                |       |
| S10 | SSI_RXD / SSI_FS input hold after SSI_BCLK   |                   | 0                 | _   | ns                |       |

Table 16. SSI Timing — Master Modes<sup>1</sup>

<sup>1</sup> All timings specified with a capactive load of 25pF.

 $^2$  SSI\_MCLK can be generated from SSI\_CLKIN or a divided version of the internal system clock (f<sub>sys</sub>).

<sup>3</sup> SSI\_BCLK can be derived from SSI\_CLKIN or a divided version of the internal system clock (f<sub>svs</sub>).



| Num | Description                                                     | Symbol            | Min               | Max | Units             | Notes |
|-----|-----------------------------------------------------------------|-------------------|-------------------|-----|-------------------|-------|
| S11 | SSI_BCLK cycle time                                             | t <sub>BCLK</sub> | $8 	imes t_{SYS}$ | —   | ns                |       |
| S12 | SSI_BCLK pulse width high / low                                 |                   | 45%               | 55% | t <sub>BCLK</sub> |       |
| S13 | SSI_FS input setup before SSI_BCLK                              |                   | 10                |     | ns                |       |
| S14 | SSI_FS input hold after SSI_BCLK                                |                   | 2                 |     | ns                |       |
| S15 | SSI_BCLK to SSI_TXD / SSI_FS output valid                       |                   |                   | 15  | ns                |       |
| S16 | SSI_BCLK to SSI_TXD / SSI_FS output invalid / high<br>impedence |                   | 0                 | _   | ns                |       |
| S17 | SSI_RXD setup before SSI_BCLK                                   |                   | 10                |     | ns                |       |
| S18 | SSI_RXD hold after SSI_BCLK                                     |                   | 2                 | _   | ns                |       |



<sup>1</sup> All timings specified with a capactive load of 25pF.



Figure 16. SSI Timing—Master Modes





Figure 17. SSI Timing—Slave Modes

# 5.12 I<sup>2</sup>C Timing Specifications

Table 18 lists specifications for the  $I^2C$  input timing parameters shown in Figure 18.

| Num | Characteristic                                                                    | Min | Max | Units            |
|-----|-----------------------------------------------------------------------------------|-----|-----|------------------|
| 11  | Start condition hold time                                                         | 2   | —   | t <sub>SYS</sub> |
| 12  | Clock low period                                                                  | 8   | —   | t <sub>SYS</sub> |
| 13  | I2C_SCL/I2C_SDA rise time ( $V_{IL} = 0.5 \text{ V to } V_{IH} = 2.4 \text{ V}$ ) | _   | 1   | ms               |
| 14  | Data hold time                                                                    | 0   | —   | ns               |
| 15  | I2C_SCL/I2C_SDA fall time ( $V_{IH} = 2.4 \text{ V to } V_{IL} = 0.5 \text{ V}$ ) | _   | 1   | ms               |
| 16  | Clock high time                                                                   | 4   | —   | t <sub>SYS</sub> |
| 17  | Data setup time                                                                   | 0   | —   | ns               |
| 18  | Start condition setup time (for repeated start condition only)                    | 2   | _   | t <sub>SYS</sub> |
| 19  | Stop condition setup time                                                         | 2   | _   | t <sub>SYS</sub> |

Table 19 lists specifications for the  $I^2C$  output timing parameters shown in Figure 18.

Table 19. I<sup>2</sup>C Output Timing Specifications between SCL and SDA

| Num             | Characteristic                                                                    | Min | Max | Units            |
|-----------------|-----------------------------------------------------------------------------------|-----|-----|------------------|
| 11 <sup>1</sup> | Start condition hold time                                                         | 6   |     | t <sub>SYS</sub> |
| 12 <sup>1</sup> | Clock low period                                                                  | 10  | _   | t <sub>SYS</sub> |
| 13 <sup>2</sup> | I2C_SCL/I2C_SDA rise time ( $V_{IL} = 0.5 \text{ V to } V_{IH} = 2.4 \text{ V}$ ) | _   | _   | μs               |
| I4 <sup>1</sup> | Data hold time                                                                    | 7   |     | t <sub>SYS</sub> |
| 15 <sup>3</sup> | I2C_SCL/I2C_SDA fall time (V <sub>IH</sub> = 2.4 V to V <sub>IL</sub> = 0.5 V)    |     | 3   | ns               |



1

| Num             | Characteristic                                                 |    | Max | Units            |
|-----------------|----------------------------------------------------------------|----|-----|------------------|
| 16 <sup>1</sup> | Clock high time                                                | 10 | _   | t <sub>SYS</sub> |
| 17 <sup>1</sup> | Data setup time                                                | 2  | _   | t <sub>SYS</sub> |
| 18 <sup>1</sup> | Start condition setup time (for repeated start condition only) | 20 | _   | t <sub>SYS</sub> |
| 19 <sup>1</sup> | Stop condition setup time                                      | 10 | _   | t <sub>SYS</sub> |

Table 19. I<sup>2</sup>C Output Timing Specifications between SCL and SDA (continued)

Output numbers depend on the value programmed into the IFDR; an IFDR programmed with the maximum frequency (IFDR = 0x20) results in minimum output timings as shown in Table 19. The  $I^2C$  interface is designed to scale the actual data transition time to move it to the middle of the SCL low period. The actual position is affected by the prescale and division values programmed into the IFDR. However, the numbers given in Table 19 are minimum values.

<sup>2</sup> Because I2C\_SCL and I2C\_SDA are open-collector-type outputs, which the processor can only actively drive low, the time I2C\_SCL or I2C\_SDA take to reach a high level depends on external signal capacitance and pull-up resistor values.

<sup>3</sup> Specified at a nominal 50-pF load.



Figure 18. I<sup>2</sup>C Input/Output Timings

### 5.13 Fast Ethernet Timing Specifications

The following timing specs are defined at the chip I/O pin and must be translated appropriately to arrive at timing specs/constraints for the physical interface.

### 5.13.1 Receive Signal Timing Specifications

The following timing specs meet the requirements for MII and 7-Wire style interfaces for a range of transceiver devices.

| Num | Characteristic                                   | MII Mode |     | RMII | Mode | Unit         |  |
|-----|--------------------------------------------------|----------|-----|------|------|--------------|--|
| Num |                                                  | Min      | Max | Min  | Max  | Unit         |  |
|     | RXCLK frequency                                  |          | 25  | _    | 50   | MHz          |  |
| E1  | RXD[n:0], RXDV, RXER to RXCLK setup <sup>1</sup> | 5        | _   | 4    | _    | ns           |  |
| E2  | RXCLK to RXD[n:0], RXDV, RXER hold <sup>1</sup>  | 5        | _   | 2    | —    | ns           |  |
| E3  | RXCLK pulse width high                           | 35%      | 65% | 35%  | 65%  | RXCLK period |  |
| E4  | RXCLK pulse width low                            | 35%      | 65% | 35%  | 65%  | RXCLK period |  |

 Table 20. Receive Signal Timing

In MII mode, n = 3; In RMII mode, n = 1





Figure 19. MII Receive Signal Timing Diagram

### 5.13.2 Transmit Signal Timing Specifications

Table 21. Transmit Signal Timing

| Num | Characteristic                                     | MII Mode |     | RMII | Mode | Unit               |  |
|-----|----------------------------------------------------|----------|-----|------|------|--------------------|--|
| Num | Characteristic                                     | Min      | Мах | Min  | Мах  | Onit               |  |
|     | TXCLK frequency                                    |          | 25  | _    | 50   | MHz                |  |
| E5  | TXCLK to TXD[n:0], TXEN, TXER invalid <sup>1</sup> | 5        | _   | 5    | _    | ns                 |  |
| E6  | TXCLK to TXD[n:0], TXEN, TXER valid <sup>1</sup>   | _        | 25  | _    | 14   | ns                 |  |
| E7  | TXCLK pulse width high                             | 35%      | 65% | 35%  | 65%  | t <sub>TXCLK</sub> |  |
| E8  | TXCLK pulse width low                              | 35%      | 65% | 35%  | 65%  | t <sub>TXCLK</sub> |  |

<sup>1</sup> In MII mode, n = 3; In RMII mode, n = 1



Figure 20. MII Transmit Signal Timing Diagram

### 5.13.3 Asynchronous Input Signal Timing Specifications

#### Table 22. MII Transmit Signal Timing

| Num | Characteristic               | Min | Мах | Unit         |
|-----|------------------------------|-----|-----|--------------|
| E9  | CRS, COL minimum pulse width | 1.5 |     | TXCLK period |





Figure 21. MII Async Inputs Timing Diagram

### 5.13.4 MII Serial Management Timing Specifications

#### Table 23. MII Serial Management Channel Signal Timing

| Num | Characteristic             | Symbol           | Min | Мах | Unit               |
|-----|----------------------------|------------------|-----|-----|--------------------|
| E10 | MDC cycle time             | t <sub>MDC</sub> | 400 |     | ns                 |
| E11 | MDC pulse width            |                  | 40  | 60  | % t <sub>MDC</sub> |
| E12 | MDC to MDIO output valid   |                  | _   | 375 | ns                 |
| E13 | MDC to MDIO output invalid |                  | 25  | _   | ns                 |
| E14 | MDIO input to MDC setup    |                  | 10  | _   | ns                 |
| E15 | MDIO input to MDC hold     |                  | 0   | _   | ns                 |



Figure 22. MII Serial Management Channel Timing Diagram

### 5.14 32-Bit Timer Module Timing Specifications

Table 24 lists timer module AC timings.

| Table 24 | Timer | Module | AC | Timing | S | pecifications |
|----------|-------|--------|----|--------|---|---------------|
|----------|-------|--------|----|--------|---|---------------|

| Name | Characteristic                  | Min | Max | Unit               |
|------|---------------------------------|-----|-----|--------------------|
| T1   | DTnIN cycle time ( $n = 0.3$ )  | 3   | _   | t <sub>sys/2</sub> |
| T2   | DTnIN pulse width ( $n = 0.3$ ) | 1   | _   | t <sub>sys/2</sub> |



### 5.15 ATA Interface Timing Specifications

The ATA controller is compatible with the ATA/ATAPI-6 industry standard. Refer to the *ATA/ATAPI-6 Specficiation* and the ATA controller chapter of the *MCF54455 Reference Manual* for timing diagrams of the various modes of operation.

The timings of the various ATA data transfer modes are determined by a set of timing equations described in the ATA section of the *MCF54455 Reference Manual*. These timing equations must be fulfilled for the ATA host to meet timing. Table 25 provides implementation specific timing parameters necessary to complete the timing equations.

| Name | Characteristic                                   | Symbol             | Min | Max | Unit | Notes |
|------|--------------------------------------------------|--------------------|-----|-----|------|-------|
| A1   | Setup time — ATA_IORDY to SYSCLK falling         | t <sub>SUI</sub>   | 4.0 | -   | ns   |       |
| A2   | Hold time — ATA_IORDY from SYSCLK falling        | t <sub>HI</sub>    | 3.0 | _   | ns   |       |
| A3   | Setup time — ATA_DATA[15:0] to SYSCLK rising     | t <sub>SU</sub>    | 4.0 | _   | ns   |       |
| A4   | Propagation delay — SYSCLK rising to all outputs | t <sub>CO</sub>    | _   | 7.0 | ns   | 3     |
| A5   | Output skew                                      | t <sub>SKEW1</sub> | —   | 1.5 | ns   | 3     |
| A6   | Setup time — ATA_DATA[15:0] valid to ATA_IORDY   | t <sub>I_DS</sub>  | 2.0 | _   | ns   | 4     |
| A7   | Hold time — ATA_IORDY to ATA_DATA[15:0] invalid  | t <sub>I_DH</sub>  | 3.5 | _   | ns   | 4     |

Table 25. ATA Interface Timing Specifications<sup>1,2</sup>

<sup>1</sup> These parameters are guaranteed by design and not testable.

<sup>2</sup> All timings specified with a capacitive load of 40pF.

<sup>3</sup> Applies to ATA\_CS[1:0], ATA\_DA[2:0], ATA\_DIOR, ATA\_DIOW, ATA\_DMACK, ATA\_DATA[15:0]

<sup>4</sup> Applies to Ultra DMA data-in burst only

### 5.16 DSPI Timing Specifications

The DMA Serial Peripheral Interface (DSPI) provides a synchronous serial bus with master and slave operations. Many of the transfer attributes are programmable. Table 26 provides DSPI timing characteristics for classic SPI timing modes. Refer to the DSPI chapter of the *MCF54455 Reference Manual* for information on the modified transfer formats used for communicating with slower peripheral devices.

| Name        | Characteristic                      | Symbol           | Min                          | Max                      | Unit | Notes |  |  |
|-------------|-------------------------------------|------------------|------------------------------|--------------------------|------|-------|--|--|
| DS1         | DSPI_SCK Cycle Time                 | t <sub>SCK</sub> | 4 x t <sub>SYS</sub>         | _                        | ns   | 2     |  |  |
| DS2         | DSPI_SCK Duty Cycle                 | —                | (t <sub>sck</sub> ÷ 2) - 2.0 | $(t_{sck} \div 2) + 2.0$ | ns   | 3     |  |  |
| Master Mode |                                     |                  |                              |                          |      |       |  |  |
| DS3         | DSPI_PCSn to DSPI_SCK delay         | t <sub>CSC</sub> | $(2 \times t_{SYS})$ - 1.5   | _                        | ns   | 4     |  |  |
| DS4         | DSPI_SCK to DSPI_PCS <i>n</i> delay | t <sub>ASC</sub> | $(2 \times t_{SYS})$ - 3.0   | _                        | ns   | 5     |  |  |
| DS5         | DSPI_SCK to DSPI_SOUT valid         |                  | —                            | 5                        | ns   |       |  |  |
| DS6         | DSPI_SCK to DSPI_SOUT invalid       |                  | -5                           | _                        | ns   |       |  |  |
| DS7         | DSPI_SIN to DSPI_SCK input setup    | —                | 9                            | _                        | ns   |       |  |  |
| DS8         | DSPI_SCK to DSPI_SIN input hold     | —                | 0                            | _                        | ns   |       |  |  |
| Slave Mo    | Slave Mode                          |                  |                              |                          |      |       |  |  |
| DS9         | DSPI_SCK to DSPI_SOUT valid         |                  |                              | 10                       | ns   |       |  |  |

Table 26. DSPI Module AC Timing Specifications<sup>1</sup>


**DS14** 

### **Electrical Characteristics**

ns

10

| Table 26. DSPI Module AC Timing Specifications <sup>1</sup> (continued) |                                    |        |     |     |      |       |  |
|-------------------------------------------------------------------------|------------------------------------|--------|-----|-----|------|-------|--|
| Name                                                                    | Characteristic                     | Symbol | Min | Max | Unit | Notes |  |
| DS10                                                                    | DSPI_SCK to DSPI_SOUT invalid      | —      | 0   | _   | ns   |       |  |
| DS11                                                                    | DSPI_SIN to DSPI_SCK input setup   | —      | 2   | —   | ns   |       |  |
| DS12                                                                    | DSPI_SCK to DSPI_SIN input hold    | _      | 7   | —   | ns   |       |  |
| DS13                                                                    | DSPI_SS active to DSPI_SOUT driven | _      |     | 10  | ns   |       |  |

<sup>1</sup> Timings shown are for DMCR[MTFE] = 0 (classic SPI) and DCTAR*n*[CPHA] = 0. Data is sampled on the DSPI\_SIN pin on the odd-numbered DSPI\_SCK edges and driven on the DSPI\_SOUT pin on even-numbered DSPI edges.

<sup>2</sup> When in master mode, the baud rate is programmable in DCTAR*n*[DBR], DCTAR*n*[PBR], and DCTAR*n*[BR].

<sup>3</sup> This specification assumes a 50/50 duty cycle setting. The duty cycle is programmable in DCTAR*n*[DBR], DCTAR*n*[CPHA], and DCTAR*n*[PBR].

<sup>4</sup> The DSPI\_PCS*n* to DSPI\_SCK delay is programmable in DCTAR*n*[PCSSCK] and DCTAR*n*[CSSCK].

<sup>5</sup> The DSPI\_SCK to DSPI\_PCS*n* delay is programmable in DCTAR*n*[PASC] and DCTAR*n*[ASC].

DSPI\_SS inactive to DSPI\_SOUT not driven



Figure 23. DSPI Classic SPI Timing—Master Mode





Figure 24. DSPI Classic SPI Timing—Slave Mode

# 5.17 SBF Timing Specifications

The Serial Boot Facility (SBF) provides a means to read configuration information and system boot code from a broad array of SPI-compatible EEPROMs, flashes, FRAMs, nVSRAMs, etc. Table 27 provides the AC timing specifications for the SBF.

| Name | Characteristic                | Symbol             | Min                      | Мах | Unit               | Notes |
|------|-------------------------------|--------------------|--------------------------|-----|--------------------|-------|
| SB1  | SBF_CK Cycle Time             | t <sub>SBFCK</sub> | 40                       |     | ns                 | 1     |
| SB2  | SBF_CK High/Low Time          | _                  | 30%                      | _   | t <sub>SBFCK</sub> |       |
| SB3  | SBF_CS to SBF_CK delay        |                    | t <sub>SBFCK</sub> - 2.0 | _   | ns                 |       |
| SB4  | SBF_CK to SBF_CS delay        | _                  | t <sub>SBFCK</sub> - 2.0 | _   | ns                 |       |
| SB5  | SBF_CK to SBF_DO valid        | _                  | -5                       | —   | ns                 |       |
| SB6  | SBF_CK to SBF_DO invalid      |                    | 5                        | _   | ns                 |       |
| SB7  | SBF_DI to SBF_SCK input setup |                    | 10                       | —   | ns                 |       |
| SB8  | SBF_CK to SBF_DI input hold   | —                  | 0                        |     | ns                 |       |

At reset, the SBF\_CK cycle time is  $t_{REF} \times 67$ . The first byte of data read from the serial memory contains a divider value that is used to set the SBF\_CK cycle time for the duration of the serial boot process.





Figure 25. SBF Timing

# 5.18 General Purpose I/O Timing Specifications

## Table 28. GPIO Timing<sup>1</sup>

| Num | Characteristic                     | Min | Max | Unit |
|-----|------------------------------------|-----|-----|------|
| G1  | FB_CLK High to GPIO Output Valid   | _   | 9   | ns   |
| G2  | FB_CLK High to GPIO Output Invalid | 1.5 | _   | ns   |
| G3  | GPIO Input Valid to FB_CLK High    | 9   | _   | ns   |
| G4  | FB_CLK High to GPIO Input Invalid  | 1.5 | _   | ns   |

These general purpose specifications apply to the following signals: IRQ*n*, all UART signals, all timer signals, DACK*n* and DREQ*n*, and all signals configured as GPIO.



Figure 26. GPIO Timing

1



# 5.19 JTAG and Boundary Scan Timing

Table 29. JTAG and Boundary Scan Timing

| Num | Characteristics <sup>1</sup>                       | Min | Max | Unit |
|-----|----------------------------------------------------|-----|-----|------|
| J1  | TCLK Frequency of Operation                        | DC  | 20  | MHz  |
| J2  | TCLK Cycle Period                                  | 50  | _   | ns   |
| J3  | TCLK Clock Pulse Width                             | 20  | 30  | ns   |
| J4  | TCLK Rise and Fall Times                           | _   | 3   | ns   |
| J5  | Boundary Scan Input Data Setup Time to TCLK Rise   | 5   | —   | ns   |
| J6  | Boundary Scan Input Data Hold Time after TCLK Rise |     | —   | ns   |
| J7  | TCLK Low to Boundary Scan Output Data Valid        |     | 33  | ns   |
| J8  | TCLK Low to Boundary Scan Output High Z            |     | 33  | ns   |
| J9  | TMS, TDI Input Data Setup Time to TCLK Rise        |     | —   | ns   |
| J10 | TMS, TDI Input Data Hold Time after TCLK Rise      | 10  | —   | ns   |
| J11 | TCLK Low to TDO Data Valid                         | _   | 11  | ns   |
| J12 | TCLK Low to TDO High Z                             | _   | 11  | ns   |
| J13 | TRST Assert Time                                   | 50  | _   | ns   |
| J14 | TRST Setup Time (Negation) to TCLK High            | 10  | —   | ns   |

<sup>1</sup> JTAG\_EN is expected to be a static signal. Hence, specific timing is not associated with it.



Figure 27. Test Clock Input Timing









Figure 29. Test Access Port Timing





# 5.20 Debug AC Timing Specifications

Table 30 lists specifications for the debug AC timing parameters shown in Figure 31 and Table 32.

| Num             | Characteristic                    | Min | Мах | Units            |
|-----------------|-----------------------------------|-----|-----|------------------|
| D0              | PSTCLK cycle time                 | 1   | 1   | t <sub>SYS</sub> |
| D1              | PSTCLK rising to PSTDDATA valid   |     | 3.0 | ns               |
| D2              | PSTCLK rising to PSTDDATA invalid | 1.5 |     | ns               |
| D3              | DSI-to-DSCLK setup                | 1   |     | PSTCLK           |
| D4 <sup>1</sup> | D4 <sup>1</sup> DSCLK-to-DSO hold |     | _   | PSTCLK           |
| D5              | DSCLK cycle time                  | 5   | _   | PSTCLK           |
| D6              | BKPT assertion time               | 1   | —   | PSTCLK           |

 Table 30. Debug AC Timing Specification

<sup>1</sup> DSCLK and DSI are synchronized internally. D4 is measured from the synchronized DSCLK input relative to the rising edge of PSTCLK.



Figure 31. Real-Time Trace AC Timing



Figure 32. BDM Serial Port AC Timing



# 6 Power Consumption

All power consumption data is lab data measured on an M54455EVB running the Freescale Linux BSP.

| Core<br>Freq. |                   | ldle  | MP3<br>Playback | TFTP<br>Download | USB HS<br>File Copy | Units |
|---------------|-------------------|-------|-----------------|------------------|---------------------|-------|
|               | IV <sub>DD</sub>  | 215.6 | 288.8           | 274.4            | 263.7               |       |
| 000 1411      | EV <sub>DD</sub>  | 27.6  | 33.6            | 32.6             | 32.4                | mA    |
| 266 MHz       | SDV <sub>DD</sub> | 142.9 | 158.2           | 161.1            | 158.0               |       |
|               | Total Power       | 672   | 829             | 809              | 787                 | mW    |
|               | IV <sub>DD</sub>  | 163.8 | 228.0           | 213.8            | 207.9               |       |
| 000 1411      | EV <sub>DD</sub>  | 29.9  | 34.7            | 34.3             | 33.8                | mA    |
| 200 MHz       | SDV <sub>DD</sub> | 142.2 | 158.5           | 160.0            | 153.4               |       |
|               | Total Power       | 601   | 742             | 722              | 699                 | mW    |

## Table 31. MCF4455 Application Power Consumption<sup>1</sup>

<sup>1</sup> All voltage rails at nominal values:  $IV_{DD} = 1.5 V$ ,  $EV_{DD} = 3.3 V$ , and  $SDV_{DD} = 1.8 V$ .



Figure 33. Power Consumption in Various Applications



## **Power Consumption**

All current consumption data is lab data measured on a single device using an evaluation board. Table 32 shows the typical power consumption in low-power modes. These current measurements are taken after executing a STOP instruction.

| Mode      | Voltago Supply        | System Frequency       |                        |                        |                        |                         |  |  |
|-----------|-----------------------|------------------------|------------------------|------------------------|------------------------|-------------------------|--|--|
| Mode      | Voltage Supply        | 166 (Typ) <sup>3</sup> | 200 (Typ) <sup>3</sup> | 233 (Typ) <sup>3</sup> | 266 (Typ) <sup>3</sup> | 266 (Peak) <sup>4</sup> |  |  |
| RUN       | IV <sub>DD</sub> (mA) | 93.4                   | 110.9                  | 128.2                  | 145.4                  | 202.1                   |  |  |
| KUN       | Power (mW)            | 140.1                  | 166.3                  | 192.4                  | 218.1                  | 303.2                   |  |  |
| WAIT/DOZE | IV <sub>DD</sub> (mA) | 28.0                   | 32.7                   | 37.5                   | 41.1                   | 100.2                   |  |  |
| WAII/DOZE | Power (mW)            | 42.0                   | 49.1                   | 56.2                   | 61.7                   | 150.3                   |  |  |
| STOP 0    | IV <sub>DD</sub> (mA) | 17.1                   | 19.8                   | 22.5                   | 25.2                   | 25.2                    |  |  |
| 5101 0    | Power (mW)            | 25.7                   | 29.7                   | 33.7                   | 37.8                   | 37.8                    |  |  |
| STOP 1    | IV <sub>DD</sub> (mA) | 17.9                   | 19.8                   | 22.4                   | 25.1                   | 25.1                    |  |  |
| 5101 1    | Power (mW)            | 26.8                   | 29.6                   | 33.6                   | 37.6                   | 37.6                    |  |  |
| STOP 2    | IV <sub>DD</sub> (mA) | 5.7                    | 5.7                    | 5.7                    | 5.7                    | 5.7                     |  |  |
| 01012     | Power (mW)            | 8.6                    | 8.6                    | 8.6                    | 8.6                    | 8.6                     |  |  |
| STOP 3    | IV <sub>DD</sub> (mA) | 1.8                    | 1.8                    | 1.8                    | 1.8                    | 1.8                     |  |  |
| 0101 3    | Power (mW)            | 2.6                    | 2.6                    | 2.6                    | 2.6                    | 2.6                     |  |  |

Table 32. Current Consumption in Low-Power Modes<sup>1,2</sup>

<sup>1</sup> All values are measured on an M54455EVB with 1.5V IV<sub>DD</sub> power supply. Tests performed at room temperature.

<sup>2</sup> Refer to the Power Management chapter in the *MCF54455 Reference Manual* for more information on low-power modes.

<sup>3</sup> All peripheral clocks are off except UART0, INTC0, IACK, edge port, reset controller, CCM, PLL, and FlexBus prior to entering low-power mode.

<sup>4</sup> All peripheral clocks on prior to entering low-power mode.



### **Package Information**



Figure 34. IV<sub>DD</sub> Power Consumption in Low-Power Modes

# 7 Package Information

The latest package outline drawings are available on the product summary pages on http://www.freescale.com/coldfire. Table 33 lists the case outline numbers per device. Use these numbers in the web page's keyword search engine to find the latest package outline drawings.

| Device   | Package Type | Case Outline Numbers |
|----------|--------------|----------------------|
| MCF54450 | 256 MAPBGA   | 98ARH98219A          |
| MCF54451 | 200 MIAI DOA | 304111302134         |
| MCF54452 |              |                      |
| MCF54453 | 360 TEPBGA   | 98ARE10605D          |
| MCF54454 | JUVIEFDGA    | 30ARE 10003D         |
| MCF54455 |              |                      |

# 8 **Product Documentation**

Documentation is available from a local Freescale distributor, a Freescale sales office, the Freescale Literature Distribution Center, or through the Freescale world-wide web address at http://www.freescale.com/coldfire.

### MCF5445x ColdFire Microprocessor Data Sheet, Rev. 8



**Revision History** 

# 9 Revision History

Table 34 summarizes revisions to this document.

## Table 34. Revision History

| Rev. No. | Date          | Summary of Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|----------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0        | Sept 17, 2007 | Initial public release.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 1        | Feb 15, 2008  | Corrected VSS pin locations in MCF5445 <i>x</i> signal information and muxing table for the 360 TEPBGA package: changed "M9, M16, M17" to "M9–M14, M16"<br>Updated FlexBus read and write timing diagrams and added two notes before them.<br>Change FB_A[23:0] to FB_A[31:0] in FlexBus read and write timing diagrams.<br>Added power consumption section.                                                                                                                                                                                                                                                                                                                                                                                                            |
| 2        | May 1, 2008   | <ul> <li>In Family Configurations table, added PCI as feature on 256-pin devices. On these devices the PCI_AD bus is limited to 24-bits.</li> <li>In Absolute Maximum Ratings table, changed RTCV<sub>DD</sub> specification from "-0.3 to +4.0" to "-0.5 to +2.0".</li> <li>In DC Electrical Specifications table:</li> <li>Changed RTCV<sub>DD</sub> specification from 3.0–3.6 to 1.35–1.65.</li> <li>Changed High Impedance (Off-State) Leakage Current (I<sub>OZ</sub>) specification from ±1 to ±10µA, and added footnote to this spec: "Worst-case tristate leakage current with only one I/O pin high. Since all I/Os share power when high, the leakage current is distributed among them. With all I/Os high, this spec reduces to ±2 µA min/max."</li> </ul> |
| 3        | Dec 1, 2008   | <ul> <li>Changed "360PBGA" heading to "360 TEPBGA" in Table 6.</li> <li>Changed the following specs in Table 13:</li> <li>Minimum frequency of operation from — to 60MHz.</li> <li>Maximum clock period from — to 16.67 ns.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 4        | Apr 12, 2009  | <ul> <li>Rescinded previous errata, the 256-pin devices do not contain the PCI bus controller:</li> <li>In Table 4, in PCI_AD<i>n</i> signal section, added a separate row for each package, with PCI_AD<i>n</i> signals shown as — for 256-pin devices.</li> <li>In Figure 5, changed the PCI_AD<i>n</i> pins to their alternative function, FB_A<i>n</i>.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                  |
| 5        | Apr 27, 2009  | In Table 2 changed MCF54450VM180 to MCF54450CVM180 and changed it's temperature entry from "0° to $+70^{\circ}$ C" to " $-40^{\circ}$ to $+85^{\circ}$ C".                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 6        | Oct 15, 2009  | In Table 8 changed Input Leakage Current $(I_{in})$ from ±1.0 to ±2.5µA.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 7        | Oct 18, 2011  | In Table 2, added MCF54452YVR200 part number, with temperature range from $-40^{\circ}$ to $+105^{\circ}$ C.<br>In Table 8, added Input Leakage Current (I <sub>in</sub> ) values for MCF54452YVR200 part number.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 8        | Jan 18, 2012  | In Table 4, added pin N7 in the VSS pin list for the 360 TEPBGA.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |

MCF5445x ColdFire Microprocessor Data Sheet, Rev. 8



#### How to Reach Us:

Home Page: www.freescale.com

#### Web Support:

http://www.freescale.com/support

### USA/Europe or Locations Not Listed:

Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 +1-800-521-6274 or +1-480-768-2130 www.freescale.com/support

### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor Hong Kong Ltd. Technical Information Center 2 Dai King Street Tai Po Industrial Estate Tai Po, N.T., Hong Kong +800 2666 8080 support.asia@freescale.com

For Literature Requests Only: Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 1-800-441-2447 or 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com

Document Number: MCF54455 Rev. 8 02/2012 Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

RoHS-compliant and/or Pb-free versions of Freescale products have the functionality and electrical characteristics as their non-RoHS-compliant and/or non-Pb-free counterparts. For further information, see http://www.freescale.com or contact your Freescale sales representative.

For information on Freescale's Environmental Products program, go to http://www.freescale.com/epp.

Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2007-2012. All rights reserved.



# **Mouser Electronics**

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

NXP:

 MCF54452VR266
 MCF54454VR266
 MCF54453CVR200
 MCF54452CVR200
 MCF54453VR266
 MCF54455VR266

 MCF54451CVM180
 MCF54455CVR200
 MCF54451VM240
 MCF54450CVM180
 MCF54455VR266
 MCF54455VR266