THS4130, THS4131 SLOS318I -MAY 2000-REVISED AUGUST 2015 # THS413x High-Speed, Low-Noise, Fully-Differential I/O Amplifiers ### **Features** - **High Performance** - 150 MHz, -3 dB Bandwidth ( $V_{CC} = \pm 15 \text{ V}$ ) - 51 V/us Slew Rate - 100 dB Third Harmonic Distortion at 250 kHz - Low Noise - 1.3 nV/√Hz Input-Referred Noise - Differential-Input/Differential-Output - Balanced Outputs Reject Common-Mode Noise - Reduced Second-Harmonic Distortion Due to Differential Output - Wide Power-Supply Range - V<sub>CC</sub> = 5 V Single Supply to ±15 V Dual Supply - $I_{CC(SD)} = 860 \mu A$ in Shutdown Mode (THS4130) ### 2 Applications - Single-Ended To Differential Conversion - Differential ADC Driver - Differential Antialiasing - Differential Transmitter And Receiver - **Output Level Shifter** ### 3 Description The THS413x device is one in a family of fullydifferential input/differential output devices fabricated using Texas Instruments' state-of-the-art BiComl complementary bipolar process. The THS413x is made of a true fully-differential signal path from input to output. This design leads to an common-mode excellent noise rejection improved total harmonic distortion. ### Device Information<sup>(1)</sup> | PART NUMBER | PACKAGE | BODY SIZE (NOM) | |-------------|------------|-------------------| | | SOIC (8) | 4.90 mm x 3.91 mm | | THS4130 | VSSOP (8) | 3.00 mm x 3.00 mm | | | HVSSOP (8) | 3.00 mm x 3.00 mm | | | SOIC (8) | 4.90 mm x 3.91 mm | | THS4131 | VSSOP (8) | 3.00 mm x 3.00 mm | | | HVSSOP (8) | 3.00 mm x 3.00 mm | (1) For all available packages, see the orderable addendum at the end of the data sheet. ### Typical A/D Application Circuit ### **Total Harmonic Distortion vs Frequency** ### **Table of Contents** | 1 | Features 1 | | 8.4 Device Functional Modes | 16 | |---|--------------------------------------|----|--------------------------------------------------|----| | 2 | Applications 1 | 9 | Application and Implementation | 18 | | 3 | Description 1 | | 9.1 Application Information | 18 | | 4 | Revision History2 | | 9.2 Typical Application | 20 | | 5 | Device Comparison Tables3 | 10 | Power Supply Recommendations | 22 | | 6 | Pin Configuration and Functions | 11 | Layout | 22 | | 7 | Specifications4 | | 11.1 Layout Guidelines | | | • | 7.1 Absolute Maximum Ratings | | 11.2 Layout Example | 23 | | | 7.2 ESD Ratings | | 11.3 General PowerPAD Design Considerations | 24 | | | 7.3 Recommended Operating Conditions | 12 | Device and Documentation Support | 26 | | | 7.4 Thermal Information | | 12.1 Documentation Support | 26 | | | 7.5 Electrical Characteristics 5 | | 12.2 Related Links | 26 | | | 7.6 Dissipation Ratings | | 12.3 Community Resources | 26 | | | 7.7 Typical Characteristics | | 12.4 Trademarks | 26 | | 8 | Detailed Description | | 12.5 Electrostatic Discharge Caution | 26 | | • | 8.1 Overview | | 12.6 Glossary | 26 | | | 8.2 Functional Block Diagram | 13 | Mechanical, Packaging, and Orderable Information | 26 | | | | | | | ### 4 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. # Changes from Revision H (May 2011) to Revision I Added Pin Configuration and Functions section, ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section Changes from Revision G (January 2010) to Revision H Page Changed footnote A in Figure 45. Changes from Revision F (January 2006) to Revision G ### 5 Device Comparison Tables ### **Table 1. Available Device Packages** | PACKAGED DEVICES | | | | | | | | | |------------------|-----------------------|-------------|---------------|-------------|--------|--------------------|--|--| | | SMALL OUTLINE MSOP Po | | SOP PowerPAD™ | | MSOP | | | | | T <sub>A</sub> | (D) | (DGN) | SYMBOL | (DGK) | SYMBOL | EVALUATION MODULES | | | | 0°C to +70°C | THS4130CD | THS4130CDGN | AOB | THS4130CDGK | ATP | THS4130EVM | | | | 0 0 10 +70 0 | THS4131CD | THS4131CDGN | AOD | THS4131CDGK | ATQ | THS4131EVM | | | | 40°C to 105°C | THS4130ID | THS4130IDGN | AOC | THS4130IDGK | ASO | _ | | | | –40°C to +85°C | THS4131ID | THS4131IDGN | AOE | THS4131IDGK | ASP | _ | | | ### **Table 2. Device Description Table** | DEVICE | DESCRIPTION | |---------|-------------------------------------------| | THS412x | 100 MHz, 43 V/µs, 3.7 nV/√ <del>Hz</del> | | THS414x | 160 MHz, 450 V/μs, 6.5 nV/√ <del>Hz</del> | | THS415x | 180 MHz, 850 V/μs, 9 nV/√ <del>Hz</del> | ### 6 Pin Configuration and Functions D, DGN, or DGK Package 8-Pin SOIC, VSSOP, or HVSSOP THS4130 Top View D, DGN, or DGK Package 8-Pin SOIC, VSSOP, or HVSSOP THS4131 Top View ### **Pin Functions** | PIN | | 1/0 | DESCRIPTION | | | |--------------------|---------|---------|-------------|-----------------------------|--| | NAME | THS4130 | THS4131 | I/O | DESCRIPTION | | | NC | _ | 7 | | No connect | | | PD | 7 | _ | I | Active low powerdown pin | | | V <sub>CC+</sub> | 3 | 3 | I/O | Positive supply voltage pin | | | V <sub>CC</sub> - | 6 | 6 | I/O | Negative supply voltage pin | | | V <sub>IN</sub> _ | 1 | 1 | I | Negative input pin | | | V <sub>OCM</sub> | 2 | 2 | I | Common mode input pin | | | V <sub>OUT+</sub> | 4 | 4 | 0 | Positive output pin | | | V <sub>OUT</sub> - | 5 | 5 | 0 | Negative output pin | | | V <sub>IN+</sub> | 8 | 8 | I | Positive input pin | | ### 7 Specifications ### 7.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup> | | | | MIN | MAX | UNIT | |---------------------------------------|------------------------------------------|----------------------------------|------------------|------------------|------| | V <sub>I</sub> | Input voltage | | -V <sub>CC</sub> | +V <sub>CC</sub> | V | | V <sub>CC</sub> - to V <sub>CC+</sub> | Supply voltage | | -33 | 33 | V | | I <sub>O</sub> <sup>(2)</sup> | Output current | | | 150 | mA | | V <sub>ID</sub> | Differential input voltage | | -6 | 6 | V | | | Continuous total power dissipation | | See Dissipati | on Ratings | | | T <sub>J</sub> <sup>(3)</sup> | Maximum junction temperature | | | 150 | °C | | T <sub>J</sub> <sup>(4)</sup> | Maximum junction temperature, continuous | operation, long-term reliability | | 125 | °C | | <b>T</b> | | C-suffix | 0 | 70 | °C | | IA | Operating free-air temperature | I-suffix | -40 | 85 | °C | | T <sub>stg</sub> | Storage temperature | | -65 | 150 | °C | - (1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - (2) The THS413x may incorporate a PowerPAD on the underside of the chip. This acts as a heatsink and must be connected to a thermally dissipative plane for proper power dissipation. Failure to do so may result in exceeding the maximum junction temperature which could permanently damage the device. See TI technical briefs SLMA002 and SLMA004 for more information about using the PowerPAD thermally-enhanced package. - (3) The absolute maximum temperature under any condition is limited by the constraints of the silicon process. - (4) The maximum junction temperature for continuous operation is limited by package constraints. Operation above this temperature may result in reduced reliability and/or lifetime of the device. ### 7.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------------------------------------------------|--------------------------------------------------------------------------------|-------|------| | THS413 | 30: D, DGN, OR DGK PACK | AGES | | * | | | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2500 | | | | V <sub>(ESD)</sub> | V <sub>(ESD)</sub> Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(1)</sup> | ±1500 | V | | THS413 | 31: D, DGN, OR DGK PACK | AGES | | | | | | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±2500 | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1500 | V | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ### 7.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM MAX | UNIT | |--------------------------------------|---------------|------|---------|------| | V <sub>cc+</sub> to V <sub>cc-</sub> | Dual supply | ±2.5 | ±15 | \/ | | | Single supply | 5 | 30 | V | | T <sub>A</sub> | C-suffix | 0 | 70 | 00 | | | I-suffix | -40 | 85 | °C | ### 7.4 Thermal Information | THERMAL METRIC <sup>(1)</sup> | | D (SOIC) DGN (VSSOF | | DGK<br>(HVSSOP) | UNIT | |-------------------------------|----------------------------------------------|---------------------|--------|-----------------|------| | | | 8 PINS | 8 PINS | 8 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 114.5 | 55.8 | 182.5 | °C/W | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 60.3 | 61.6 | 72.3 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 54.8 | 34.5 | 103.5 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 14 | 13.8 | 11.6 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 54.3 | 34.4 | 101.9 | °C/W | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | n/a | n/a | n/a | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953. ### 7.5 Electrical Characteristics<sup>(1)</sup> $V_{CC}$ = ±5 V, $R_L$ = 800 $\Omega$ , and $T_A$ = +25°C, unless otherwise noted. | | PARAMETER | TEST CONDITIONS | | MIN TYP | MA<br>X | UNIT | |----------------|---------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|------------------------------------------------------------------------------|------------|---------|--------| | DYN | AMIC PERFORMANCE | | | | | | | | | V <sub>CC</sub> = 5 | $\begin{aligned} &\text{Gain} = 1, \ R_f \\ &= 390 \ \Omega \end{aligned}$ | 125 | | | | | Small-signal bandwidth (–3 dB),<br>single-ended input, differential<br>output, V <sub>I</sub> = 63 mV <sub>PP</sub> | V <sub>CC</sub> = ±5 | $\begin{aligned} & \text{Gain} = 1, \ R_f \\ & = 390 \ \Omega \end{aligned}$ | 135 | | | | BW | ou.pus, 17 oospp | V <sub>CC</sub> = ±15 | Gain = 1, $R_f$ = 390 $\Omega$ | 150 | | MHz | | DVV | | V <sub>CC</sub> = 5 | Gain = 2, $R_f$<br>= 750 $\Omega$ | 80 | | IVIIIZ | | | Small-signal bandwidth (–3 dB),<br>single-ended input, differential<br>output, V <sub>I</sub> = 63 mV <sub>PP</sub> | V <sub>CC</sub> = ±5 | Gain = 2, $R_f$<br>= 750 $\Omega$ | 85 | | | | | output, vi = 00 mvpp | V <sub>CC</sub> = ±15 | Gain = 2, $R_f$<br>= 750 $\Omega$ | 90 | | | | SR | Slew rate <sup>(2)</sup> | Gain = 1 | | 52 | | V/µs | | | Settling time to 0.1% | Step voltage = 2 V, gain = 1 | 78 | | | | | t <sub>s</sub> | Settling time to 0.01% | Step voltage = 2 V, gain = 1 | Step voltage = 2 V, gain = 1 | | | ns | | DIS | TORTION PERFORMANCE | | | | | | | | | harmonic distortion, ntial input, differential $V_{CC} = 5$ $f = 1 \text{ MH}$ | f = 250 kHz | -95 | | | | | Total harmonic distortion | | f = 1 MHz | -81 | | | | | differential input, differential | | f = 250 kHz | -96 | | | | | output, gain = 1, $R_f = 390 \Omega$ , $R_L = 800 \Omega$ , $V_{O} = 2 V_{PP}$ | ACC - 73 | f = 1 MHz | -80 | | | | TH | $000 \Omega$ , $V_0 = 2 V_{PP}$ | $V_{CC} = \pm 15$ $f = 2$ | f = 250 kHz | -97 | | dBc | | D | | VCC - 710 | f = 1 MHz | -80 | | abc | | | | V <sub>CC</sub> = ±5 | f = 250 kHz | -91 | | | | | $V_O = 4 V_{PP}$ | ACC - 73 | f = 1 MHz | <b>–75</b> | | | | | VO = 4 VPP | V <sub>CC</sub> = ±15 | f = 250 kHz | -91 | | | | | | ACC = 712 | f = 1 MHz | -75 | | | | | | | $V_{CC} = \pm 2.5$ | 97 | | | | 0. | Spurious-free dynamic range, | V <sub>O</sub> = 2 V <sub>PP</sub> | $V_{CC} = \pm 5$ | 98 | | | | SF<br>DR | differential input, differential output, gain = 1, $R_f$ = 390 $\Omega$ , | | $V_{CC} = \pm 15$ | 99 | | dB | | | $R_L = 800 \Omega$ , $f = 250 \text{ kHz}$ | | $V_{CC} = \pm 5$ | 93 | | | | | | V - → VPP | $V_{CC} = \pm 15$ | 95 | | | <sup>(1)</sup> The full range temperature is $0^{\circ}$ C to $+70^{\circ}$ C for the C-suffix, and $-40^{\circ}$ C to $+85^{\circ}$ C for the I-suffix. <sup>(2)</sup> Slew rate is measured from an output level range of 25% to 75%. # Electrical Characteristics<sup>(1)</sup> (continued) $V_{CC}$ = ±5 V, $R_L$ = 800 $\Omega$ , and $T_A$ = +25°C, unless otherwise noted. | | PARAMETER | TEST CONDITIONS | | MIN | TYP | MA<br>X | UNIT | |-----------------|----------------------------------------------------------------|----------------------------------------------------------------------------|-----------------------------|---------------------|------------------|---------|---------------------| | Thire | d intermodulation distortion | V <sub>I(PP)</sub> = 4 V, G = 1, F1 = 3 MHz, F2 = 3.5 MHz | | | -53 | | dBc | | Third | d-order intercept | $V_{I(PP)} = 4 \text{ V, G} = 1, F1 = 3 \text{ MHz, F2} = 3.5 \text{ MHz}$ | | | 41.5 | | dB | | NOI | SE PERFORMANCE | | | | | | | | V <sub>n</sub> | Input voltage noise | f = 10 kHz | | | 1.3 | | n <u>V/</u> √<br>Hz | | In | Input current noise | f = 10 kHz | | | 1 | | p <u>A/</u> √<br>Hz | | DC | PERFORMANCE | | | | | | | | | Open leep gain | $T_A = +25$ °C | | 71 | 78 | | 40 | | | Open-loop gain | T <sub>A</sub> = full range | | 69 | | | dB | | | Land offer to all a ma | $T_A = +25^{\circ}C$ | | | 0.2 | 2 | | | | Input offset voltage | T <sub>A</sub> = full range | | | | 3 | mV | | V <sub>(O</sub> | Common-mode input offset voltage, referred to V <sub>OCM</sub> | T <sub>A</sub> = +25°C | | | 0.2 | 3.5 | 1110 | | | Input offset voltage drift | T <sub>A</sub> = full range | | | 4.5 | | μV/°<br>C | | I <sub>IB</sub> | Input bias current | T <sub>A</sub> = full range | | | 2 | 6 | μA | | Ios | Input offset current | T <sub>A</sub> = full range | | | 100 | 500 | nA | | | Offset drift | | | | 2 | | nA/°<br>C | | INP | JT CHARACTERISTICS | | | | | | | | CM<br>RR | Common-mode rejection ratio | T <sub>A</sub> = full range | | 80 | 95 | | dB | | V <sub>IC</sub> | Common-mode input voltage range | | | -3.7<br>7 to<br>4.3 | –4 to<br>4.5 | | V | | $R_{l}$ | Input resistance | Measured into each input terminal | | | 34 | | ΜΩ | | Cı | Input capacitance, closed loop | | | | 4 | | pF | | r <sub>o</sub> | Output resistance | Open loop | | | 41 | | Ω | | OUT | PUT CHARACTERISTICS | | | | | | | | | | | T <sub>A</sub> = +25°C | 1.2<br>to<br>3.8 | 0.9<br>to<br>4.1 | | | | | | V <sub>CC</sub> = 5 V | T <sub>A</sub> = full range | 1.3<br>to<br>3.7 | ±4 | | | | | Output voltage swing | | T <sub>A</sub> = +25°C | ±3.7 | | | V | | | Output voltage swillig | $V_{CC} = \pm 5 \text{ V}$ | T <sub>A</sub> = full range | ±3.6 | | | , | | | | V .45 V | T <sub>A</sub> = +25°C | ±10. | ±12. | | | | | | $V_{CC} = \pm 15 \text{ V}$ | T <sub>A</sub> = full range | ±10. | | | | Submit Documentation Feedback Copyright © 2000–2015, Texas Instruments Incorporated ## Electrical Characteristics(1) (continued) $V_{CC}$ = ±5 V, $R_L$ = 800 $\Omega$ , and $T_A$ = +25°C, unless otherwise noted. | | PARAMETER | TEST CONDITIONS | | MIN | TYP | MA<br>X | UNIT | |-------------------------|-------------------------------------------------|---------------------------------------------|-----------------------------|-----|------|-----------|------| | | | | T <sub>A</sub> = +25°C | 25 | 45 | | | | | | $V_{CC} = 5 \text{ V}, R_L = 7 \Omega$ | T <sub>A</sub> = full range | 20 | | | | | | | | $T_A = +25$ °C | 30 | 55 | | | | Io | Output current | $V_{CC} = \pm 5 \text{ V}, R_L = 7 \Omega$ | T <sub>A</sub> = full range | 28 | | | mA | | | | | T <sub>A</sub> = +25°C | 60 | 85 | | | | | | $V_{CC} = \pm 15 \text{ V}, R_L = 7 \Omega$ | T <sub>A</sub> = full range | 65 | | | | | POV | VER SUPPLY | | · | | | | • | | \/ | | Single supply | | 4 | | 33 | | | V <sub>C</sub> | Supply voltage range | Split supply | | ±2 | | ±16<br>.5 | V | | | | | T <sub>A</sub> = +25°C | | 12.3 | 15 | | | I <sub>CC</sub> | Quiescent current | $V_{CC} = \pm 5 \text{ V}$ | T <sub>A</sub> = full range | | 16 | 16 | mA | | | | V <sub>CC</sub> = ±15 V | T <sub>A</sub> = +25°C | | 14 | | | | | Outlement (shutdown) | | T <sub>A</sub> = +25°C | | 0.86 | 1.4 | | | I <sub>CC(</sub><br>SD) | Quiescent current (shutdown) (THS4130 only) (3) | V = -5 V | T <sub>A</sub> = full range | | | 1.5 | mA | | DC | | | T <sub>A</sub> = +25°C | 73 | 98 | | | | PS<br>RR | Power-supply rejection ratio (dc) | | T <sub>A</sub> = full range | 70 | | | dB | <sup>(3)</sup> For detailed information on the behavior of the power-down circuit, see the Power-Down Mode section. ### 7.6 Dissipation Ratings | | | | POWER RATING <sup>(2)</sup> | | | | |---------|---------------------------------------|------------------------|-----------------------------|------------------------|--|--| | PACKAGE | θ <sub>JA</sub> <sup>(1)</sup> (°C/W) | θ <sub>JC</sub> (°C/W) | T <sub>A</sub> = +25°C | T <sub>A</sub> = +85°C | | | | D | 97.5 | 38.3 | 1.02 W | 410 mW | | | | DGN | 58.4 | 4.7 | 1.71 W | 685 mW | | | | DGK | 134 | 72 | 750 mW | 300 mW | | | <sup>(1)</sup> This data was taken using the JEDEC standard High-K test PCB. <sup>(2)</sup> Power rating is determined with a junction temperature of +125°C. This is the point where distortion starts to substantially increase. Thermal management of the final PCB should strive to keep the junction temperature at or below +125°C for best performance and long-term reliability. ### 7.7 Typical Characteristics Submit Documentation Feedback Submit Documentation Feedback Copyright © 2000–2015, Texas Instruments Incorporated ### **Detailed Description** ### Overview 8.1 The THS413x is a fully-differential amplifier. Differential amplifiers are typically differential in/single out, whereas fully-differential amplifiers are differential in/differential out. Figure 29. Differential Amplifier Versus a Fully-Differential Amplifier To understand the THS413x fully-differential amplifiers, the definition for the pin outs of the amplifier are provided. Input voltage definition $$V_{ID} = (V_{I+}) - (V_{I-}) V_{IC} = \frac{(V_{I+}) + (V_{I-})}{2}$$ (1) Output voltage definition $$V_{OD} = (V_{O+}) - (V_{O-})$$ $V_{OC} = \frac{(V_{O+}) + (V_{O-})}{2}$ (2) Transfer function $$V_{OD} = V_{ID} \times A_{(f)}$$ (3) Output common mode voltage $$V_{OC} = V_{OCM}$$ (4) Figure 30. Definition of the Fully-Differential Amplifier If each output is measured independently, each output is one-half of the input signal when gain is 1. The following equations express the transfer function for each output: $$V_{O} = \frac{1}{2}V_{I} \tag{5}$$ The second output is equal and opposite in sign: Copyright © 2000-2015, Texas Instruments Incorporated $$V_{O} = -\frac{1}{2}V_{I} \tag{6}$$ Fully-differential amplifiers may be viewed as two inverting amplifiers. In this case, the equation of an inverting amplifier holds true for gain calculations. One advantage of fully-differential amplifiers is that they offer twice as much dynamic range compared to single-ended amplifiers. For example, a 1-V<sub>PP</sub> ADC can only support an input signal of 1 V<sub>PP</sub>. If the output of the amplifier is 2 V<sub>PP</sub>, then it is not as practical to feed a 2-V<sub>PP</sub> signal into the targeted ADC. Using a fully-differential amplifier enables the user to break down the output into two 1-V<sub>PP</sub> signals with opposite signs and feed them into the differential input nodes of the ADC. In practice, the designer has been ### Overview (continued) able to feed a 2-V peak-to-peak signal into a 1-V differential ADC with the help of a fully-differential amplifier. The final result indicates twice as much dynamic range. Figure 31 illustrates the increase in dynamic range. The gain factor should be considered in this scenario. The THS413x fully-differential amplifier offers an improved CMRR and PSRR due to its symmetrical input and output. Furthermore, second-harmonic distortion is improved. Second harmonics tend to cancel because of the symmetrical output. Figure 31. Fully-Differential Amplifier With Two 1-V<sub>PP</sub> Signals Similar to the standard inverting amplifier configuration, input impedance of a fully-differential amplifier is selected by the input resistor, R<sub>(a)</sub>. If input impedance is a constraint in design, the designer may choose to implement the differential amplifier as an instrumentation amplifier. This configuration improves the input impedance of the fullydifferential amplifier. Figure 32 depicts the general format of instrumentation amplifiers. The general transfer function for this circuit is: $V_{\text{IN2}}$ $$\frac{V_{OD}}{V_{IN1} - V_{IN2}} = \frac{R_f}{R(g)} \left( 1 + \frac{2R2}{R1} \right)$$ $$V_{IN1} = \frac{R_f}{R(g)} \left( 1 + \frac{R_f}{R(g)} \right)$$ $$R_f = \frac{R_f}{R_f}$$ R<sub>(g)</sub> Figure 32. Instrumentation Amplifier $R_f$ THS4012 Submit Documentation Feedback Copyright © 2000-2015, Texas Instruments Incorporated ### 8.2 Functional Block Diagram ### 8.3 Feature Description Figure 33 and Figure 34 depict the differences between the operation of the THS413x fully-differential amplifier in two different modes. Fully-differential amplifiers can work with differential input or can be implemented as single in/differential out. Note: For proper operation, maintain symmetry by setting $R_f 1 = R_f 2 = R_f$ and $R_{(g)} 1 = R_{(g)} 2 = R_{(g)} \Rightarrow A = R_f/R_{(g)}$ Figure 33. Amplifying Differential Signals ### **Feature Description (continued)** Figure 34. Single In With Differential Out ### 8.4 Device Functional Modes ### 8.4.1 Power-Down Mode The power-down mode is used when power saving is required. The power-down terminal $(\overline{PD})$ found on the THS413x is an active low terminal. If it is left as a no-connect terminal, the device always stays on due to an internal 50 k $\Omega$ resistor to $V_{CC}$ . The threshold voltage for this terminal is approximately 1.4 V above $V_{CC-}$ . This means that if the $\overline{PD}$ terminal is 1.4 V above $V_{CC-}$ , the device is active. If the $\overline{PD}$ terminal is less than 1.4 V above $V_{CC-}$ , the device is off. For example, if $V_{CC-} = -5$ V, then the device is on when PD reaches -3.6 V, (-5 V + 1.4 V = -3.6 V). By the same calculation, the device is off below -3.6 V. It is recommended to pull the terminal to $V_{CC-}$ in order to turn the device off. Figure 35 shows the simplified version of the power-down circuit. While in the power-down state, the amplifier goes into a high-impedance state. The amplifier output impedance is typically greater than 1 M $\Omega$ in the power-down state. Figure 35. Simplified Power-Down Circuit Due to the similarity of the standard inverting amplifier configuration, the output impedance appears to be very low while in the power-down state. This is because the feedback resistor ( $R_f$ ) and the gain resistor ( $R_{(g)}$ ) are still connected to the circuit. Therefore, a current path is allowed between the input of the amplifier and the output of the amplifier. An example of the closed loop output impedance is shown in Figure 36. Submit Documentation Feedback ## **Device Functional Modes (continued)** Figure 36. Output Impedance (in Power-Down) vs Frequency ### 9 Application and Implementation ### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ### 9.1 Application Information ### 9.1.1 Resistor Matching Resistor matching is important in fully-differential amplifiers. The balance of the output on the reference voltage depends on matched ratios of the resistor. CMRR, PSRR, and cancellation of the second-harmonic distortion diminish if resistor mismatch occurs. Therefore, it is recommended to use 1% tolerance resistors or better to keep the performance optimized. V<sub>OCM</sub> sets the dc level of the output signals. If no voltage is applied to the V<sub>OCM</sub>pin, it is set to the midrail voltage internally defined as: $$\frac{\left(\mathsf{V}_{\mathsf{CC}^{+}}\right)+\left(\mathsf{V}_{\mathsf{CC}^{-}}\right)}{2}\tag{8}$$ In the differential mode, the $V_{OCM}$ on the two outputs cancel each other. Therefore, the output in the differential mode is the same as the input in the gain of 1. $V_{OCM}$ has a high bandwidth capability up to the typical operation range of the amplifier. For the prevention of noise going through the device, use a 0.1 $\mu$ F capacitor on the $V_{OCM}$ pin as a bypass capacitor. The *Functional Block Diagram* shows the simplified diagram of the THS413x. ### 9.1.2 Driving a Capacitive Load Driving capacitive loads with high-performance amplifiers is not a problem as long as certain precautions are taken. The first is to realize that the THS413x has been internally compensated to maximize its bandwidth and slew rate performance. When the amplifier is compensated in this manner, capacitive loading directly on the output decreases the device phase margin leading to high-frequency ringing or oscillations. Therefore, for capacitive loads of greater than 10 pF, it is recommended that a resistor be placed in series with the output of the amplifier, as shown in Figure 37. A minimum value of 20 $\Omega$ should work well for most applications. For example, in 50- $\Omega$ transmission systems, setting the series resistor value to 50 $\Omega$ both isolates any capacitance loading and provides the proper line impedance matching at the source end. Figure 37. Driving a Capacitive Load ### 9.1.3 Data Converters Data converters are one of the most popular applications for the fully-differential amplifiers. Figure 38 shows a typical configuration of a fully-differential amplifier attached to a differential analog-to-digital converter (ADC). ### **Application Information (continued)** Figure 38. Fully-Differential Amplifier Attached to a Differential ADC Fully-differential amplifiers can operate with a single supply. $V_{\rm OCM}$ defaults to the midrail voltage, $V_{\rm CC}/2$ . The differential output may be fed into a data converter. This method eliminates the use of a transformer in the circuit. If the ADC has a reference voltage output ( $V_{\rm ref}$ ), then it is recommended to connect it directly to the $V_{\rm OCM}$ of the amplifier using a bypass capacitor for stability. For proper operation, the input common-mode voltage to the input terminal of the amplifier should not exceed the common-mode input voltage range. Figure 39. Fully-Differential Amplifier Using a Single Supply ### 9.1.4 Single-Supply Applications Some single-supply applications may require the input voltage to exceed the common-mode input voltage range. In such cases, the circuit configuration of Figure 40 is suggested to bring the common-mode input voltage within the specifications of the amplifier. Figure 40. Circuit With Improved Common-Mode Input Voltage Equation 9 is used to calculate R<sub>PU</sub>: Submit Documentation Feedback ### **Application Information (continued)** $$R_{PU} = \frac{V_{P} - V_{CC}}{(V_{IN} - V_{P}) \frac{1}{RG} + (V_{OUT} - V_{P}) \frac{1}{RF}}$$ (9) ### 9.2 Typical Application For signal conditioning in ADC applications, it is important to limit the input frequency to the ADC. Low-pass filters can prevent the aliasing of the high-frequency noise with the frequency of operation. Figure 41 presents a method by which the noise may be filtered in the THS413x. Figure 41 shows a typical application design example for the THS413x device in active low-pass filter topology driving and ADC. Figure 41. Antialias Filtering ### 9.2.1 Design Requirements Table 3 shows example design parameters and values for the typical application design example in Figure 41. **Table 3. Design Parameters** | DESIGN PARAMETERS | VALUE | |--------------------|-------------------------------------------------------| | Supply voltage | ±2.5 V to ±15 V | | Amplifier topology | Voltage feedback | | Output control | DC coupled with output common mode control capability | | Filter requirement | 500 kHz, Multiple feedback low pass filter | Submit Documentation Feedback Copyright © 2000–2015, Texas Instruments Incorporated ### 9.2.2 Detailed Design Procedure ### 9.2.2.1 Active Antialias Filtering Figure 41 shows a multiple-feedback (MFB) lowpass filter. The transfer function for this filter circuit is: $$H_{d}\left(f\right) = \left(\frac{K}{-\left(\frac{f}{FSF \times fc}\right)^{2} + \frac{1}{Q}\frac{jf}{FSF \times fc} + 1}\right) \times \left(\frac{\frac{Rt}{2R4 + Rt}}{1 + \frac{j2\pi fR4RtC3}{2R4 + Rt}}\right) \text{ Where } K = \frac{R2}{R1}$$ $$FSF \times fc = \frac{1}{2\pi\sqrt{2 \times R2R3C1C2}} \text{ and } Q = \frac{\sqrt{2 \times R2R3C1C2}}{R3C1 + R2C1 + KR3C1}$$ $$(10)$$ K sets the pass band gain, fc is the cutoff frequency for the filter, FSF is a frequency scaling factor, and Q is the quality factor. $$FSF = \sqrt{Re^2 + |Im|^2} \text{ and } Q = \frac{\sqrt{Re^2 + |Im|^2}}{2Re}$$ (12) where Re is the real part, and Im is the imaginary part of the complex pole pair. Setting R2 = R, R3 = mR, C1 = C, and C2 = nC results in: $$FSF \times fc = \frac{1}{2\pi RC\sqrt{2\times mn}} \text{ and } Q = \frac{\sqrt{2\times mn}}{1+m(1+K)}$$ (13) Start by determining the ratios, m and n, required for the gain and Q of the filter type being designed, then select C and calculate R for the desired fc. ### 9.2.3 Application Curve Figure 42. Large-Signal Frequency Response Copyright © 2000–2015, Texas Instruments Incorporated Submit Documentation Feedback ### 10 Power Supply Recommendations The THS413x device was designed to be operated on power supplies ranging from 2.5V to 15V. Single power supplies ranging from 5V to 30V can also be used. TI recommends using power-supply accuracy of 5%, or better. When operated on a board with high-speed digital signals, it is important to provide isolation between digital signal noise and the analog input pins. The THS413x is connected to power supplies through pin 3 ( $V_{CC_+}$ ) and pin 6 ( $V_{CC_-}$ ). Each supply pin should be decoupled to GND as close to the device as possible with a low-inductance, surface-mount ceramic capacitor of approximately 10 nF. When vias are used to connect the bypass capacitors to a ground plane the vias should be configured for minimal parasitic inductance. One method of reducing via inductance is to use multiple vias. For broadband systems, two capacitors per supply pin are advised. To avoid undesirable signal transients, the THS413x device should not be powered on with large inputs signals present. Careful planning of system power on sequencing is especially important to avoid damage to ADC inputs when an ADC is used in the application. ### 11 Layout ### 11.1 Layout Guidelines To achieve the levels of high-frequency performance of the THS413x device, follow proper printed-circuit board (PCB) high-frequency design techniques. A general set of guidelines is given below. In addition, a THS413x device evaluation board is available to use as a guide for layout or for evaluating the device performance. - Ground planes—It is highly recommended that a ground plane be used on the board to provide all components with a low inductive ground connection. However, in the areas of the amplifier inputs and output, the ground plane can be removed to minimize the stray capacitance. - Proper power-supply decoupling—Use a 6.8-µF tantalum capacitor in parallel with a 0.1-µF ceramic capacitor on each supply terminal. It may be possible to share the tantalum among several amplifiers depending on the application, but a 0.1-µF ceramic capacitor should always be used on the supply terminal of every amplifier. In addition, the 0.1-µF capacitor should be placed as close as possible to the supply terminal. As this distance increases, the inductance in the connecting trace makes the capacitor less effective. The designer should strive for distances of less than 0.1 inches between the device power terminals and the ceramic capacitors. - Sockets—Sockets are not recommended for high-speed operational amplifiers. The additional lead inductance in the socket pins often lead to stability problems. Surface-mount packages soldered directly to the printed-circuit board are the best implementation. - Short trace runs/compact part placements—Optimum high-frequency performance is achieved when stray series inductance has been minimized. To realize this, the circuit layout should be made as compact as possible, thereby minimizing the length of all trace runs. Particular attention should be paid to the inverting input of the amplifier. Its length should be kept as short as possible. This helps to minimize stray capacitance at the input of the amplifier. - Surface-mount passive components—Using surface-mount passive components is recommended for high-frequency amplifier circuits for several reasons. First, because of the extremely low lead inductance of surface-mount components, the problem with stray series inductance is greatly reduced. Second, the small size of surface-mount components naturally leads to a more compact layout thereby minimizing both stray inductance and capacitance. If leaded components are used, it is recommended that the lead lengths be kept as short as possible. ### 11.2 Layout Example Figure 43. THS413x EVM Top Layer ### **Layout Example (continued)** Figure 44. THS413x EVM Layer 3 ### 11.3 General PowerPAD Design Considerations The THS413x is available packaged in a thermally-enhanced DGN package, which is a member of the PowerPAD family of packages. This package is constructed using a downset leadframe upon which the die is mounted (see Figure 45a and Figure 45b). This arrangement results in the lead frame being exposed as a thermal pad on the underside of the package (see Figure 45c). Because this thermal pad has direct thermal contact with the die, excellent thermal performance can be achieved by providing a good thermal path away from the thermal pad. The PowerPAD package allows for both assembly and thermal management in one manufacturing operation. During the surface-mount solder operation (when the leads are being soldered), the thermal pad can also be soldered to a copper area underneath the package. Through the use of thermal paths within this copper area, heat can be conducted away from the package into either a ground plane or other heat dissipating device. The PowerPAD package represents a breakthrough in combining the small area and ease of assembly of the surface mount with the previously awkward mechanical methods of heatsinking. More complete details of the PowerPAD installation process and thermal management techniques can be found in the Texas Instruments Technical Brief, (*PowerPAD Thermally-Enhanced Package*, SLMA002). This document can be found on the TI website (www.ti.com) by searching on the key word PowerPAD. The document can also be ordered through your local TI sales office. Refer to SLMA002 when ordering. Submit Documentation Feedback ### **General PowerPAD Design Considerations (continued)** A. The thermal pad (PowerPAD) is electrically isolated from all other pins and can be connected to any potential from $V_{CC_{-}}$ to $V_{CC_{+}}$ . Typically, the thermal pad is connected to the ground plane because this plane tends to physically be the largest and is able to dissipate the most amount of heat. Figure 45. Views of Thermally-Enhanced DGN Package ### 12 Device and Documentation Support ### 12.1 Documentation Support ### 12.1.1 Related Documentation EVM User's Guide for High-Speed Fully-Differential Amplifier, SLOU101 ### 12.2 Related Links The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy. **Table 4. Related Links** | PARTS | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY | | |---------|----------------|--------------|---------------------|---------------------|---------------------|--| | THS4130 | Click here | Click here | Click here | Click here | Click here | | | THS4131 | Click here | Click here | Click here | Click here | Click here | | ### 12.3 Community Resources The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. **Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support. ### 12.4 Trademarks PowerPAD, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners. ### 12.5 Electrostatic Discharge Caution These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. ### 12.6 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. ### 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. 6-Feb-2020 ### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead/Ball Finish (6) | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|----------------------------|----------------------|--------------------|--------------|-------------------------|---------| | THS4130CD | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | NIPDAU | Level-1-260C-UNLIM | 0 to 70 | 4130C | Sample | | THS4130CDG4 | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | NIPDAU | Level-1-260C-UNLIM | 0 to 70 | 4130C | Sample | | THS4130CDGK | ACTIVE | VSSOP | DGK | 8 | 80 | Green (RoHS<br>& no Sb/Br) | Call TI NIPDAU | Level-1-260C-UNLIM | 0 to 70 | ATP | Sample | | THS4130CDGN | ACTIVE | HVSSOP | DGN | 8 | 80 | Green (RoHS<br>& no Sb/Br) | NIPDAU NIPDAUAG | Level-1-260C-UNLIM | 0 to 70 | AOB | Sample | | THS4130CDGNR | ACTIVE | HVSSOP | DGN | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | NIPDAU NIPDAUAG | Level-1-260C-UNLIM | 0 to 70 | AOB | Sample | | THS4130CDGNRG4 | ACTIVE | HVSSOP | DGN | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | NIPDAUAG | Level-1-260C-UNLIM | 0 to 70 | AOB | Sample | | THS4130ID | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | 4130I | Sample | | THS4130IDGK | ACTIVE | VSSOP | DGK | 8 | 80 | Green (RoHS<br>& no Sb/Br) | Call TI NIPDAU | Level-1-260C-UNLIM | -40 to 85 | ASO | Sample | | THS4130IDGKG4 | ACTIVE | VSSOP | DGK | 8 | 80 | Green (RoHS<br>& no Sb/Br) | Call TI | Level-1-260C-UNLIM | -40 to 85 | ASO | Sample | | THS4130IDGKR | ACTIVE | VSSOP | DGK | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | Call TI NIPDAU | Level-1-260C-UNLIM | -40 to 85 | ASO | Sample | | THS4130IDGN | ACTIVE | HVSSOP | DGN | 8 | 80 | Green (RoHS<br>& no Sb/Br) | NIPDAU NIPDAUAG | Level-1-260C-UNLIM | -40 to 85 | AOC | Sample | | THS4130IDGNR | ACTIVE | HVSSOP | DGN | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | NIPDAU NIPDAUAG | Level-1-260C-UNLIM | -40 to 85 | AOC | Sample | | THS4130IDGNRG4 | ACTIVE | HVSSOP | DGN | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | NIPDAUAG | Level-1-260C-UNLIM | -40 to 85 | AOC | Sample | | THS4130IDR | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | 4130I | Sample | | THS4130IDRG4 | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | 4130I | Sample | | THS4131CD | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | NIPDAU | Level-1-260C-UNLIM | 0 to 70 | 4131C | Sample | | THS4131CDG4 | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | NIPDAU | Level-1-260C-UNLIM | 0 to 70 | 4131C | Sample | www.ti.com 6-Feb-2020 | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|----------------------------|-------------------|--------------------|--------------|----------------------|---------| | THS4131CDGK | ACTIVE | VSSOP | DGK | 8 | 80 | Green (RoHS<br>& no Sb/Br) | Call TI NIPDAU | Level-1-260C-UNLIM | 0 to 70 | ATQ | Samples | | THS4131CDGKG4 | ACTIVE | VSSOP | DGK | 8 | 80 | Green (RoHS<br>& no Sb/Br) | Call TI | Level-1-260C-UNLIM | 0 to 70 | ATQ | Samples | | THS4131CDGKR | ACTIVE | VSSOP | DGK | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | Call TI NIPDAU | Level-1-260C-UNLIM | 0 to 70 | ATQ | Samples | | THS4131CDGN | ACTIVE | HVSSOP | DGN | 8 | 80 | Green (RoHS<br>& no Sb/Br) | NIPDAU NIPDAUAG | Level-1-260C-UNLIM | 0 to 70 | AOD | Samples | | THS4131CDGNG4 | ACTIVE | HVSSOP | DGN | 8 | 80 | Green (RoHS<br>& no Sb/Br) | NIPDAUAG | Level-1-260C-UNLIM | 0 to 70 | AOD | Samples | | THS4131CDGNR | ACTIVE | HVSSOP | DGN | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | NIPDAU NIPDAUAG | Level-1-260C-UNLIM | 0 to 70 | AOD | Samples | | THS4131CDGNRG4 | ACTIVE | HVSSOP | DGN | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | NIPDAUAG | Level-1-260C-UNLIM | 0 to 70 | AOD | Samples | | THS4131CDR | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | NIPDAU | Level-1-260C-UNLIM | 0 to 70 | 4131C | Samples | | THS4131ID | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | 41311 | Samples | | THS4131IDG4 | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | 41311 | Samples | | THS4131IDGK | ACTIVE | VSSOP | DGK | 8 | 80 | Green (RoHS<br>& no Sb/Br) | Call TI NIPDAU | Level-1-260C-UNLIM | -40 to 85 | ASP | Samples | | THS4131IDGKG4 | ACTIVE | VSSOP | DGK | 8 | 80 | Green (RoHS<br>& no Sb/Br) | Call TI | Level-1-260C-UNLIM | -40 to 85 | ASP | Samples | | THS4131IDGKR | ACTIVE | VSSOP | DGK | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | ASP | Samples | | THS4131IDGN | ACTIVE | HVSSOP | DGN | 8 | 80 | Green (RoHS<br>& no Sb/Br) | NIPDAU NIPDAUAG | Level-1-260C-UNLIM | -40 to 85 | AOE | Samples | | THS4131IDGNG4 | ACTIVE | HVSSOP | DGN | 8 | 80 | Green (RoHS<br>& no Sb/Br) | NIPDAUAG | Level-1-260C-UNLIM | -40 to 85 | AOE | Samples | | THS4131IDGNR | ACTIVE | HVSSOP | DGN | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | NIPDAU NIPDAUAG | Level-1-260C-UNLIM | -40 to 85 | AOE | Samples | | THS4131IDR | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | 41311 | Samples | <sup>(1)</sup> The marketing status values are defined as follows: ### PACKAGE OPTION ADDENDUM 6-Feb-2020 ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. ### PACKAGE MATERIALS INFORMATION www.ti.com 6-Sep-2019 ### TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE ### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | THS4130CDGNR | HVSSOP | DGN | 8 | 2500 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | | THS4130IDGKR | VSSOP | DGK | 8 | 2500 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | | THS4130IDGNR | HVSSOP | DGN | 8 | 2500 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | | THS4130IDR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | THS4131CDGKR | VSSOP | DGK | 8 | 2500 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | | THS4131CDGNR | HVSSOP | DGN | 8 | 2500 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | | THS4131CDR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | THS4131IDGKR | VSSOP | DGK | 8 | 2500 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | | THS4131IDGNR | HVSSOP | DGN | 8 | 2500 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | | THS4131IDR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | www.ti.com 6-Sep-2019 \*All dimensions are nominal | All difficultions are norminal | | | | | | | | |--------------------------------|--------------|-----------------|------|------|-------------|------------|-------------| | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | THS4130CDGNR | HVSSOP | DGN | 8 | 2500 | 364.0 | 364.0 | 27.0 | | THS4130IDGKR | VSSOP | DGK | 8 | 2500 | 358.0 | 335.0 | 35.0 | | THS4130IDGNR | HVSSOP | DGN | 8 | 2500 | 364.0 | 364.0 | 27.0 | | THS4130IDR | SOIC | D | 8 | 2500 | 350.0 | 350.0 | 43.0 | | THS4131CDGKR | VSSOP | DGK | 8 | 2500 | 358.0 | 335.0 | 35.0 | | THS4131CDGNR | HVSSOP | DGN | 8 | 2500 | 364.0 | 364.0 | 27.0 | | THS4131CDR | SOIC | D | 8 | 2500 | 350.0 | 350.0 | 43.0 | | THS4131IDGKR | VSSOP | DGK | 8 | 2500 | 358.0 | 335.0 | 35.0 | | THS4131IDGNR | HVSSOP | DGN | 8 | 2500 | 364.0 | 364.0 | 27.0 | | THS4131IDR | SOIC | D | 8 | 2500 | 350.0 | 350.0 | 43.0 | # DGK (S-PDSO-G8) # PLASTIC SMALL-OUTLINE PACKAGE NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end. - Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side. - E. Falls within JEDEC MO-187 variation AA, except interlead flash. # DGK (S-PDSO-G8) ### PLASTIC SMALL OUTLINE PACKAGE ### NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. DGN (S-PDSO-G8) ### PowerPAD™ PLASTIC SMALL OUTLINE NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="https://www.ti.com">www.ti.com</a>. - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. - F. Falls within JEDEC MO-187 variation AA-T ### PowerPAD is a trademark of Texas Instruments. # $\textbf{PowerPAD}^{^{\text{\tiny{TM}}}}\,\textbf{VSSOP - 1.1 mm max height}$ SMALL OUTLINE PACKAGE ### NOTES: PowerPAD is a trademark of Texas Instruments. - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-187. SMALL OUTLINE PACKAGE ### NOTES: (continued) - 6. Publication IPC-7351 may have alternate designs. - 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. - 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. - 9. Size of metal pad may vary due to creepage requirement. SMALL OUTLINE PACKAGE NOTES: (continued) - 10. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 11. Board assembly site may have different recommendations for stencil design. # $\textbf{PowerPAD}^{^{\text{\tiny{TM}}}}\,\textbf{VSSOP - 1.1 mm max height}$ SMALL OUTLINE PACKAGE ### NOTES: PowerPAD is a trademark of Texas Instruments. - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-187. SMALL OUTLINE PACKAGE NOTES: (continued) - 6. Publication IPC-7351 may have alternate designs. - 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. - 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. - 9. Size of metal pad may vary due to creepage requirement. SMALL OUTLINE PACKAGE NOTES: (continued) - 10. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 11. Board assembly site may have different recommendations for stencil design. SMALL OUTLINE INTEGRATED CIRCUIT ### NOTES: - 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side. - 4. This dimension does not include interlead flash. - 5. Reference JEDEC registration MS-012, variation AA. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. ### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated