SLSS003 - SEPTEMBER 1983 - REVISED MARCH 1988

- Designed for Use With the TL851 in Sonar Ranging Modules Like the SN28827
- Digitally Controlled Variable-Gain Variable-Bandwidth Amplifier
- Operational Frequency Range of 20 kHz to 90 kHz
- TTL-Compatible
- Operates From Power Sources of 4.5 V to 6.8 V
- Interfaces to Electrostatic or Piezoelectric Transducers
- Overall Gain Adjustable With One External Resistor



**N PACKAGE** 

NC - No internal connection

#### description

The TL852 is an economical sonar ranging receiver integrated circuit for use with the TL851 control integrated circuit. A minimum of external components is required for operation, and this amplifier easily interfaces to Polaroid's 50-kHz electrostatic transducer. An external 68-k $\Omega$  ±5% resistor from BIAS to GND provides the internal biasing reference. Amplifier gain can be set with a resistor from G1IN to GADJ. Required amplifier gain will vary for different applications. Using the detect-level measurement circuit of Figure 1, a nominal peak-to-peak value of 230 mV input during gain step 2 is recommended for most applications. For reliable operation, a level no lower than 50 mV should be used. The recommended detect level of 230 mV can be obtained for most amplifiers with an R1 value between 5 k $\Omega$  and 20 k $\Omega$ 

Digital control of amplifier gain is provided with gain control inputs GCA, GCB, GCC, and GCD. These inputs must be driven synchronously (all inputs stable within 0.1  $\mu$ s) to avoid false receive output signals due to invalid logic counts. This can be done easily with the TL851 control integrated circuit. A plot showing relative gain for the various gain steps versus time can be seen in Figure 2. To dampen ringing of the 50-kHz electrostatic transducer, a 5-k $\Omega$  resistor from G1IN to XIN is recommended.

An external parallel combination of inductance and capacitance between LC and  $V_{CC}$  provides an amplifier with an externally controlled gain and Q. This not only allows control of gain to compensate for attenuation of signal with distance, but also maximizes noise and sidelobe rejection. Care must be taken to accurately tune the L-C combination at operating frequency or gain and Q will be greatly reduced at higher gain steps.

AC coupling between stages of the amplifier is accomplished with a 0.01-mF capacitor for proper biasing.

The receive output is normally held at a low level by an internal 1- $\mu$ A current source. When an input of sufficient amplitude is received, the output is driven alternately by the 1- $\mu$ A discharge current and a 50- $\mu$ A charging current. A 1000-pF capacitor is required from REC to GND to integrate the received signal so that one or two noise pulses will not be recognized.

XIN provides clamping for the transformer secondary when used for transducer transmit drive as shown in Figure 4 of the SN28827 data sheet.

The TL852 is characterized for operation from 0°C to 40°C.



### functional block diagram



## schematic of gain control inputs





SLSS003 - SEPTEMBER 1983 - REVISED MARCH 1988

### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Voltage at any pin with respect to GND                                            | - 0.5 V   | to 7 V |
|-----------------------------------------------------------------------------------|-----------|--------|
| Voltage at any pin with respect to V <sub>CC</sub>                                | – 7 V to  | 0.5 V  |
| XIN input current (50% duty cycle)                                                | ±         | 60 mA  |
| Continuous power dissipation at (or below) 25°C free-air temperature (see Note 1) | 115       | 50 mW  |
| Operating free-air temperature range                                              | - 40°C to | o 85°C |
| Storage temperature range –                                                       | 65°C to   | 150°C  |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds                      |           | 260°C  |

<sup>†</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond those indicated in the recommended operating conditions section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTE 1: For operation above 25°C, derate linearly at the rate of 9.2 mW/°C.

### recommended operating conditions

|                                                |                                                       | MIN | MAX | UNIT |
|------------------------------------------------|-------------------------------------------------------|-----|-----|------|
| Supply voltage, V <sub>CC</sub>                |                                                       | 4.5 | 6.8 | V    |
| High-level input voltage, VIH                  | 004 000 000 000                                       | 2.1 |     | .,   |
| Low-level input voltage, V <sub>IL</sub>       | vel input voltage, V <sub>IL</sub> GCA, GCB, GCC, GCD |     | 0.6 | V    |
| Bias resistor between BIAS and GND             |                                                       | 64  | 72  | kΩ   |
| Operating free-air temperature, T <sub>A</sub> |                                                       | 0   | 40  | °C   |

# electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

| PARAMETER                                                           | TEST CONI                      | DITIONS                | MIN TYP | <b>MAX</b> | UNIT |
|---------------------------------------------------------------------|--------------------------------|------------------------|---------|------------|------|
| I A I A A A A A A A A A A A A A A A A A                             | $I_I = 40 \text{ mA}$          |                        |         | 2.5        | .,   |
| Input clamp voltage at XIN                                          | $I_{I} = -40 \text{ mA}$       |                        |         | - 1.5      | V    |
| Open-circuit input voltage at GCA, GCB, GCC, GCD                    | $V_{CC} = 5 V$                 | I <sub>I</sub> = 0     | 2.5     | 5          | V    |
| High-level input current, I <sub>IH</sub> , into GCA, GCB, GCC, GCD | $V_{CC} = 5 V$                 | V <sub>IH</sub> = 2 V  | - 0.9   | 5          | mA   |
| Low-level input current, I <sub>IL</sub> , into GCA, GCB, GCC, GCD  | $V_{CC} = 5 V$                 | V <sub>IL</sub> = 0    |         | - 3        | mA   |
| B                                                                   | $I_{G2IN} = -100 \mu\text{A},$ | V <sub>O</sub> = 0.3 V |         | 1          |      |
| Raceive output current                                              | $I_{G2IN} = 100 \mu\text{A},$  | V <sub>O</sub> = 0.1 V | - 50    | )          | μΑ   |
| Supply current, I <sub>CC</sub>                                     |                                |                        |         | 45         | mA   |

<sup>‡</sup> Typical values are at  $V_{CC} = 5 \text{ V}$  and  $T_A = 25^{\circ}\text{C}$ .



#### **APPLICATION INFORMATION**

### detect level versus gain step

Detect level is measured by applying a 15-cycle burst of 49.4 kHz square wave just after the beginning of the gain step to be tested. The least burst amplitude that makes REC reach the trip level is defined to be the detect level. System gain is then inversely proportional to detect level. See the test circuit in Figure 1.





Figure 1. Detect-Level Measurement Circuit and Waveforms

### **APPLICATION INFORMATION**

### **GAIN STEP TABLE**

| GCD | GCC | GCB | GCA | STEP<br>NUMBER |
|-----|-----|-----|-----|----------------|
| L   | L   | L   | L   | 0              |
| L   | L   | L   | Н   | 1              |
| L   | L   | Н   | L   | 2              |
| L   | L   | Н   | Н   | 3              |
| L   | Н   | L   | L   | 4              |
| L   | Н   | L   | Н   | 5              |
| L   | Н   | Н   | L   | 6              |
| L   | Н   | Н   | Н   | 7              |
| Н   | L   | L   | L   | 8              |
| Н   | L   | L   | Н   | 9              |
| Н   | L   | Н   | L   | 10             |
| Н   | L   | Н   | Н   | 11             |

### **Receiver Gain**





Figure 2





6-Feb-2020

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing |    | Package<br>Qty | Eco Plan                   | Lead/Ball Finish (6) | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|----|----------------|----------------------------|----------------------|--------------------|--------------|-------------------------|---------|
| TL852CDR         | ACTIVE | SOIC         | D                  | 16 | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAU               | Level-1-260C-UNLIM |              | TL852C                  | Samples |
| TL852CN          | ACTIVE | PDIP         | N                  | 16 | 25             | Green (RoHS<br>& no Sb/Br) | NIPDAU               | N / A for Pkg Type |              | TL852CN                 | Samples |
| TL852CN          | ACTIVE | PDIP         | N                  | 16 | 25             | Green (RoHS<br>& no Sb/Br) | NIPDAU               | N / A for Pkg Type |              | TL852CN                 | Samples |
| TL852CNE4        | ACTIVE | PDIP         | N                  | 16 | 25             | Green (RoHS<br>& no Sb/Br) | NIPDAU               | N / A for Pkg Type |              | TL852CN                 | Samples |
| TL852CNE4        | ACTIVE | PDIP         | N                  | 16 | 25             | Green (RoHS<br>& no Sb/Br) | NIPDAU               | N / A for Pkg Type |              | TL852CN                 | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: Til defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.



### **PACKAGE OPTION ADDENDUM**

6-Feb-2020

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

### PACKAGE MATERIALS INFORMATION

www.ti.com 26-Feb-2019

### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device   | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TL852CDR | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |

www.ti.com 26-Feb-2019



#### \*All dimensions are nominal

| Device   | Package Type | ge Type Package Drawing |    | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|----------|--------------|-------------------------|----|------|-------------|------------|-------------|--|
| TL852CDR | SOIC         | D                       | 16 | 2500 | 350.0       | 350.0      | 43.0        |  |

# N (R-PDIP-T\*\*)

### PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



# D (R-PDS0-G16)

### PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



# D (R-PDSO-G16)

## PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated