SLLS295A – APRIL 1998 – REVISED DECEMBER 1999

- Meets or Exceeds the Requirements of TIA/EIA-422-B, TIA/EIA-485-A, and ITU Recommendations V.11 and X.27
- Recommended for PROFIBUS Applications
- Operates at Data Rates up to 35 MBaud
- Operating Temperature Range ...-25°C to 85°C
- Designed for Multipoint Transmission on Long Bus Lines in Noisy Environments
- Low Supply-Current Requirement ... 30 mA Max
- Wide Positive and Negative Input/Output Bus-Voltage Ranges
- Thermal-Shutdown Protection
- Driver Positive- and Negative-Current Limiting
- Receiver Input Hysteresis
- Glitch-Free Power-Up and Power-Down Protection
- Receiver Open-Circuit Fail-Safe Design
- Package Options Include Plastic Small-Outline (D) Package and (P) DIPs

#### description

The SN65ALS1176 differential bus transceiver is designed for bidirectional data communication on multipoint bus transmission lines. It is designed for balanced transmission lines and meets TIA/EIA-422-B, TIA/EIA-485-A, and ITU Recommendations V.11 and X.27.

The SN65ALS1176 combines a 3-state differential line driver and a differential input line receiver, both of which operate from a single 5-V power supply. The driver and receiver have active-high and active-low enables, respectively, that can be connected together externally to function as a direction control. The driver differential outputs and the receiver differential inputs are connected internally to form a differential input/output (I/O) bus port that is designed to offer minimum loading to the bus when the driver is disabled or  $V_{CC} = 0$ . This port features wide positive and negative common-mode voltage ranges, making the device suitable for party-line applications.

The SN65ALS1176 is characterized for operation from -25°C to 85°C.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.





<sup>†</sup> The D package is available taped and reeled. Add the suffix R to the device type (e.g., SN65ALS1176DR).

Copyright © 1999, Texas Instruments Incorporated

SLLS295A - APRIL 1998 - REVISED DECEMBER 1999

#### **Function Tables**

| DRIVERS |        |      |      |  |  |  |  |  |  |
|---------|--------|------|------|--|--|--|--|--|--|
| INPUT   | ENABLE | OUTI | PUTS |  |  |  |  |  |  |
| D       | DE     | Α    | В    |  |  |  |  |  |  |
| Н       | Н      | Н    | L    |  |  |  |  |  |  |
| L       | н      | L    | н    |  |  |  |  |  |  |
| Х       | L      | Z    | Z    |  |  |  |  |  |  |

#### RECEIVER

| DIFFERENTIAL INPUTS<br>A-B | ENABLE<br>RE | OUTPUT<br>R |
|----------------------------|--------------|-------------|
| $V_{ID} \ge 0.2 V$         | L            | Н           |
| $-0.2 V < V_{ID} < 0.2 V$  | L            | ?           |
| $V_{ID} \leq -0.2 V$       | L            | L           |
| Х                          | н            | Z           |
| Inputs open                | L            | н           |

H = high level, L = low level, X = irrelevant,

? = Indeterminate, Z = high impedance (off)

logic symbol<sup>†</sup>



<sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

## logic diagram (positive logic)





SLLS295A - APRIL 1998 - REVISED DECEMBER 1999



#### schematics of inputs and outputs

#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage, V <sub>CC</sub> (see Note 1)                     |     |
|------------------------------------------------------------------|-----|
| Voltage range at any bus terminal                                |     |
| Enable input voltage, V <sub>1</sub>                             |     |
| Package thermal impedance, $\theta_{JA}$ (see Note 2): D package |     |
| P package                                                        |     |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds     |     |
| Storage temperature range, T <sub>stg</sub> –65°C to 150         | )°C |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. All voltage values, except differential I/O bus voltage, are with respect to network ground terminal.

2. The package thermal impedance is calculated in accordance with JESD 51.

#### recommended operating conditions

|                                                                                                      |               | MIN | NOM  | MAX  | UNIT |
|------------------------------------------------------------------------------------------------------|---------------|-----|------|------|------|
| Supply voltage, V <sub>CC</sub>                                                                      | 4.75          | 5   | 5.25 | V    |      |
| Insuit valence at any hue terminal (concretably or common mode) V( or V(c                            |               |     | 12   | V    |      |
| Input voltage at any bus terminal (separately or common mode), $V_{I}$ or $V_{IC}$                   |               |     |      | -7   | v    |
| High-level input voltage, VIH                                                                        | D, DE, and RE | 2   |      |      | V    |
| Low-level input voltage, VIL                                                                         | D, DE, and RE |     |      | 0.8  | V    |
| Differential input voltage, VID (see Note 3)                                                         |               |     |      | ±12  | V    |
|                                                                                                      | Driver        |     |      | -60  | mA   |
| ifferential input voltage, V <sub>ID</sub> (see Note 3)<br>igh-level output current, I <sub>OH</sub> | Receiver      |     |      | -400 | μA   |
|                                                                                                      | Driver        |     |      | 60   | A    |
| Low-level output current, IOL                                                                        | Receiver      |     |      | 8    | mA   |
| Operating free-air temperature, T <sub>A</sub>                                                       |               | -25 |      | 85   | °C   |

NOTE 3: Differential input/output bus voltage is measured at the noninverting terminal A with respect to the inverting terminal B.



SLLS295A - APRIL 1998 - REVISED DECEMBER 1999

### DRIVER SECTION

# electrical characteristics over recommended ranges of supply voltage and operating free-air temperature range (unless otherwise noted)

|                   | PARAMETER                                          | TEST CON                                           | DITIONS <sup>†</sup>  | MIN       | TYP‡  | MAX     | UNIT |
|-------------------|----------------------------------------------------|----------------------------------------------------|-----------------------|-----------|-------|---------|------|
| VIK               | Input clamp voltage                                | lı = – 18 mA                                       |                       |           |       | -1.5    | V    |
| VO                | Output voltage                                     | IO = 0                                             |                       | 0         |       | 6       | V    |
| VOD1              | Differential output voltage                        | I <mark>O</mark> = 0                               |                       | 1.5       |       | 6       | V    |
| N/                |                                                    | R <sub>L</sub> = 100 Ω,                            | See Figure 1          | 1/2 VOD 1 | or 2§ |         | V    |
| IVOD2             | Differential output voltage                        | R <sub>L</sub> = 54 Ω,                             | See Figure 1          | 2.1       | 2.5   | 5       | V    |
| V <sub>OD3</sub>  | Differential output voltage                        | $V_{\text{test}} = -7 \text{ V to } 12 \text{ V},$ | See Figure 2          | 1.5       |       | 5       | V    |
| $\Delta  V_{OD} $ | Change in magnitude of differential output voltage |                                                    |                       |           |       | ±0.2    | V    |
| Voc               | Common-mode output voltage                         | $R_L = 54 \Omega \text{ or } 100 \Omega,$          | See Figure 1          |           |       | 3<br>-1 | V    |
| $\Delta  V_{OC} $ | Change in magnitude of common-mode output voltage¶ |                                                    |                       |           |       | ±0.2    | V    |
| 1-                |                                                    | Outputs disabled,                                  | V <sub>O</sub> = 12 V |           |       | 1       | mA   |
| 10                | Output current                                     | See Note 4                                         | $V_{O} = -7 V$        |           |       | -0.8    | mA   |
| Iн                | High-level input current                           | V <sub>I</sub> = 2.4 V                             |                       |           |       | 20      | μA   |
| Ι <sub>Ι</sub>    | Low-level input current                            | V <sub>I</sub> = 0.4 V                             |                       |           |       | -400    | μΑ   |
|                   |                                                    | $V_{O} = -4 V$                                     |                       |           |       | -250    |      |
| 1                 | Short circuit output ourroat#                      | $V_{O} = 0$                                        |                       |           |       | -150    | A    |
| los               | Short-circuit output current#                      | VO = VCC                                           |                       |           |       | 250     | mA   |
|                   |                                                    | V <sub>O</sub> = 8 V                               |                       |           |       | 250     |      |
| 100               | Supply ourrent                                     | No load                                            | Outputs enabled       |           | 23    | 30      | mA   |
| ICC               | Supply current                                     | NO IOAU                                            | Outputs disabled      |           | 19    | 26      | mA   |

<sup>†</sup> The power-off measurement in TIA/EIA-422-B applies to disabled outputs only and is not applied to combined inputs and outputs.

<sup>‡</sup> All typical values are at  $V_{CC} = 5$  V and  $T_A = 25^{\circ}C$ .

 $\$  The minimum V\_{OD2} with a 100- $\Omega$  load is either 1/2 V\_{OD1} or 2 V, whichever is greater.

 $\int \Delta |V_{OC}|$  and  $\Delta |V_{OC}|$  are the changes in magnitude of  $V_{OD}$  and  $V_{OC}$ , respectively, that occur when the input is changed from one logic state to the other.

<sup>#</sup>Duration of the short circuit should not exceed one second for this test.

NOTE 4: This applies for both power on and power off; refer to TIA/EIA-485-A for exact conditions. The TIA/EIA-422-B limit does not apply for a combined driver and receiver terminal.



SLLS295A - APRIL 1998 - REVISED DECEMBER 1999

#### switching characteristics over recommended ranges of supply voltage and operating free-air temperature range

|                    | PARAMETER                           | TEST CONDITIONS                                                                                 |    | MIN | түр† | MAX | UNIT |
|--------------------|-------------------------------------|-------------------------------------------------------------------------------------------------|----|-----|------|-----|------|
| td(OD)             | Differential output delay time      |                                                                                                 | _  |     |      | 15  | ns   |
| t <sub>sk(p)</sub> | Pulse skew <sup>‡</sup>             | $R_L = 54 \Omega$ , $C_L = 50 p$<br>See Figure 3                                                | F, |     | 0    | 2   | ns   |
| tt(OD)             | Differential output transition time |                                                                                                 |    |     | 8    |     | ns   |
| <sup>t</sup> PZH   | Output enable time to high level    | $R_L = 110 \Omega$ , $C_L = 50 p$<br>See Figure 4                                               | F, |     |      | 80  | ns   |
| <sup>t</sup> PZL   | Output enable time to low level     | $R_L = 110 \Omega$ , $C_L = 50 p$<br>See Figure 5                                               | F, |     |      | 30  | ns   |
| <sup>t</sup> PHZ   | Output disable time from high level | $R_L = 110 \Omega$ , $C_L = 50 p$<br>See Figure 4                                               | F, |     |      | 50  | ns   |
| <sup>t</sup> PLZ   | Output disable time from low level  | $\begin{array}{ll} R_{L} = 110 \; \Omega, & C_{L} = 50 \; p \\ \text{See Figure 5} \end{array}$ | F, |     |      | 30  | ns   |

<sup>†</sup> All typical values are at  $V_{CC}$  = 5 V,  $T_A$  = 25°C. <sup>‡</sup> Pulse skew is defined as the |t<sub>PLH</sub> - t<sub>PHL</sub>| of each channel of the same device.

|                      | OTINDOL EQUIVALENTO                     |                                                 |
|----------------------|-----------------------------------------|-------------------------------------------------|
| DATA-SHEET PARAMETER | TIA/EIA-422-B                           | TIA/EIA-485-A                                   |
| Vo                   | V <sub>oa</sub> , V <sub>ob</sub>       | V <sub>oa</sub> , V <sub>ob</sub>               |
| IVOD1                | Vo                                      | Vo                                              |
| VOD2                 | V <sub>t</sub> (R <sub>L</sub> = 100 Ω) | $V_t (R_L = 54 \Omega)$                         |
|                      | None                                    | V <sub>t</sub> (test termination measurement 2) |
| $\Delta  V_{OD} $    | $  V_t  -  \overline{V}_t  $            | $  V_t  -  \overline{V}_t  $                    |
| Voc                  | V <sub>os</sub>                         | V <sub>OS</sub>                                 |
| ∆  VOC               | $ V_{OS} - \overline{V}_{OS} $          | $ V_{OS} - \overline{V}_{OS} $                  |
| los                  | I <sub>sa</sub>  ,  I <sub>sb</sub>     | None                                            |
| IO                   | I <sub>xa</sub>  ,  I <sub>xb</sub>     | l <sub>ia</sub> , l <sub>ib</sub>               |

### SYMBOL EQUIVALENTS



SLLS295A - APRIL 1998 - REVISED DECEMBER 1999

### **RECEIVER SECTION**

# electrical characteristics over recommended ranges of common-mode input voltage, supply voltage, and operating free-air temperature range (unless otherwise noted)

|                  | PARAMETER                                                 | TEST CO                                                      | NDITIONS                   | MIN   | TYP <sup>†</sup> | MAX  | UNIT |
|------------------|-----------------------------------------------------------|--------------------------------------------------------------|----------------------------|-------|------------------|------|------|
| VIT+             | Positive-going input threshold voltage                    | tage $V_{O} = 2.7 \text{ V}, \qquad I_{O} = -0.4 \text{ mA}$ |                            |       |                  | 0.2  | V    |
| $V_{IT-}$        | Negative-going input threshold voltage                    | V <sub>O</sub> = 0.5 V,                                      | IO = 8 mA                  | -0.2‡ |                  |      | V    |
| V <sub>hys</sub> | Hysteresis voltage (V <sub>IT+</sub> – V <sub>IT</sub> _) |                                                              |                            |       | 60               |      | mV   |
| VIK              | Enable-input clamp voltage                                | l <sub>l</sub> = –18 mA                                      |                            |       |                  | -1.5 | V    |
| VOH              | High-level output voltage                                 | V <sub>ID</sub> = 200 mV,<br>See Figure 6                    | I <sub>OH</sub> = -400 μA, | 2.7   |                  |      | V    |
| VOL              | Low-level output voltage                                  | $V_{ID} = -200 \text{ mV},$<br>See Figure 6                  | I <sub>OL</sub> = 8 mA,    |       |                  | 0.45 | V    |
| IOZ              | High-impedance-state output current                       | $V_{O} = 0.4 \text{ V to } 2.4 \text{ V}$                    | /                          |       |                  | ±20  | μA   |
| V.               |                                                           | Other input = 0 V,                                           | V <sub>I</sub> = 12 V      |       |                  | 1    | mA   |
| ٧I               | Line input current                                        | See Note 5                                                   | $V_{I} = -7 V$             |       |                  | -0.8 | mA   |
| IIH              | High-level-enable input current                           | V <sub>IH</sub> = 2.7 V                                      |                            |       |                  | 20   | μA   |
| ۱ <sub>IL</sub>  | Low-level-enable input current                            | V <sub>IL</sub> = 0.4 V                                      |                            |       |                  | -100 | μA   |
| rı               | Input resistance                                          |                                                              |                            | 12    | 20               |      | kΩ   |
| los              | Short-circuit output current                              | V <sub>ID</sub> = 200 mV,                                    | VO = 0                     | -15   |                  | -85  | mA   |
|                  | Supply ourrent                                            | No load                                                      | Outputs enabled            |       | 23               | 30   | mA   |
| ICC              | Supply current                                            | INO IDad                                                     | Outputs disabled           |       | 19               | 26   | ШA   |

<sup>†</sup> All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

<sup>‡</sup> The algebraic convention, in which the less positive (more negative) limit is designated minimum, is used in this data sheet for common-mode input voltage and threshold voltage levels only.

NOTE 5: This applies for both power on and power off. Refer to TIA/EIA-485-A for exact conditions.

# switching characteristics over recommended ranges of supply voltage and operating free-air temperature range

|                    | PARAMETER                           | TEST CONI                                    | DITIONS      | MIN | TYP† | MAX | UNIT |
|--------------------|-------------------------------------|----------------------------------------------|--------------|-----|------|-----|------|
| t <sub>pd</sub>    | Propagation time                    | $V_{ID} = -1.5 \text{ V to } 1.5 \text{ V},$ | CL = 15 pF,  |     |      | 25  | ns   |
| <sup>t</sup> sk(p) | Pulse skew§                         | See Figure 7                                 |              |     | 0    | 2   | ns   |
| <sup>t</sup> PZH   | Output enable time to high level    |                                              |              |     | 11   | 18  | ns   |
| <sup>t</sup> PZL   | Output enable time to low level     |                                              | See Figure 8 |     | 11   | 18  | ns   |
| <sup>t</sup> PHZ   | Output disable time from high level | C <sub>L</sub> = 15 pF,                      |              |     |      | 50  | ns   |
| <sup>t</sup> PLZ   | Output disable time from low level  |                                              |              |     |      | 30  | ns   |

<sup>†</sup> All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

§ Pulse skew is defined as the |tPLH - tPHL| of each channel of the same device.



SLLS295A - APRIL 1998 - REVISED DECEMBER 1999

#### PARAMETER MEASUREMENT INFORMATION



Figure 1. Driver V<sub>OD2</sub> and V<sub>OC</sub> Test Circuit



Figure 2. Driver V<sub>OD3</sub> Test Circuit



- NOTES: A. C<sub>L</sub> includes probe and jig capacitance.
  - B. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, 50% duty cycle, t<sub>r</sub>  $\leq$  6 ns, t<sub>f</sub>  $\leq$  8 ns, t<sub>f</sub>  $\leq$  8
  - C.  $t_d(OD) = t_d(ODH)$  or  $t_d(ODL)$

#### Figure 3. Driver Differential-Output Delay and Transition Times



SLLS295A - APRIL 1998 - REVISED DECEMBER 1999



- NOTES: A. Cl includes probe and jig capacitance.
  - B. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, 50% duty cycle, t<sub>f</sub>  $\leq$  6 ns, t<sub>f</sub>  $\leq$  6 ns, Z<sub>Q</sub> = 50  $\Omega$ .





- NOTES: A. CL includes probe and jig capacitance.
  - B. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, 50% duty cycle, t<sub>f</sub>  $\leq$  6 ns, t<sub>f</sub>  $\leq$  6 ns, Z<sub>O</sub> = 50  $\Omega$ .

#### Figure 5. Driver Enable and Disable Times



SLLS295A - APRIL 1998 - REVISED DECEMBER 1999

#### PARAMETER MEASUREMENT INFORMATION



Figure 6. Receiver  $V_{\mbox{OH}}$  and  $V_{\mbox{OL}}$  Test Circuit



- NOTES: A.  $C_{\mbox{L}}$  includes probe and jig capacitance.
  - B. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, 50% duty cycle, t<sub>f</sub>  $\leq$  6 ns, t<sub>f</sub>  $\leq$  6 ns, Z<sub>O</sub> = 50  $\Omega$ .
  - C.  $t_{pd} = t_{PLH} \text{ or } t_{PHL}$

#### Figure 7. Receiver Propagation-Delay Times



SLLS295A - APRIL 1998 - REVISED DECEMBER 1999



NOTES: A. CL includes probe and jig capacitance.

B. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, 50% duty cycle, t<sub>f</sub>  $\leq$  6 ns, t<sub>f</sub>  $\leq$  6 ns, Z<sub>O</sub> = 50  $\Omega$ .

#### Figure 8. Receiver Output Enable and Disable Times



SLLS295A – APRIL 1998 – REVISED DECEMBER 1999

**APPLICATION INFORMATION** 



NOTE A: The line should terminate at both ends in its characteristic impedance (R<sub>T</sub> = Z<sub>O</sub>). Stub lengths off the main line should be kept as short as possible.

Figure 9. Typical Application Circuit





6-Feb-2020

## PACKAGING INFORMATION

| Orderable Device |        | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing            |      | QUY            | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| SN65ALS1176D     | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -25 to 85    | 6A1176         | Samples |
| SN65ALS1176DR    | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -25 to 85    | 6A1176         | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com

PACKAGE OPTION ADDENDUM

6-Feb-2020

TEXAS INSTRUMENTS www.ti.com

### TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |  |
|-----------------------------|--|
|-----------------------------|--|

| Device        |      | Package<br>Drawing |   |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|------|--------------------|---|------|--------------------------|--------------------------|---------|---------|---------|------------|-----------|------------------|
| SN65ALS1176DR | SOIC | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4     | 5.2     | 2.1     | 8.0        | 12.0      | Q1               |



## PACKAGE MATERIALS INFORMATION

19-Mar-2008



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN65ALS1176DR | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |

# D0008A



## **PACKAGE OUTLINE**

### SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



# D0008A

# **EXAMPLE BOARD LAYOUT**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## D0008A

# **EXAMPLE STENCIL DESIGN**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated