



Sample &

 $\frac{1}{2}$  Buy





**AL** 

Reference Design



### OPA316, OPA2316, OPA2316S, OPA4316

SBOS703F-APRIL 2014-REVISED OCTOBER 2016

# OPAx316 10-MHz, Low-Power, Low-Noise, RRIO, 1.8-V CMOS Operational Amplifier

#### <span id="page-0-1"></span>1 **Features**

- <span id="page-0-7"></span><span id="page-0-4"></span>Unity-Gain Bandwidth: 10 MHz
- Low  $I_{\Omega}$ : 400 µA/ch
- Wide Supply Range: 1.8 V to 5.5 V
- Low Noise: 11 nV/ $\sqrt{Hz}$  at 1 kHz
- Low Input Bias Current: ±5 pA
- Offset Voltage: ±0.5 mV
- Unity-Gain Stable
- Internal RFI-EMI Filter
- Shutdown Version: OPA2316S
- Extended Temperature Range: -40°C to +125°C

## <span id="page-0-2"></span>2 Applications

- **Battery-Powered Instruments:** 
	- Consumer, Industrial, Medical
	- Notebooks, Portable Media Players
- Sensor Signal Conditioning
- **Automotive Applications**
- **Barcode Scanners**
- **Active Filters**
- <span id="page-0-6"></span><span id="page-0-5"></span>Audio

## 3 Description

The OPAx316 family of single, dual, and quad operational amplifiers represents a new generation of general-purpose, low-power operational amplifiers. Featuring rail-to-rail input and output swings, low quiescent current (400 µA/ch typical) combined with a wide bandwidth of 10 MHz and very-low noise  $(11 \text{ nV}/\sqrt{\text{Hz}}$  at 1 kHz) makes this family attractive for a variety of applications that require a good balance between cost and performance. The low input bias current supports those operational amplifiers to be used in applications with  $M\Omega$  source impedances.

The robust design of the OPAx316 provide ease-ofuse to the circuit designer-a unity-gain stable, integrated RFI-EMI rejection filter, no phase reversal in overdrive condition, and high electrostatic discharge (ESD) protection (4-kV HBM).

These devices are optimized for low-voltage operation as low as 1.8 V ( $\pm$ 0.9 V) and up to 5.5 V (±2.75 V). This latest addition of low-voltage CMOS operational amplifiers, in conjunction with the OPAx313 and OPAx314 provide a family of bandwidth, noise, and power options to meet the needs of a wide variety of applications.



#### Device Information<sup>(1)</sup>

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### Low-Supply Current (400 µA/ch) for 10-MHz Bandwidth



Single-Pole, Low-Pass Filter

<span id="page-0-3"></span><span id="page-0-0"></span>



An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, AA intellectual property matters and other important disclaimers. PRODUCTION DATA.

SBOS703F –APRIL 2014–REVISED OCTOBER 2016 **[www.ti.com](http://www.ti.com)**







## <span id="page-1-0"></span>**4 Revision History**

2

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.









#### **[OPA316,](http://www.ti.com/product/opa316?qgpn=opa316) [OPA2316,](http://www.ti.com/product/opa2316?qgpn=opa2316) [OPA2316S](http://www.ti.com/product/opa2316s?qgpn=opa2316s), [OPA4316](http://www.ti.com/product/opa4316?qgpn=opa4316)**

**[www.ti.com](http://www.ti.com)** SBOS703F –APRIL 2014–REVISED OCTOBER 2016

## **Changes from Original (April 2014) to Revision A Page** • Changed status from preview to production .......................................................................................................................... [1](#page-0-7)

3

## <span id="page-3-0"></span>**5 Pin Configuration and Functions**



Pitch: 0.5 mm.

<span id="page-3-1"></span>Connect thermal pad to V–. Pad size: 2.00 mm × 1.20 mm.













4



#### **[OPA316,](http://www.ti.com/product/opa316?qgpn=opa316) [OPA2316,](http://www.ti.com/product/opa2316?qgpn=opa2316) [OPA2316S](http://www.ti.com/product/opa2316s?qgpn=opa2316s), [OPA4316](http://www.ti.com/product/opa4316?qgpn=opa4316)**

**[www.ti.com](http://www.ti.com)** SBOS703F –APRIL 2014–REVISED OCTOBER 2016



SBOS703F –APRIL 2014–REVISED OCTOBER 2016 **[www.ti.com](http://www.ti.com)**

### <span id="page-5-0"></span>**6 Specifications**

### <span id="page-5-1"></span>**6.1 Absolute Maximum Ratings**

over operating free-air temperature (unless otherwise noted)<sup>(1)</sup>



(1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

Input pins are diode-clamped to the power-supply rails. Current limit input signals that can swing more than 0.5 V beyond the supply rails to 10 mA or less.

(3) Short-circuit to ground, one amplifier per package.

### <span id="page-5-2"></span>**6.2 ESD Ratings**

over operating free-air temperature range (unless otherwise noted).



(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

 $(2)$  JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### <span id="page-5-3"></span>**6.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted).



### <span id="page-5-4"></span>**6.4 Thermal Information: OPA316**



(1) For more information about traditional and new thermal metrics, see *[Semiconductor](http://www.ti.com/lit/pdf/SPRA953) and IC Package Thermal Metrics* (SPRA953).

(2) The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a.

(3) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDECstandard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

(4) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.

The junction-to-top characterization parameter,  $\psi_{JT}$ , estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining  $R_{\theta J}A$ , using a procedure described in JESD51-2a (sections 6 and 7).

(6) The junction-to-board characterization parameter,  $\psi_{JB}$ , estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining  $R_{\theta JA}$ , using a procedure described in JESD51-2a (sections 6 and 7).

6

*Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SBOS703F&partnum=OPA316) Feedback* Copyright © 2014–2016, Texas Instruments Incorporated



**[www.ti.com](http://www.ti.com)** SBOS703F –APRIL 2014–REVISED OCTOBER 2016

### **Thermal Information: OPA316 (continued)**



(7) The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

### <span id="page-6-0"></span>**6.5 Thermal Information: OPA2316**

<span id="page-6-3"></span>

(1) For more information about traditional and new thermal metrics, see *[Semiconductor](http://www.ti.com/lit/pdf/SPRA953) and IC Package Thermal Metrics* (SPRA953).

(2) The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a.

(3) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDECstandard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

(4) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.

(5) The junction-to-top characterization parameter,  $\psi_{\text{JT}}$ , estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining  $R_{\theta$ JA, using a procedure described in JESD51-2a (sections 6 and 7).

(6) The junction-to-board characterization parameter,  $\psi_{JB}$ , estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining R<sub>0JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7).

(7) The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

### <span id="page-6-1"></span>**6.6 Thermal Information: OPA2316S**

<span id="page-6-2"></span>

(1) For more information about traditional and new thermal metrics, see *[Semiconductor](http://www.ti.com/lit/pdf/SPRA953) and IC Package Thermal Metrics* (SPRA953).

(2) The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a.

(3) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDECstandard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

(4) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.

(5) The junction-to-top characterization parameter,  $\psi_{\text{JT}}$ , estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining  $R_{\theta JA}$ , using a procedure described in JESD51-2a (sections 6 and 7).

(6) The junction-to-board characterization parameter,  $\psi_{JB}$ , estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining  $R_{0JA}$ , using a procedure described in JESD51-2a (sections 6 and 7).

(7) The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

#### **[OPA316](http://www.ti.com/product/opa316?qgpn=opa316), [OPA2316](http://www.ti.com/product/opa2316?qgpn=opa2316), [OPA2316S](http://www.ti.com/product/opa2316s?qgpn=opa2316s), [OPA4316](http://www.ti.com/product/opa4316?qgpn=opa4316)**

SBOS703F –APRIL 2014–REVISED OCTOBER 2016 **[www.ti.com](http://www.ti.com)**

## <span id="page-7-0"></span>**6.7 Thermal Information: OPA4316**



(1) For more information about traditional and new thermal metrics, see *[Semiconductor](http://www.ti.com/lit/pdf/SPRA953) and IC Package Thermal Metrics* (SPRA953).

(2) The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a.

(3) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDECstandard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

(4) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.

(5) The junction-to-top characterization parameter,  $\psi_{JT}$ , estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining  $R_{\theta JA}$ , using a procedure described in JESD51-2a (sections 6 and 7).

(6) The junction-to-board characterization parameter,  $\psi_{JB}$ , estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining  $R_{0JA}$ , using a procedure described in JESD51-2a (sections 6 and 7).

(7) The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

**STRUMENTS** 

**XAS** 

8

**[www.ti.com](http://www.ti.com)** SBOS703F –APRIL 2014–REVISED OCTOBER 2016

### <span id="page-8-0"></span>**6.8 Electrical Characteristics**

 $V_S$  (total supply voltage) = (V+) – (V–) = 1.8 V to 5.5 V.

at T<sub>A</sub> = 25°C, R<sub>L</sub> = 10 kΩ connected to V<sub>S</sub> / 2, V<sub>CM</sub> = V<sub>S</sub> / 2, and V<sub>OUT</sub> = V<sub>S</sub> / 2, unless otherwise noted.

<span id="page-8-1"></span>

<span id="page-8-2"></span>(1) Third-order filter; bandwidth = 80 kHz at  $-3$  dB.



### **Electrical Characteristics (continued)**

 $V_S$  (total supply voltage) =  $(V+) - (V-) = 1.8 V$  to 5.5 V.

at  $T_A = 25^{\circ}C$ ,  $R_L = 10$  kΩ connected to  $V_S / 2$ ,  $V_{CM} = V_S / 2$ , and  $V_{OUT} = V_S / 2$ , unless otherwise noted.



<span id="page-9-0"></span>(2) Ensured by design and characterization; not production tested.

(3) Enable time ( $t_{ON}$ ) and disable time ( $t_{OFF}$ ) are defined as the time interval between the 50% point of the signal applied to the  $\overline{SHDN}$  pin and the point at which the output voltage reaches the 10% (disable) or 90% (enable) level.

(4) Full shutdown refers to the dual OPA2316S having both channels A and B disabled (SHDN\_A = SHDN\_B =  $V_{S-}$ ). For partial shutdown, only one SHDN pin is exercised; in partial mode, the internal biasing and oscillator remain operational and the enable time is shorter.

*Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SBOS703F&partnum=OPA316) Feedback* Copyright © 2014–2016, Texas Instruments Incorporated



#### **6.9 Typical Characteristics**

at T<sub>A</sub> = 25°C, V<sub>S</sub> = 5.5 V, R<sub>L</sub> = 10 k $\Omega$  connected to V<sub>S</sub> / 2, V<sub>CM</sub> = V<sub>S</sub> / 2, and V<sub>OUT</sub> = V<sub>S</sub> / 2, unless otherwise noted.

<span id="page-10-1"></span><span id="page-10-0"></span>

#### **[OPA316](http://www.ti.com/product/opa316?qgpn=opa316), [OPA2316](http://www.ti.com/product/opa2316?qgpn=opa2316), [OPA2316S](http://www.ti.com/product/opa2316s?qgpn=opa2316s), [OPA4316](http://www.ti.com/product/opa4316?qgpn=opa4316)**

SBOS703F –APRIL 2014–REVISED OCTOBER 2016 **[www.ti.com](http://www.ti.com)**

#### **Typical Characteristics (continued)**





<span id="page-11-0"></span>*Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SBOS703F&partnum=OPA316) Feedback* Copyright © 2014–2016, Texas Instruments Incorporated

Product Folder Links: *[OPA316](http://www.ti.com/product/opa316?qgpn=opa316) [OPA2316](http://www.ti.com/product/opa2316?qgpn=opa2316) [OPA2316S](http://www.ti.com/product/opa2316s?qgpn=opa2316s) [OPA4316](http://www.ti.com/product/opa4316?qgpn=opa4316)*



#### **Typical Characteristics (continued)**



Copyright © 2014–2016, Texas Instruments Incorporated *Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SBOS703F&partnum=OPA316) Feedback*

#### **[OPA316](http://www.ti.com/product/opa316?qgpn=opa316), [OPA2316](http://www.ti.com/product/opa2316?qgpn=opa2316), [OPA2316S](http://www.ti.com/product/opa2316s?qgpn=opa2316s), [OPA4316](http://www.ti.com/product/opa4316?qgpn=opa4316)**

SBOS703F –APRIL 2014–REVISED OCTOBER 2016 **[www.ti.com](http://www.ti.com)**

### **Typical Characteristics (continued)**



<span id="page-13-0"></span>*Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SBOS703F&partnum=OPA316) Feedback* Copyright © 2014–2016, Texas Instruments Incorporated



### **Typical Characteristics (continued)**

at T<sub>A</sub> = 25°C, V<sub>S</sub> = 5.5 V, R<sub>L</sub> = 10 kΩ connected to V<sub>S</sub> / 2, V<sub>CM</sub> = V<sub>S</sub> / 2, and V<sub>OUT</sub> = V<sub>S</sub> / 2, unless otherwise noted.

<span id="page-14-0"></span>

#### **[OPA316](http://www.ti.com/product/opa316?qgpn=opa316), [OPA2316](http://www.ti.com/product/opa2316?qgpn=opa2316), [OPA2316S](http://www.ti.com/product/opa2316s?qgpn=opa2316s), [OPA4316](http://www.ti.com/product/opa4316?qgpn=opa4316)**

SBOS703F –APRIL 2014–REVISED OCTOBER 2016 **[www.ti.com](http://www.ti.com)**

#### **Typical Characteristics (continued)**





<span id="page-15-1"></span><span id="page-15-0"></span>*Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SBOS703F&partnum=OPA316) Feedback* Copyright © 2014–2016, Texas Instruments Incorporated

Product Folder Links: *[OPA316](http://www.ti.com/product/opa316?qgpn=opa316) [OPA2316](http://www.ti.com/product/opa2316?qgpn=opa2316) [OPA2316S](http://www.ti.com/product/opa2316s?qgpn=opa2316s) [OPA4316](http://www.ti.com/product/opa4316?qgpn=opa4316)*



## <span id="page-16-0"></span>**7 Detailed Description**

### <span id="page-16-1"></span>**7.1 Overview**

The OPA316 is a family of low-power, rail-to-rail input and output operational amplifiers. These devices operate from 1.8 V to 5.5 V, are unity-gain stable, and are suitable for a wide range of general-purpose applications. The class AB output stage is capable of driving less than or equal to 10-kΩ loads connected to any point between V+ and ground. The input common-mode voltage range includes both rails and allows the OPA316 series to be used in virtually any single-supply application. Rail-to-rail input and output swing significantly increases dynamic range, especially in low-supply applications, and makes them ideal for driving sampling analog-to-digital converters (ADCs).

The OPA316 family features 10-MHz bandwidth and 6-V/μs slew rate with only 400-μA supply current per channel, providing good ac performance at very-low power consumption. DC applications are well served with a very-low input noise voltage of 11 nV/√Hz at 1 kHz, low input bias current (5 pA), and an input offset voltage of 0.5 mV (typical).

### <span id="page-16-2"></span>**7.2 Functional Block Diagram**



### <span id="page-16-3"></span>**7.3 Feature Description**

### **7.3.1 Operating Voltage**

The OPAx316 operational amplifiers are fully specified and ensured for operation from 1.8 V to 5.5 V. In addition, many specifications apply from –40°C to +125°C. Parameters that vary significantly with operating voltages or temperature are illustrated in the *Typical [Characteristics](#page-10-0)* graphs.

### **7.3.2 Rail-to-Rail Input**

The input common-mode voltage range of the OPAx316 series extends 200 mV beyond the supply rails for supply voltages greater than 2.5 V. This performance is achieved with a complementary input stage: an Nchannel input differential pair in parallel with a P-channel differential pair, as shown in the *[Functional](#page-16-2) Block [Diagram](#page-16-2)*. The N-channel pair is active for input voltages close to the positive rail, typically (V+) – 1.4 V to 200 mV above the positive supply, whereas the P-channel pair is active for inputs from 200 mV below the negative

Copyright © 2014–2016, Texas Instruments Incorporated *Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SBOS703F&partnum=OPA316) Feedback*

#### **[OPA316](http://www.ti.com/product/opa316?qgpn=opa316), [OPA2316](http://www.ti.com/product/opa2316?qgpn=opa2316), [OPA2316S](http://www.ti.com/product/opa2316s?qgpn=opa2316s), [OPA4316](http://www.ti.com/product/opa4316?qgpn=opa4316)**

SBOS703F –APRIL 2014–REVISED OCTOBER 2016 **[www.ti.com](http://www.ti.com)**



#### **Feature Description (continued)**

supply to approximately (V+) – 1.4 V. There is a small transition region, typically (V+) – 1.2 V to (V+) – 1 V, in which both pairs are on. This 200-mV transition region can vary up to 200 mV with process variation. Thus, the transition region (both stages on) can range from  $(\bar{V}+)$  – 1.4 V to  $(\bar{V}+)$  – 1.2 V on the low end, up to  $(V+)$  – 1 V to (V+) – 0.8 V on the high end. Within this transition region, PSRR, CMRR, offset voltage, offset drift, and THD can be degraded compared to device operation outside this region.

#### **7.3.3 Input and ESD Protection**

The OPAx316 incorporates internal ESD protection circuits on all pins. In the case of input and output pins, this protection primarily consists of current-steering diodes connected between the input and power-supply pins. These ESD protection diodes provide in-circuit, input overdrive protection, as long as the current is limited to 10 mA as stated in *Absolute [Maximum](#page-5-1) Ratings*. [Figure](#page-17-0) 37 shows how a series input resistor can be added to the driven input to limit the input current. The added resistor contributes thermal noise at the amplifier input and the value must be kept to a minimum in noise-sensitive applications.



**Figure 37. Input Current Protection**

### <span id="page-17-0"></span>**7.3.4 Common-Mode Rejection Ratio (CMRR)**

CMRR for the OPAx316 is specified in several ways so the user can select the best match for a given application, as shown in *Electrical [Characteristics](#page-8-0)*. First, the data sheet gives the CMRR of the device in the common-mode range below the transition region  $[V_{CM} < (V+) - 1.4 V]$ . This specification is the best indicator of device capability when the application requires use of one of the differential input pairs. Second, the CMRR over the entire common-mode range is specified at  $V_{CM} = -0.2$  V to 5.7 V for  $V_s = 5.5$  V. This last value includes the variations shown in [Figure](#page-10-1) 4 through the transition region.

#### **7.3.5 EMI Susceptibility and Input Filtering**

Operational amplifiers vary with regard to the susceptibility of the device to electromagnetic interference (EMI). If conducted EMI enters the operational amplifier, the dc offset observed at the amplifier output can shift from its nominal value when EMI is present. This shift is a result of signal rectification associated with the internal semiconductor junctions. Although all operational amplifier pin functions can be affected by EMI, the signal input pins are likely to be the most susceptible. The OPA316 operational amplifier family incorporates an internal input low-pass filter that reduces the amplifier response to EMI. This filter provides both common-mode and differential-mode filtering. The filter is designed for a cutoff frequency of approximately 80 MHz (–3 dB), with a roll-off of 20 dB per decade.

TI developed the ability to accurately measure and quantify the immunity of an operational amplifier over a broad frequency spectrum extending from 10 MHz to 6 GHz. The EMI rejection ratio (EMIRR) metric allows operational amplifiers to be directly compared by the EMI immunity. [Figure](#page-15-1) 35 illustrates the results of this testing on the OPA316 series. For more information, see *EMI Rejection Ratio of [Operational](http://www.ti.com/lit/pdf/SBOA128) Amplifiers* (SBOA128).

#### **7.3.6 Rail-to-Rail Output**

Designed as a low-power, low-noise operational amplifier, the OPAx316 delivers a robust output drive capability. A class AB output stage with common-source transistors is used to achieve full rail-to-rail output swing capability. For resistive loads of 10-kΩ, the output swings typically to within 30 mV of either supply rail regardless of the power-supply voltage applied. Different load conditions change the ability of the amplifier to swing close to the rails; see the typical characteristic graph *Output Voltage Swing vs Output Current* ([Figure](#page-11-0) 11).



#### **[OPA316,](http://www.ti.com/product/opa316?qgpn=opa316) [OPA2316,](http://www.ti.com/product/opa2316?qgpn=opa2316) [OPA2316S](http://www.ti.com/product/opa2316s?qgpn=opa2316s), [OPA4316](http://www.ti.com/product/opa4316?qgpn=opa4316) [www.ti.com](http://www.ti.com)** SBOS703F –APRIL 2014–REVISED OCTOBER 2016

#### **Feature Description (continued)**

#### **7.3.7 Capacitive Load and Stability**

The OPAx316 is designed to be used in applications where driving a capacitive load is required. As with all operational amplifiers, there may be specific instances where the OPAx316 can become unstable. The particular operational amplifier circuit configuration, layout, gain, and output loading are some of the factors to consider when establishing whether or not an amplifier is stable in operation. An operational amplifier in the unity-gain (+1 V/V) buffer configuration that drives a capacitive load exhibits a greater tendency to be unstable than an amplifier operated at a higher noise gain. The capacitive load, in conjunction with the operational amplifier output resistance, creates a pole within the feedback loop that degrades the phase margin. The degradation of the phase margin increases as the capacitive loading increases. As a conservative best practice, designing for 25% overshoot (40° phase margin) provides improved stability over process variations. The equivalent series resistance (ESR) of some very-large capacitors (C<sub>I</sub> greater than 1  $\mu$ F) is sufficient to alter the phase characteristics in the feedback loop such that the amplifier remains stable. Increasing the amplifier closed-loop gain allows the amplifier to drive increasingly larger capacitance. This increased capability is evident when observing the overshoot response of the amplifier at higher voltage gains. See the typical characteristic graphs, *Small-Signal Overshoot vs Capacitive Load* [\(Figure](#page-13-0) 24, G = –1 V/V) and *Small-Signal Overshoot vs Capacitive Load* ([Figure](#page-14-0) 25, G = +1 V/V).

One technique for increasing the capacitive load drive capability of the amplifier operating in a unity-gain configuration is to insert a small resistor (typically 10 Ω to 20 Ω) in series with the output, as shown in [Figure](#page-18-0) 38. This resistor significantly reduces the overshoot and ringing associated with large capacitive loads. One possible problem with this technique, however, is that a voltage divider is created with the added series resistor and any resistor connected in parallel with the capacitive load. The voltage divider introduces a gain error at the output that reduces the output swing.



**Figure 38. Improving Capacitive Load Drive**

#### <span id="page-18-0"></span>**7.3.8 Overload Recovery**

Overload recovery is defined as the time required for the operational amplifier output to recover from a saturated state to a linear state. The output devices of the operational amplifier enter a saturation region when the output voltage exceeds the rated operating voltage, either because of the high input voltage or the high gain. After the device enters the saturation region, the charge carriers in the output devices require time to return back to the linear state. After the charge carriers return back to the linear state, the device begins to slew at the specified slew rate. Thus, the propagation delay in case of an overload condition is the sum of the overload recovery time and the slew time. The overload recovery time for the OPAx316 is approximately 300 ns.

### **7.3.9 DFN Package**

The OPA2316 (dual version) device uses the DFN style package (also known as SON); this package is a QFN with contacts on only two sides of the package bottom. This leadless package maximizes printed circuit board (PCB) space and offers enhanced thermal and electrical characteristics through an exposed pad. One of the primary advantages of the DFN package is the low, 0.9-mm height. DFN packages are physically small, have a smaller routing area, improved thermal performance, reduced electrical parasitics, and use a pinout scheme that is consistent with other commonly-used packages, such as SOIC and MSOP). Additionally, the absence of external leads eliminates bent-lead issues.

The DFN package can be simply mounted using standard PCB assembly techniques. See *[QFN/SON](http://www.ti.com/lit/pdf/SLUA271) PCB [Attachment](http://www.ti.com/lit/pdf/SLUA271)* (SLUA271) , and *Quad Flatpack No-Lead Logic [Packages](http://www.ti.com/lit/pdf/SCBA017)* (SCBA017).

Copyright © 2014–2016, Texas Instruments Incorporated *Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SBOS703F&partnum=OPA316) Feedback*

SBOS703F –APRIL 2014–REVISED OCTOBER 2016 **[www.ti.com](http://www.ti.com)**

**Feature Description (continued)**

20

# **NOTE**

Connect the exposed lead frame die pad on the bottom of the DFN package to the most negative potential (V–).

### <span id="page-19-0"></span>**7.4 Device Functional Modes**

The OPA316, OPA2316, and OPA4316 devices are powered on when the supply is connected. The devices can be operated as a single-supply operational amplifier or a dual-supply amplifier, depending on the application.

The OPA2316S device has a SHDN (enable) pin function referenced to the negative supply voltage of the operational amplifier. A logic level high enables the operational amplifier. A valid logic high is defined as voltage  $[(V+)-0.1 \text{ V}]$ , up to  $(V+)$ , applied to the SHDN pin. A valid logic low is defined as  $[(V-) + 0.1 \text{ V}]$ , down to  $(V-)$ , applied to the enable pin. The maximum allowed voltage applied to SHDN is 5.5 V with respect to the negative supply, independent of the positive supply voltage. Connect this pin to a valid high or a low voltage or driven, but not left as an open circuit.

The logic input is a high-impedance CMOS input. Both inputs are independently controlled. For battery-operated applications, this feature can be used to greatly reduce the average current and extend battery life.





### <span id="page-20-0"></span>**8 Application and Implementation**

#### **NOTE**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### <span id="page-20-1"></span>**8.1 Application Information**

#### **8.1.1 General Configurations**

When receiving low-level signals, the device often requires limiting the bandwidth of the incoming signals into the system. The simplest way to establish this limited bandwidth is to place an RC filter at the noninverting pin of the amplifier, as [Figure](#page-20-2) 39 shows.



**Figure 39. Single-Pole Low-Pass Filter**

<span id="page-20-2"></span>If even more attenuation is needed, the device requires a multiple-pole filter. The Sallen-Key filter can be used for this task, as [Figure](#page-20-3) 40 shows. For best results, the amplifier must have a bandwidth that is 8 to 10 times the filter frequency bandwidth. Failure to follow this guideline can result in phase shift of the amplifier.



<span id="page-20-3"></span>**Figure 40. Two-Pole, Low-Pass, Sallen-Key Filter**

SBOS703F –APRIL 2014–REVISED OCTOBER 2016 **[www.ti.com](http://www.ti.com)**

### <span id="page-21-0"></span>**8.2 Typical Application**

Some applications require differential signals. [Figure](#page-21-1) 41 shows a simple circuit to convert a single-ended input of 0.1 V to 2.4 V into a differential output of  $\pm 2.3$  V on a single 2.7-V supply. The output range is intentionally limited to maximize linearity. The circuit is composed of two amplifiers. One amplifier functions as a buffer and creates a voltage, VOUT+. The second amplifier inverts the input and adds a reference voltage to generate VOUT–. VOUT+ and VOUT– range from 0.1 V to 2.4 V. The difference, VDIFF, is the difference between VOUT+ and VOUT– which makes the differential output voltage range 2.3 V.





### <span id="page-21-1"></span>**8.2.1 Design Requirements**

<span id="page-21-2"></span>[Table](#page-21-2) 1 lists the design requirements:





#### **8.2.2 Detailed Design Procedure**

The circuit in [Figure](#page-21-1) 41 takes a single-ended input signal, VIN, and generates two output signals, VOUT+ and VOUT– using two amplifiers and a reference voltage, VREF. VOUT+ is the output of the first amplifier and is a buffered version of the input signal, VIN (as shown in [Equation](#page-21-3) 1). VOUT– is the output of the second amplifier which uses VREF to add an offset voltage to VIN and feedback to add inverting gain. The transfer function for VOUT– is given in [Equation](#page-22-0) 2.

<span id="page-21-3"></span> $V_{\text{out}+} = V_{\text{in}}$ 

(1)



**[OPA316,](http://www.ti.com/product/opa316?qgpn=opa316) [OPA2316,](http://www.ti.com/product/opa2316?qgpn=opa2316) [OPA2316S](http://www.ti.com/product/opa2316s?qgpn=opa2316s), [OPA4316](http://www.ti.com/product/opa4316?qgpn=opa4316) [www.ti.com](http://www.ti.com)** SBOS703F –APRIL 2014–REVISED OCTOBER 2016

<span id="page-22-0"></span>
$$
V_{out-} = V_{ref} \times \left(\frac{R_4}{R_3 + R_4}\right) \times \left(1 + \frac{R_2}{R_1}\right) - V_{in} \times \frac{R_2}{R_1}
$$
\n(2)

The differential output signal, VDIFF, is the difference between the two single-ended output signals, VOUT+ and VOUT–. [Equation](#page-22-1) 3 shows the transfer function for VDIFF. Using conditions in [Equation](#page-22-2) 4 and [Equation](#page-22-3) 5 and applying the conditions that  $R_1$  =  $R_2$  and  $R_3$  =  $R_4$ , the transfer function is simplified into [Equation](#page-22-4) 6. Using this configuration, the maximum input signal is equal to the reference voltage, and the maximum output of each amplifier is equal to VREF. The differential output range is  $2 \times$  VREF. Furthermore, the common-mode voltage is one half of VREF, as shown in [Equation](#page-22-5) 7.

<span id="page-22-1"></span>
$$
V\text{diff} = V_{out} + -V_{out} = V\text{in} \times \left(1 + \frac{R_2}{R_1}\right) - V_{ref} \times \left(\frac{R_4}{R_3 + R_4}\right) \times \left(1 + \frac{R_2}{R_1}\right) \tag{3}
$$

<span id="page-22-2"></span>
$$
V_{\text{out+}} = V_{\text{in}} \tag{4}
$$

<span id="page-22-5"></span><span id="page-22-4"></span><span id="page-22-3"></span>
$$
V_{\text{out}} = V_{\text{ref}} - V_{\text{in}}
$$
\n
$$
V_{\text{diff}} = 2 \times V_{\text{in}} - V_{\text{ref}}
$$
\n(6)

$$
V_{out-} = V_{ref} - V_{in}
$$
\n
$$
V_{diff} = 2 \times V_{in} - V_{ref}
$$
\n
$$
V_{com} = \left(\frac{V_{out+} + V_{out-}}{2}\right) = \frac{1}{2} V_{ref}
$$
\n(7)

#### *8.2.2.1 Amplifier Selection*

Linearity over the input range is key for good dc accuracy. The common-mode input range and output swing limitations determine the linearity. In general, an amplifier with rail-to-rail input and output swing is required. Bandwidth is a key concern for this design, so the OPAx316 is selected because the bandwidth is greater than the target of 5 MHz. The bandwidth and power ratio makes this device power efficient and the low offset and drift ensure good accuracy for moderate precision applications.

#### *8.2.2.2 Passive Component Selection*

Because the transfer function of VOUT– is heavily reliant on resistors (R<sub>1</sub>, R<sub>2</sub>, R<sub>3</sub>, and R<sub>4</sub>), use resistors with low tolerances to maximize performance and minimize error. This design uses resistors with resistance values of 49.9 kΩ and tolerances of 0.1%. However, if the noise of the system is a key parameter, smaller resistance values (6 kΩ or lower) can be selected to keep the overall system noise low. This ensures that the noise from the resistors is lower than the amplifier noise.



SBOS703F –APRIL 2014–REVISED OCTOBER 2016 **[www.ti.com](http://www.ti.com)**

#### **8.2.3 Application Curves**

The measured transfer functions in [Figure](#page-23-1) 42, Figure 43, and Figure 44 are generated by sweeping the input voltage from 0.1 V to 2.4 V. The full input range is actually 0 V to 2.5 V, but is restricted by 0.1 V to maintain optimal linearity. For more details on this design and other alternative devices that can be used in place of the OPAx316, see (*[Single-Ended](http://www.ti.com/tool/TIPD131) Input to Differential Output Conversion Circuit Reference Design* (TIPD131).

<span id="page-23-1"></span><span id="page-23-0"></span>



#### <span id="page-24-0"></span>**9 Power Supply Recommendations**

The OPAx316 is specified for operation from 1.8 V to 5.5 V ( $\pm$ 0.9 V to  $\pm$ 2.75 V); many specifications apply from –40°C to +125°C. *Typical [Characteristics](#page-10-0)* presents parameters that can exhibit significant variance with regard to operating voltage or temperature.

### **CAUTION**

Supply voltages larger than 7 V can permanently damage the device (see the *[Absolute](#page-5-1) [Maximum](#page-5-1) Ratings*) table.

Place 0.1-μF bypass capacitors close to the power-supply pins to reduce errors coupling in from noisy or highimpedance power supplies. For more information on bypass capacitor placement, see *Layout [Guidelines](#page-25-1)*.

SBOS703F –APRIL 2014–REVISED OCTOBER 2016 **[www.ti.com](http://www.ti.com)**



### <span id="page-25-0"></span>**10 Layout**

#### <span id="page-25-1"></span>**10.1 Layout Guidelines**

For best operational performance of the device, use good PCB layout practices, including:

- Noise can propagate into analog circuitry through the power pins of the circuit as a whole and the operational amplifier. Bypass capacitors reduce the coupled noise by providing low-impedance power sources local to the analog circuitry.
	- Connect low-ESR, 0.1-µF ceramic bypass capacitors between each supply pin and ground, placed as close to the device as possible. A single bypass capacitor from V+ to ground is applicable for singlesupply applications.
- Separate grounding for analog and digital portions of the circuitry is one of the simplest and most effective methods of noise suppression. One or more layers on multilayer PCBs are typically devoted to ground planes. A ground plane helps distribute heat and reduces EMI noise pickup. Take care to physically separate digital and analog grounds, paying attention to the flow of the ground current. For more detailed information, see *Circuit Board Layout [Techniques](http://www.ti.com/lit/pdf/sloa089)* (SLOA089).
- To reduce parasitic coupling, run the input traces as far away from the supply or output traces as possible. If these traces cannot be kept separate, crossing the sensitive trace perpendicularly is much better than crossing in parallel with the noisy trace.
- Place the external components as close to the device as possible. Keeping RF and RG close to the inverting input minimizes parasitic capacitance, as shown in *Layout [Example](#page-25-2)* .
- Keep the length of input traces as short as possible. Remember that the input traces are the most sensitive part of the circuit.
- Consider a driven, low-impedance guard ring around the critical traces. A guard ring can significantly reduce leakage currents from nearby traces that are at different potentials.

<span id="page-25-2"></span>

### **10.2 Layout Example**

**Figure 45. Operational Amplifier Board Layout for Noninverting Configuration**



### <span id="page-26-1"></span>**11 Device and Documentation Support**

#### <span id="page-26-2"></span>**11.1 Documentation Support**

#### <span id="page-26-8"></span>**11.1.1 Related Documentation**

For related documentation see the following:

- *EMI Rejection Ratio of [Operational](http://www.ti.com/lit/pdf/SBOA128) Amplifiers* (SBOA128).
- *QFN/SON PCB [Attachment](http://www.ti.com/lit/pdf/SLUA271)* (SLUA271).
- *Quad Flatpack No-Lead Logic [Packages](http://www.ti.com/lit/pdf/SCBA017)* (SCBA017).
- *[Single-Ended](http://www.ti.com/tool/TIPD131) Input to Differential Output Conversion Circuit Reference Design* (TIPD131).
- *Circuit Board Layout [Techniques](http://www.ti.com/lit/pdf/sloa089)* (SLOA089).

#### <span id="page-26-0"></span>**11.2 Related Links**

The following table lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.



#### **Table 2. Related Links**

#### <span id="page-26-3"></span>**11.3 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### <span id="page-26-4"></span>**11.4 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's [Terms](http://www.ti.com/corp/docs/legal/termsofuse.shtml) of [Use.](http://www.ti.com/corp/docs/legal/termsofuse.shtml)

**TI E2E™ Online [Community](http://e2e.ti.com)** *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design [Support](http://support.ti.com/)** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### <span id="page-26-5"></span>**11.5 Trademarks**

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

### <span id="page-26-6"></span>**11.6 Electrostatic Discharge Caution**



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### <span id="page-26-7"></span>**11.7 Glossary**

#### [SLYZ022](http://www.ti.com/lit/pdf/SLYZ022) — *TI Glossary*.

This glossary lists and explains terms, acronyms, and definitions.

Copyright © 2014–2016, Texas Instruments Incorporated *Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SBOS703F&partnum=OPA316) Feedback*

#### **[OPA316](http://www.ti.com/product/opa316?qgpn=opa316), [OPA2316](http://www.ti.com/product/opa2316?qgpn=opa2316), [OPA2316S](http://www.ti.com/product/opa2316s?qgpn=opa2316s), [OPA4316](http://www.ti.com/product/opa4316?qgpn=opa4316)**

SBOS703F –APRIL 2014–REVISED OCTOBER 2016 **[www.ti.com](http://www.ti.com)**

### <span id="page-27-0"></span>**12 Mechanical, Packaging, and Orderable Information**

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## **PACKAGING INFORMATION**







**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

**(2)** Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check<http://www.ti.com/productcontent>for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

Texas<br>Instruments

## **TAPE AND REEL INFORMATION**





## **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**





**TEXAS**<br>INSTRUMENTS

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-May-2019





DCK (R-PDSO-G5)

PLASTIC SMALL-OUTLINE PACKAGE



- NOTES. A. All linear dimensions are in millimeters.
	- B. This drawing is subject to change without notice.
	- C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
	- D. Falls within JEDEC MO-203 variation AA.



## **LAND PATTERN DATA**



NOTES:

- All linear dimensions are in millimeters. А.
- **B.** This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.





# **PACKAGE OUTLINE**

# **DGS0010A VSSOP - 1.1 mm max height**

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187, variation BA.



# **EXAMPLE BOARD LAYOUT**

# **DGS0010A VSSOP - 1.1 mm max height**

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **EXAMPLE STENCIL DESIGN**

# **DGS0010A VSSOP - 1.1 mm max height**

SMALL OUTLINE PACKAGE



NOTES: (continued)

9. Board assembly site may have different recommendations for stencil design.



<sup>8.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

 $D (R-PDSO-G14)$ 

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- 6 Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AB.





**NOTES:** A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



PW (R-PDSO-G14)

PLASTIC SMALL OUTLINE



This drawing is subject to change without notice. **B.** 

 $\hat{\mathbb{C}}$  Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.

 $\hat{\mathbb{D}}$  Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.

E. Falls within JEDEC MO-153





NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



## **MECHANICAL DATA**



- 
- 

B. This drawing is subject to change without notice.<br>C. QFN (Quad Flatpack No-Lead) package configuration.<br>D. This package complies to JEDEC MO-288 variation X2EFD.



RUG (R-PQFP-N10)



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.
- E. Maximum stencil thickness 0,127 mm (5 mils). All linear dimensions are in millimeters.
- F. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- G. Side aperture dimensions over-print land for acceptable area ratio > 0.66. Customer may reduce side aperture dimensions if stencil manufacturing process allows for sufficient release at smaller opening.





# **PACKAGE OUTLINE**

# **D0008A SOIC - 1.75 mm max height**

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



# **EXAMPLE BOARD LAYOUT**

# **D0008A SOIC - 1.75 mm max height**

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **EXAMPLE STENCIL DESIGN**

# **D0008A SOIC - 1.75 mm max height**

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.





# **PACKAGE OUTLINE**

**DBV0005A SOT-23 - 1.45 mm max height** 

SMALL OUTLINE TRANSISTOR



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. Refernce JEDEC MO-178.
- 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.



# **EXAMPLE BOARD LAYOUT**

# **DBV0005A SOT-23 - 1.45 mm max height**

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

5. Publication IPC-7351 may have alternate designs.

6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **EXAMPLE STENCIL DESIGN**

# **DBV0005A SOT-23 - 1.45 mm max height**

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

8. Board assembly site may have different recommendations for stencil design.



DGK (S-PDSO-G8)

PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

This drawing is subject to change without notice. **B.** 

Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.

- Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- E. Falls within JEDEC MO-187 variation AA, except interlead flash.



# DGK (S-PDSO-G8)

# PLASTIC SMALL OUTLINE PACKAGE



NOTES: Α. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



## **MECHANICAL DATA**



## PLASTIC SMALL OUTLINE NO-LEAD



- See the Product Data Sheet for details regarding the exposed thermal pad dimensions.
- E. JEDEC MO-229 package registration pending.



## DRG (S-PWSON-N8)

## PLASTIC SMALL OUTLINE NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.









NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-SM-782 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat-Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <http://www.ti.com>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- $F_{\star}$ Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.



#### **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale ([www.ti.com/legal/termsofsale.html\)](http://www.ti.com/legal/termsofsale.html) or other applicable terms available either on [ti.com](http://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2019, Texas Instruments Incorporated