

# TLI4961-1L TLI4961-1M

Hall Effect Latch for Industrial Applications

## Data Sheet

Revision 1.1, 2012-10-15

Sense & Control

**Edition 2012-10-15**

**Published by**  
**Infineon Technologies AG**  
**81726 Munich, Germany**

**© 2012 Infineon Technologies AG**  
**All Rights Reserved.**

#### **Legal Disclaimer**

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics. With respect to any examples or hints given herein, any typical values stated herein and/or any information regarding the application of the device, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation, warranties of non-infringement of intellectual property rights of any third party.

#### **Information**

For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office ([www.infineon.com](http://www.infineon.com)).

#### **Warnings**

Due to technical requirements, components may contain dangerous substances. For information on the types in question, please contact the nearest Infineon Technologies Office.

Infineon Technologies components may be used in life-support devices or systems only with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.

**Revision History**

| Page or Item                    | Subjects (major changes since previous revision)     |
|---------------------------------|------------------------------------------------------|
| <b>Revision 1.1, 2012-10-15</b> |                                                      |
| Document                        | Derivative added: TLI4961-1L with PG-SSO-3-2 package |
|                                 |                                                      |
|                                 |                                                      |
|                                 |                                                      |

**Trademarks of Infineon Technologies AG**

AURIX™, C166™, CanPAK™, CIPOS™, CIPURSE™, EconoPACK™, CoolMOS™, CoolSET™, CORECONTROL™, CROSSAVE™, DAVE™, EasyPIM™, EconoBRIDGE™, EconoDUAL™, EconoPIM™, EiceDRIVER™, eupec™, FCOS™, HITFET™, HybridPACK™, I<sup>2</sup>RF™, ISOFACE™, IsoPACK™, MIPAQ™, ModSTACK™, my-d™, NovalithIC™, OptiMOS™, ORIGA™, PRIMARION™, PrimePACK™, PrimeSTACK™, PRO-SIL™, PROFET™, RASIC™, ReverSave™, SatRIC™, SIEGET™, SINDRION™, SIPMOS™, SmartLEWIS™, SOLID FLASH™, TEMPFET™, thinQ!™, TRENCHSTOP™, TriCore™.

**Other Trademarks**

Advance Design System™ (ADS) of Agilent Technologies, AMBA™, ARM™, MULTI-ICE™, KEIL™, PRIMECELL™, REALVIEW™, THUMB™, µVision™ of ARM Limited, UK. AUTOSAR™ is licensed by AUTOSAR development partnership. Bluetooth™ of Bluetooth SIG Inc. CAT-iq™ of DECT Forum. COLOSSUS™, FirstGPS™ of Trimble Navigation Ltd. EMV™ of EMVCo, LLC (Visa Holdings Inc.). EPCOS™ of Epcos AG. FLEXGO™ of Microsoft Corporation. FlexRay™ is licensed by FlexRay Consortium. HYPERTERMINAL™ of Hilgraeve Incorporated. IEC™ of Commission Electrotechnique Internationale. IrDA™ of Infrared Data Association Corporation. ISO™ of INTERNATIONAL ORGANIZATION FOR STANDARDIZATION. MATLAB™ of MathWorks, Inc. MAXIM™ of Maxim Integrated Products, Inc. MICROTEC™, NUCLEUS™ of Mentor Graphics Corporation. Mifare™ of NXP. MIPI™ of MIPI Alliance, Inc. MIPS™ of MIPS Technologies, Inc., USA. muRata™ of MURATA MANUFACTURING CO., MICROWAVE OFFICE™ (MWO) of Applied Wave Research Inc., OmniVision™ of OmniVision Technologies, Inc. Openwave™ Openwave Systems Inc. RED HAT™ Red Hat, Inc. RFMD™ RF Micro Devices, Inc. SIRIUS™ of Sirius Satellite Radio Inc. SOLARIS™ of Sun Microsystems, Inc. SPANSION™ of Spansion LLC Ltd. Symbian™ of Symbian Software Limited. TAIYO YUDEN™ of Taiyo Yuden Co. TEAKLITE™ of CEVA, Inc. TEKTRONIX™ of Tektronix Inc. TOKO™ of TOKO KABUSHIKI KAISHA TA. UNIX™ of X/Open Company Limited. VERILOG™, PALLADIUM™ of Cadence Design Systems, Inc. VLYNQ™ of Texas Instruments Incorporated. VXWORKS™, WIND RIVER™ of WIND RIVER SYSTEMS, INC. ZETEX™ of Diodes Zetex Limited.

Last Trademarks Update 2011-02-24

---

Table of Contents

## Table of Contents

|                                                           |    |
|-----------------------------------------------------------|----|
| <b>Table of Contents</b> .....                            | 4  |
| <b>List of Figures</b> .....                              | 5  |
| <b>List of Tables</b> .....                               | 6  |
| <b>1 Product Description</b> .....                        | 7  |
| 1.1 Overview .....                                        | 7  |
| 1.2 Features .....                                        | 7  |
| 1.3 Target Applications .....                             | 7  |
| <b>2 Functional Description</b> .....                     | 8  |
| 2.1 General .....                                         | 8  |
| 2.2 Pin Configuration (top view) .....                    | 8  |
| 2.3 Pin Description .....                                 | 8  |
| 2.4 Block Diagram .....                                   | 9  |
| 2.5 Functional Block Description .....                    | 9  |
| 2.6 Default Start-up Behavior .....                       | 11 |
| <b>3 Specification</b> .....                              | 12 |
| 3.1 Application Circuit .....                             | 12 |
| 3.2 Absolute Maximum Ratings .....                        | 13 |
| 3.3 Operating Range .....                                 | 14 |
| 3.4 Electrical and Magnetic Characteristics .....         | 14 |
| <b>4 Package Information</b> .....                        | 16 |
| 4.1 Package Outline PG-SOT23-3-15 .....                   | 16 |
| 4.2 Packing Information PG-SOT23-3-15 .....               | 16 |
| 4.3 Footprint PG-SOT23-3-15 .....                         | 17 |
| 4.4 Package Outline PG-SSO-3-2 .....                      | 18 |
| 4.5 PG-SOT23-3-15 Distance between Chip and Package ..... | 19 |
| 4.6 PG-SSO-3-2 Distance between Chip and Package .....    | 19 |
| 4.7 Package Marking .....                                 | 19 |

## List of Figures

|            |                                                                                                        |    |
|------------|--------------------------------------------------------------------------------------------------------|----|
| Figure 1-1 | Image of TLI4961-1 in the PG-SOT23-3-15 (left hand) and PG-SSO-3-2 Package (right hand) . . . . .      | 7  |
| Figure 2-1 | Pin Configuration and Center of Sensitive Area . . . . .                                               | 8  |
| Figure 2-2 | Functional Block Diagram TLI4961-1 . . . . .                                                           | 9  |
| Figure 2-3 | Timing Diagram TLI4961-1 . . . . .                                                                     | 10 |
| Figure 2-4 | Output Signal TLI4961-1 . . . . .                                                                      | 10 |
| Figure 2-5 | Illustration of the Start-up Behavior of the TLI4961-1 . . . . .                                       | 11 |
| Figure 3-1 | Application Circuit 1: With External Resistor . . . . .                                                | 12 |
| Figure 3-2 | Application Circuit 2: Without External Resistor . . . . .                                             | 12 |
| Figure 3-3 | Definition of Magnetic Field Direction PG-SOT23-3-15 (left hand) and PG-SSO-3-2 (right hand) . . . . . | 15 |
| Figure 4-1 | PG-SOT23-3-15 Package Outline (All Dimensions in mm) . . . . .                                         | 16 |
| Figure 4-2 | Packing of the PG-SOT23-3-15 in a Tape . . . . .                                                       | 16 |
| Figure 4-3 | Footprint PG-SOT23-3-15 . . . . .                                                                      | 17 |
| Figure 4-4 | PG-SSO-3-2 Package Outline (All Dimensions in mm) . . . . .                                            | 18 |
| Figure 4-5 | Distance between Chip and Package . . . . .                                                            | 19 |
| Figure 4-6 | Distance between Chip and Package . . . . .                                                            | 19 |
| Figure 4-7 | Marking of TLI4961-1M . . . . .                                                                        | 19 |
| Figure 4-8 | Marking of TLI4961-1L . . . . .                                                                        | 20 |

## List of Tables

|           |                                    |    |
|-----------|------------------------------------|----|
| Table 1-1 | Ordering Information               | 7  |
| Table 2-1 | Pin Description PG-SOT23-3-15      | 8  |
| Table 2-2 | Pin Description PG-SSO-3-2         | 8  |
| Table 3-1 | Absolute Maximum Rating Parameters | 13 |
| Table 3-2 | ESD Protection (TA = 25°C)         | 13 |
| Table 3-3 | Operating Conditions Parameters    | 14 |
| Table 3-4 | General Electrical Characteristics | 14 |
| Table 3-5 | Magnetic Characteristics           | 15 |

## 1 Product Description



### 1.1 Overview

| Characteristic            | Supply Voltage | Supply Current | Sensitivity                                       | Interface         | Temperature    |
|---------------------------|----------------|----------------|---------------------------------------------------|-------------------|----------------|
| Bipolar Hall Effect Latch | 3.0~32 V       | 1.6 mA         | $B_{OP}: 2 \text{ mT}$<br>$B_{RP}: -2 \text{ mT}$ | Open Drain Output | -40°C to 125°C |



**Figure 1-1** Image of TLI4961-1 in the PG-SOT23-3-15 (left hand) and PG-SSO-3-2 Package (right hand)

### 1.2 Features

- 3.0 V to 32 V operating supply voltage
- Operation from unregulated power supply
- Reverse polarity protection (-18 V)
- Overvoltage capability up to 42 V without external resistor
- Output overcurrent & overtemperature protection
- Active error compensation
- High stability of magnetic thresholds
- Low jitter (typ. 0.35  $\mu\text{s}$ )
- High ESD performance
- Leaded, non halogen-free package PG-SSO-3-2 (TLI4961-1L)
- Small, halogen-free SMD package PG-SOT23-3-15 (TLI4961-1M)

For automotive applications please refer to the Infineon TLE Hall Switches series.

### 1.3 Target Applications

Target applications for the TLI496x Hall switch family are all applications which require a high precision Hall Switch with an operating temperature range from -40°C to 125°C. Its superior supply voltage range from 3.0 V to 32 V with overvoltage capability up to 42 V without external resistor makes it ideally suited for industrial applications.

The magnetic behavior as a latch and switching thresholds of typical  $\pm 2 \text{ mT}$  make the device especially suited for the use with a pole wheel for index counting applications and for rotor position detection as in brushless DC motor commutation.

**Table 1-1 Ordering Information**

| Product Name | Product Type | Ordering Code | Package       |
|--------------|--------------|---------------|---------------|
| TLI4961-1L   | Hall Latch   | SP001052198   | PG-SSO-3-2    |
| TLI4961-1M   | Hall Latch   | SP001031008   | PG-SOT23-3-15 |

1) Only the PG-SOT23-3-15 package (TLI4961-1M) is halogen-free.

## 2 Functional Description

### 2.1 General

The TLI4961-1 is an integrated Hall effect designed specifically for highly accurate applications with superior supply voltage capability, and temperature stability of the magnetic thresholds.

### 2.2 Pin Configuration (top view)



Figure 2-1 Pin Configuration and Center of Sensitive Area

### 2.3 Pin Description

Table 2-1 Pin Description PG-SOT23-3-15

| Pin No. | Symbol | Function       |
|---------|--------|----------------|
| 1       | VDD    | Supply voltage |
| 2       | Q      | Output         |
| 3       | GND    | Ground         |

Table 2-2 Pin Description PG-SSO-3-2

| Pin No. | Symbol | Function       |
|---------|--------|----------------|
| 1       | VDD    | Supply voltage |
| 2       | GND    | Ground         |
| 3       | Q      | Output         |

## 2.4 Block Diagram



Figure 2-2 Functional Block Diagram TLI4961-1

## 2.5 Functional Block Description

The chopped Hall IC switch comprises a Hall probe, bias generator, compensation circuits, oscillator and output transistor.

The bias generator provides currents for the Hall probe and the active circuits. Compensation circuits stabilize the temperature behavior and reduce influence of technology variations.

The active error compensation (chopping technique) rejects offsets in the signal path and the influence of mechanical stress to the Hall probe caused by molding and soldering processes and other thermal stress in the package. The chopped measurement principle together with the threshold generator and the comparator ensures highly accurate and temperature stable magnetic thresholds.

The output transistor has an integrated overcurrent and overtemperature protection.



Figure 2-3 Timing Diagram TLI4961-1



Figure 2-4 Output Signal TLI4961-1

## 2.6 Default Start-up Behavior

The magnetic thresholds exhibit a hysteresis  $B_{HYS} = B_{OP} - B_{RP}$ . In case of a power-on with a magnetic field  $B$  within hysteresis ( $B_{OP} > B > B_{RP}$ ) the output of the sensor is set to the pull up voltage level ( $V_Q$ ) per default. After the first crossing of  $B_{OP}$  or  $B_{RP}$  of the magnetic field the internal decision logic is set to the corresponding magnetic input value.

$V_{DDA}$  is the internal supply voltage which is following the external supply voltage  $V_{DD}$ .

This means for  $B > B_{OP}$  the output is switching, for  $B < B_{RP}$  and  $B_{OP} > B > B_{RP}$  the output stays at  $V_Q$ .



Figure 2-5 Illustration of the Start-up Behavior of the TLI4961-1

## 3 Specification

### 3.1 Application Circuit

The following **Figure 3-1** shows one option of an application circuit. As explained above the resistor  $R_S$  can be left out (see **Figure 3-2**). The resistor  $R_Q$  has to be in a dimension to match the applied  $V_S$  to keep  $I_Q$  limited to the operating range of maximum 25 mA.

e.g.:

$$V_S = 12 \text{ V}$$

$$I_Q = 12 \text{ V} / 1200 \Omega = 10 \text{ mA}$$



**Figure 3-1 Application Circuit 1: With External Resistor**



**Figure 3-2 Application Circuit 2: Without External Resistor**

### 3.2 Absolute Maximum Ratings

**Table 3-1 Absolute Maximum Rating Parameters**

| Parameter                              | Symbol            | Values |      |            | Unit | Note / Test Condition                             |
|----------------------------------------|-------------------|--------|------|------------|------|---------------------------------------------------|
|                                        |                   | Min.   | Typ. | Max.       |      |                                                   |
| Supply voltage <sup>1)</sup>           | V <sub>DD</sub>   | -18    |      | 32<br>42   | V    | 10h, no external resistor required                |
| Output voltage                         | V <sub>Q</sub>    | -0.5   |      | 32         | V    |                                                   |
| Reverse output current                 | I <sub>Q</sub>    | -70    |      |            | mA   |                                                   |
| Junction temperature <sup>1)</sup>     | T <sub>J</sub>    | -40    |      | 150        | °C   | for 2000h                                         |
| Storage temperature                    | T <sub>S</sub>    | -40    |      | 150        | °C   |                                                   |
| Thermal resistance<br>Junction ambient | R <sub>thJA</sub> |        |      | 200<br>300 | K/W  | for PG-SSO-3-2 (2s2p)<br>for PG-SOT23-3-15 (2s2p) |
| Thermal resistance<br>Junction lead    | R <sub>thJL</sub> |        |      | 150<br>100 | K/W  | for PG-SSO-3-2<br>for PG-SOT23-3-15               |

1) This lifetime statement is an anticipation based on an extrapolation of Infineon's qualification test results. The actual lifetime of a component depends on its form of application and type of use etc. and may deviate from such statement. The lifetime statement shall in no event extend the agreed warranty period.

**Attention: Stresses above the max. values listed here may cause permanent damage to the device.**

**Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Maximum ratings are absolute ratings; exceeding only one of these values may cause irreversible damage to the integrated circuit.**

Calculation of the dissipated power P<sub>DIS</sub> and junction temperature T<sub>J</sub> of the chip (SOT23 example):

e.g. for: V<sub>DD</sub> = 12 V, I<sub>S</sub> = 2.5 mA, V<sub>QSAT</sub> = 0.5 V, I<sub>Q</sub> = 20 mA

Power dissipation: P<sub>DIS</sub> = 12 V x 2.5 mA + 0.5 V x 20 mA = 30 mW + 10 mW = 40 mW

Temperature  $\Delta T = R_{thJA} \times P_{DIS} = 300 \text{ K/W} \times 40 \text{ mW} = 12 \text{ K}$

For T<sub>A</sub> = 50 °C: T<sub>J</sub> = T<sub>A</sub> +  $\Delta T = 50 \text{ }^{\circ}\text{C} + 12 \text{ K} = 62 \text{ }^{\circ}\text{C}$

**Table 3-2 ESD Protection<sup>1)</sup> (TA = 25°C)**

| Parameter                                | Symbol           | Values |      |      | Unit | Note / Test Condition                                                            |
|------------------------------------------|------------------|--------|------|------|------|----------------------------------------------------------------------------------|
|                                          |                  | Min.   | Typ. | Max. |      |                                                                                  |
| ESD voltage (HBM) <sup>2)</sup>          | V <sub>ESD</sub> | -4     |      | 4    | kV   | R = 1.5 kΩ, C = 100 pF                                                           |
| ESD voltage (CDM) <sup>3)</sup>          |                  | -1     |      | 1    |      |                                                                                  |
| ESD voltage (system level) <sup>4)</sup> |                  | -15    |      | 15   |      | with circuit shown in<br><a href="#">Figure 3-1</a> & <a href="#">Figure 3-2</a> |

1) Characterization of ESD is carried out on a sample basis, not subject to production test.

2) Human Body Model (HBM) tests according to ANSI/ESDA/JEDEC JS-001.

3) Charge device model (CDM) tests according to JESD22-C101.

4) Gun test (2kΩ / 330pF or 330Ω / 150pF) according to ISO 10605-2008.

### 3.3 Operating Range

The following operating conditions must not be exceeded in order to ensure correct operation of the TLI4961-1. All parameters specified in the following sections refer to these operating conditions unless otherwise mentioned.

**Table 3-3 Operating Conditions Parameters**

| Parameter                                     | Symbol   | Values |      |                  | Unit | Note / Test Condition |
|-----------------------------------------------|----------|--------|------|------------------|------|-----------------------|
|                                               |          | Min.   | Typ. | Max.             |      |                       |
| Supply voltage                                | $V_{DD}$ | 3.0    |      | 32 <sup>1)</sup> | V    |                       |
| Output voltage                                | $V_Q$    | -0.3   |      | 32               | V    |                       |
| Junction temperature                          | $T_j$    | -40    |      | 125              | °C   |                       |
| Output current                                | $I_Q$    | 0      |      | 25               | mA   |                       |
| Magnetic signal input frequency <sup>2)</sup> | $f_{SW}$ | 0      |      | 10               | kHz  |                       |

1) Latch-up test with factor 1.5 is not covered. Please see max ratings also.

2) For operation at the maximum switching frequency the magnetic input signal must be 1.4 times higher than for static fields. This is due to the -3dB corner frequency of the internal low-pass filter in the signal path.

### 3.4 Electrical and Magnetic Characteristics

Product characteristics involve the spread of values guaranteed within the specified voltage and ambient temperature range. Typical characteristics are the median of the production and correspond to  $V_{DD} = 12$  V and  $TA = 25$  °C. The below listed specification is valid in combination with the application circuit shown in [Figure 3-1](#) and [Figure 3-2](#)

**Table 3-4 General Electrical Characteristics**

| Parameter                       | Symbol       | Values |      |      | Unit | Note / Test Condition                                                |
|---------------------------------|--------------|--------|------|------|------|----------------------------------------------------------------------|
|                                 |              | Min.   | Typ. | Max. |      |                                                                      |
| Supply current                  | $I_S$        | 1.1    | 1.6  | 2.5  | mA   |                                                                      |
| Reverse current                 | $I_{SR}$     |        | 0.05 | 1    | mA   | for $V_{DD} = -18$ V                                                 |
| Output saturation voltage       | $V_{QSAT}$   |        | 0.2  | 0.5  | V    | $I_Q = 20$ mA                                                        |
|                                 |              |        | 0.24 | 0.6  | V    | $I_Q = 25$ mA                                                        |
| Output leakage current          | $I_{QLEAK}$  |        |      | 10   | μA   |                                                                      |
| Output current limitation       | $I_{QLIMIT}$ | 30     | 56   | 70   | mA   | internally limited & thermal shutdown                                |
| Output fall time <sup>1)</sup>  | $t_f$        | 0.17   | 0.4  | 1    | μs   | 1.2 kΩ / 50 pF, see <a href="#">Figure 2-3</a>                       |
| Output rise time <sup>1)</sup>  | $t_r$        | 0.4    | 0.5  | 1    | μs   | 1.2 kΩ / 50 pF, see <a href="#">Figure 2-3</a>                       |
| Output jitter <sup>1,2)</sup>   | $t_{QJ}$     |        | 0.35 | 1    | μs   | For square wave signal with 1 kHz                                    |
| Delay time <sup>1,3)</sup>      | $t_d$        | 12     | 15   | 30   | μs   | see <a href="#">Figure 2-3</a>                                       |
| Power-on time <sup>1,4)</sup>   | $t_{PON}$    |        | 80   | 150  | μs   | $V_{DD} = 3$ V, $B \leq B_{RP} - 0.5$ mT or $B \geq B_{OP} + 0.5$ mT |
| Chopper frequency <sup>1)</sup> | $f_{OSC}$    |        | 350  |      | kHz  |                                                                      |

1) Not subject to production test, verified by design/characterization.

2) Output jitter is the  $1\sigma$  value of the output switching distribution.

3) Systematic delay between magnetic threshold reached and output switching.

4) Time from applying  $V_{DD} = 3.0$  V to the sensor until the output is valid.

Table 3-5 Magnetic Characteristics

| Parameter                                                            | Symbol     | T (°C) | Values |       |      | Unit    | Note / Test Condition |
|----------------------------------------------------------------------|------------|--------|--------|-------|------|---------|-----------------------|
|                                                                      |            |        | Min.   | Typ.  | Max. |         |                       |
| Operating point                                                      | $B_{OP}$   | -40    | 0.6    | 2.1   | 3.6  | mT      |                       |
|                                                                      |            | 25     | 0.5    | 2.0   | 3.5  |         |                       |
|                                                                      |            | 125    | 0.3    | 1.8   | 3.2  |         |                       |
| Release point                                                        | $B_{RP}$   | -40    | -3.6   | -2.1  | -0.6 | mT      |                       |
|                                                                      |            | 25     | -3.5   | -2.0  | -0.5 |         |                       |
|                                                                      |            | 125    | -3.2   | -1.8  | -0.3 |         |                       |
| Hysteresis                                                           | $B_{HYS}$  | -40    | 2.5    | 4.2   | 5.9  | mT      |                       |
|                                                                      |            | 25     | 2.4    | 4.0   | 5.6  |         |                       |
|                                                                      |            | 125    | 2.1    | 3.2   | 5.0  |         |                       |
| Effective noise value of the magnetic switching points <sup>1)</sup> | $B_{Neff}$ | 25     |        | 62    |      | $\mu T$ |                       |
| Temperature compensation of magnetic thresholds <sup>2)</sup>        | $T_C$      |        |        | -1200 |      | ppm/K   |                       |

1) The magnetic noise is normal distributed and can be assumed as nearly independent to frequency without sampling noise or digital noise effects. The typical value represents the rms-value and corresponds therefore to a  $1\sigma$  probability of normal distribution. Consequently a  $3\sigma$  value corresponds to 99.7% probability of appearance.

2) Not subject to production test, verified by design/characterization.

### Field Direction Definition

Positive magnetic fields are defined with the south pole of the magnet to the branded side of package.



Figure 3-3 Definition of Magnetic Field Direction PG-SOT23-3-15 (left hand) and PG-SSO-3-2 (right hand)

## 4 Package Information

The TLI4961-1 is available in the small halogen free SMD package PG-SOT23-3-15 and the through-hole leaded package PG-SSO-3-2.

### 4.1 Package Outline PG-SOT23-3-15



Figure 4-1 PG-SOT23-3-15 Package Outline (All Dimensions in mm)

### 4.2 Packing Information PG-SOT23-3-15



Figure 4-2 Packing of the PG-SOT23-3-15 in a Tape

## 4.3 Footprint PG-SOT23-3-15



Figure 4-3 Footprint PG-SOT23-3-15

## 4.4 Package Outline PG-SSO-3-2



Figure 4-4 PG-SSO-3-2 Package Outline (All Dimensions in mm)

#### 4.5 PG-SOT23-3-15 Distance between Chip and Package



Figure 4-5 Distance between Chip and Package

#### 4.6 PG-SSO-3-2 Distance between Chip and Package



Figure 4-6 Distance between Chip and Package

#### 4.7 Package Marking



Figure 4-7 Marking of TLI4961-1M



Figure 4-8 Marking of TLI4961-1L

[www.infineon.com](http://www.infineon.com)

# Mouser Electronics

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

Infineon:

[TLI49611MXTMA1](#) [TLI4961-1M](#) [TLI49611LHALA1](#)