# Dual Supply Octal Translating Transceiver

# with 3–State Outputs

The 74LVX4245 is a 24–pin dual–supply, octal translating transceiver that is designed to interface between a 5.0 V bus and a 3.0 V bus in a mixed 3.0 V / 5.0 V supply environment such as laptop computers using a 3.3 V CPU and 5.0 V LCD display. The A port interfaces with the 5V bus; the B port interfaces with the 3.0 V bus.

The Transmit/Receive  $(T/\overline{R})$  input determines the direction of data flow. Transmit (active–High) enables data from the A port to the B port. Receive (active–Low) enables data from the B port to the A port. The Output Enable ( $\overline{OE}$ ) input, when High, disables both A and B ports by placing them in 3–State.

#### Features

- Bi-directional Interface Between 5.0 V and 3.0 V Buses
- Control Inputs Compatible with TTL Level
- 5.0 V Data Flow at A Port and 3.0 V Data Flow at B Port
- Outputs Source/Sink 24 mA at 5.0 V Bus and 12 mA at 3.0 V Bus
- Guaranteed Simultaneous Switching Noise Level and Dynamic Threshold Performance
- Available in SOIC and TSSOP Packages
- Functionally Compatible with the 74 Series 245
- NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC–Q100 Qualified and PPAP Capable
- These Devices are Pb–Free, Halogen Free/BFR Free and are RoHS Compliant



Figure 1. 24–Lead Pinout (Top View)



## **ON Semiconductor®**

www.onsemi.com



(Note: Microdot may be in either location)

#### **PIN NAMES**

| Pins               | Function                                                                                     |
|--------------------|----------------------------------------------------------------------------------------------|
| OE<br>T/R<br>A0-A7 | Output Enable Input<br>Transmit/Receive Input<br>Side A 3–State Inputs or 3–State<br>Outputs |
| B0–B7              | Side B 3–State Inputs or 3–State<br>Outputs                                                  |

#### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 5 of this data sheet.



Figure 2. Logic Diagram

| INP | UTS | OPERATING MODE  |
|-----|-----|-----------------|
| ŌĒ  | T/R | Non–Inverting   |
| L   | L   | B Data to A Bus |
| L   | Н   | A Data to B Bus |
| Н   | X   | Z               |

H = High Voltage Level; L = Low Voltage Level; Z = High Impedance State; X = High or Low Voltage Level and Transitions are Acceptable; For  $I_{CC}$  reasons, Do Not Float Inputs

#### **ABSOLUTE MAXIMUM RATINGS**

| Symbol                                 | Paramet                        | er                                                                                           | Value                         | Condition                 | Unit |
|----------------------------------------|--------------------------------|----------------------------------------------------------------------------------------------|-------------------------------|---------------------------|------|
| V <sub>CCA</sub> ,<br>V <sub>CCB</sub> | DC Supply Voltage              |                                                                                              | -0.5 to +7.0                  |                           | V    |
| VI                                     | DC Input Voltage               | OE, T/R                                                                                      | –0.5 to V <sub>CCA</sub> +0.5 |                           | V    |
| V <sub>I/O</sub>                       | DC Input/Output Voltage        | An                                                                                           | –0.5 to V <sub>CCA</sub> +0.5 |                           | V    |
|                                        |                                | Bn                                                                                           | –0.5 to V <sub>CCB</sub> +0.5 |                           | V    |
| I <sub>IK</sub>                        | DC Input Diode Current         | <del>OE</del> , T/ <del>R</del>                                                              | ±20                           | V <sub>I</sub> < GND      | mA   |
| Ι <sub>ΟΚ</sub>                        | DC Output Diode Current        |                                                                                              | ±50                           | $V_O < GND; V_O > V_{CC}$ | mA   |
| Ι <sub>Ο</sub>                         | DC Output Source/Sink Current  |                                                                                              | ±50                           |                           | mA   |
| I <sub>CC</sub> ,<br>I <sub>GND</sub>  | DC Supply Current              | Per Output Pin<br>Maximum Current at I <sub>CCA</sub><br>Maximum Current at I <sub>CCB</sub> | ±50<br>±200<br>±100           |                           | mA   |
| T <sub>STG</sub>                       | Storage Temperature Range      |                                                                                              | -65 to +150                   |                           | °C   |
| Latchup                                | DC Latchup Source/Sink Current |                                                                                              | ±300                          |                           | mA   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

### **RECOMMENDED OPERATING CONDITIONS**

| Symbol                                 | Parameter                                                                               | Min                                  | Max        | Unit                                 |      |
|----------------------------------------|-----------------------------------------------------------------------------------------|--------------------------------------|------------|--------------------------------------|------|
| V <sub>CCA</sub> ,<br>V <sub>CCB</sub> | Supply Voltage                                                                          | V <sub>CCA</sub><br>V <sub>CCB</sub> | 4.5<br>2.7 | 5.5<br>3.6                           | V    |
| VI                                     | Input Voltage                                                                           | OE, T/R                              | 0          | V <sub>CCA</sub>                     | V    |
| V <sub>I/O</sub>                       | Input/Output Voltage                                                                    | An<br>Bn                             | 0<br>0     | V <sub>CCA</sub><br>V <sub>CCB</sub> | V    |
| T <sub>A</sub>                         | Operating Free–Air Temperature                                                          |                                      | -40        | +85                                  | °C   |
| $\Delta t / \Delta V$                  | Minimum Input Edge Rate $V_{IN}$ from 30% to 70% of $V_{CC};V_{CC}$ at 3.0V, 4.5V, 5.5V |                                      | 0          | 8                                    | ns/V |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

#### DC ELECTRICAL CHARACTERISTICS

|                  |                       |                          |                                                                                |                   |                   | T <sub>A</sub> = 25°C |                      | T <sub>A</sub> = −40 to +85°C |   |
|------------------|-----------------------|--------------------------|--------------------------------------------------------------------------------|-------------------|-------------------|-----------------------|----------------------|-------------------------------|---|
| Symbol           | Parameter             |                          | Condition                                                                      | $V_{CCA}$         | $V_{CCB}$         | Тур                   | G                    | Guaranteed Limits             |   |
| V <sub>IHA</sub> | Minimum HIGH<br>Level | An, <del>OE</del><br>T/R | V <sub>OUT</sub> ≤0.1V                                                         | 5.5<br>4.5        | 3.3<br>3.3        |                       | 2.0<br>2.0           | 2.0<br>2.0                    | V |
| V <sub>IHB</sub> | Input Voltage         | Bn                       | or<br>$\geq V_{CC} - 0.1V$                                                     | 5.0<br>5.0        | 3.6<br>2.7        |                       | 2.0<br>2.0           | 2.0<br>2.0                    | V |
| V <sub>ILA</sub> | Maximum LOW<br>Level  | An, OE<br>T/R            | V <sub>OUT</sub> ≤ 0.1V                                                        | 5.5<br>4.5        | 3.3<br>3.3        |                       | 0.8<br>0.8           | 0.8<br>0.8                    | V |
| V <sub>ILB</sub> | Input Voltage         | Bn                       | or<br>$\geq V_{CC} - 0.1V$                                                     | 5.0<br>5.0        | 2.7<br>3.6        |                       | 0.8<br>0.8           | 0.8<br>0.8                    | V |
| V <sub>OHA</sub> | Minimum HIGH<br>Level |                          | I <sub>OUT</sub> = –100μA<br>I <sub>OH</sub> = –24mA                           | 4.5<br>4.5        | 3.0<br>3.0        | 4.50<br>4.25          | 4.40<br>3.86         | 4.40<br>3.76                  | V |
| V <sub>OHB</sub> | Output Voltage        |                          | I <sub>OUT</sub> = -100μA<br>I <sub>OH</sub> = -12mA<br>I <sub>OH</sub> = -8mA | 4.5<br>4.5<br>4.5 | 3.0<br>3.0<br>2.7 | 2.99<br>2.80<br>2.50  | 2.9<br>2.4<br>2.4    | 2.9<br>2.4<br>2.4             | V |
| V <sub>OLA</sub> | Maximum LOW<br>Level  |                          | I <sub>OUT</sub> = 100μA<br>I <sub>OL</sub> = 24mA                             | 4.5<br>4.5        | 3.0<br>3.0        | 0.002<br>0.18         | 0.10<br>0.36         | 0.10<br>0.44                  | V |
| V <sub>OLB</sub> | Output Voltage        |                          | I <sub>OUT</sub> = 100μA<br>I <sub>OL</sub> = 12mA<br>I <sub>OL</sub> = 8mA    | 4.5<br>4.5<br>4.5 | 3.0<br>3.0<br>2.7 | 0.002<br>0.1<br>0.1   | 0.10<br>0.31<br>0.31 | 0.10<br>0.40<br>0.40          | V |

#### DC ELECTRICAL CHARACTERISTICS

|                                        |                                              |                   |                                                                                                       |                  |                  | T <sub>A</sub> = 25°C |                       | T <sub>A</sub> = −40 to +85°C |      |
|----------------------------------------|----------------------------------------------|-------------------|-------------------------------------------------------------------------------------------------------|------------------|------------------|-----------------------|-----------------------|-------------------------------|------|
| Symbol                                 | Parameter                                    |                   | Condition                                                                                             | V <sub>CCA</sub> | V <sub>CCB</sub> | Тур                   | Typ Guaranteed Limits |                               | Unit |
| I <sub>IN</sub>                        | Max Input Leak-<br>age<br>Current            | <u>oe,</u><br>T/R | V <sub>I</sub> = V <sub>CCA</sub> , GND                                                               | 5.5              | 3.6              |                       | ±0.1                  | ±1.0                          | μΑ   |
| I <sub>OZA</sub>                       | Max 3–State Out-<br>put Leakage              | An                |                                                                                                       | 5.5              | 3.6              |                       | ±0.5                  | ±5.0                          | μΑ   |
| I <sub>OZB</sub>                       | Max 3–State Out-<br>put Leakage              | Bn                |                                                                                                       | 5.5              | 3.6              |                       | ±0.5                  | ±5.0                          | μΑ   |
| $\Delta I_{CC}$                        | Maximum I <sub>CCT</sub><br>per Input        | An, OE<br>T/R     | V <sub>I</sub> =V <sub>CCA</sub> -2.1V                                                                | 5.5              | 3.6              | 1.0                   | 1.35                  | 1.5                           | mA   |
|                                        |                                              | Bn                | V <sub>I</sub> =V <sub>CCB</sub> -0.6V                                                                | 5.5              | 3.6              |                       | 0.35                  | 0.5                           | mA   |
| I <sub>CCA</sub>                       | Quiescent V <sub>CCA</sub><br>Supply Current |                   | An= $V_{CCA}$ or GND<br>Bn= $V_{CCB}$ or GND<br>$\overline{OE}$ =GND<br>T/ $\overline{R}$ =GND        | 5.5              | 3.6              |                       | 8                     | 80                            | μΑ   |
| I <sub>CCB</sub>                       | Quiescent V <sub>CCB</sub><br>Supply Current |                   | An= $V_{CCA}$ or GND<br>Bn= $V_{CCB}$ or GND<br>$\overline{OE}$ =GND<br>T/ $\overline{R}$ = $V_{CCA}$ | 5.5              | 3.6              |                       | 5                     | 50                            | μΑ   |
| V <sub>OLPA</sub><br>V <sub>OLPB</sub> | Quiet Output Max<br>Dynamic V <sub>OL</sub>  |                   | Notes 1, 2                                                                                            | 5.0<br>5.0       | 3.3<br>3.3       |                       | 1.5<br>1.2            |                               | V    |
| V <sub>OLVA</sub><br>V <sub>OLVB</sub> | Quiet Output Min<br>Dynamic V <sub>OL</sub>  |                   | Notes 1, 2                                                                                            | 5.0<br>5.0       | 3.3<br>3.3       |                       | -1.2<br>-0.8          |                               | V    |
| V <sub>IHDA</sub><br>V <sub>IHDB</sub> | Min HIGH Level<br>Dynamic Input<br>Voltage   |                   | Notes 1, 3                                                                                            | 5.0<br>5.0       | 3.3<br>3.3       |                       | 2.0<br>2.0            |                               | V    |
| V <sub>ILDA</sub><br>V <sub>ILDB</sub> | Max LOW Level<br>Dynamic Input<br>Voltage    |                   | Notes 1, 3                                                                                            | 5.0<br>5.0       | 3.3<br>3.3       |                       | 0.8<br>0.8            |                               | V    |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. 1. Worst case package.

Work case parkage.
Max number of outputs defined as (n). Data inputs are driven 0V to V<sub>CC</sub> level; one output at GND.
Max number of data inputs (n) switching. (n-1) inputs switching 0V to V<sub>CC</sub> level. Input under test switching: V<sub>CC</sub> level to threshold (V<sub>IHD</sub>), 0V to threshold (V<sub>ILD</sub>), f = 1MHz.

### **CAPACITIVE CHARACTERISTICS**

| Symbol           | Parameter                                                                             | Parameter Condition                  |          |    |  |
|------------------|---------------------------------------------------------------------------------------|--------------------------------------|----------|----|--|
| C <sub>IN</sub>  | Input Capacitance                                                                     | $V_{CCA} = 5.0V; V_{CCB} = 3.3V$     | 4.5      | pF |  |
| C <sub>I/O</sub> | Input/Output Capacitance                                                              | $V_{CCA} = 5.0V; V_{CCB} = 3.3V$     | 15       | pF |  |
| C <sub>PD</sub>  | Power Dissipation Capacitance $B \rightarrow A$ (Measured at 10MHz) $A \rightarrow B$ | $V_{CCA} = 5.0V$<br>$V_{CCB} = 3.3V$ | 55<br>40 | pF |  |

#### **AC ELECTRICAL CHARACTERISTICS**

|                                        |                                                | T <sub>A</sub> = −40 to +85°C<br>C <sub>L</sub> = 50pF |                                                         |              | T <sub>A</sub> = -40<br>C <sub>L</sub> =               | to +85°C<br>50pF |      |
|----------------------------------------|------------------------------------------------|--------------------------------------------------------|---------------------------------------------------------|--------------|--------------------------------------------------------|------------------|------|
|                                        |                                                |                                                        | <sub>CCA</sub> = 5V ±0.5V<br><sub>CB</sub> = 3.3V ±0.3V |              | V <sub>CCA</sub> = 5V ±0.5V<br>V <sub>CCB</sub> = 2.7V |                  |      |
| Symbol                                 | Parameter                                      | Min                                                    | Typ<br>(Note 4)                                         | Max          | Min                                                    | Max              | Unit |
| t <sub>PHL</sub><br>t <sub>PLH</sub>   | Propagation Delay A to B                       | 1.0<br>1.0                                             | 5.1<br>5.3                                              | 9.0<br>9.0   | 1.0<br>1.0                                             | 10.0<br>10.0     | ns   |
| t <sub>PHL</sub><br>t <sub>PLH</sub>   | Propagation Delay B to A                       | 1.0<br>1.0                                             | 5.4<br>5.5                                              | 9.0<br>9.0   | 1.0<br>1.0                                             | 10.0<br>10.0     | ns   |
| t <sub>PZL</sub><br>t <sub>PZH</sub>   | Output Enable Time OE to B                     | 1.0<br>1.0                                             | 6.5<br>6.7                                              | 10.5<br>10.5 | 1.0<br>1.0                                             | 11.5<br>11.5     | ns   |
| t <sub>PZL</sub><br>t <sub>PZH</sub>   | Output Enable Time OE to A                     | 1.0<br>1.0                                             | 5.2<br>5.8                                              | 9.5<br>9.5   | 1.0<br>1.0                                             | 10.0<br>10.0     | ns   |
| t <sub>PHZ</sub><br>t <sub>PLZ</sub>   | Output Disable Time OE to B                    | 1.0<br>1.0                                             | 6.0<br>3.3                                              | 10.0<br>7.0  | 1.0<br>1.0                                             | 10.0<br>7.5      | ns   |
| t <sub>PHZ</sub><br>t <sub>PLZ</sub>   | Output Disable Time OE to A                    | 1.0<br>1.0                                             | 3.9<br>2.9                                              | 7.5<br>7.0   | 1.0<br>1.0                                             | 7.5<br>7.5       | ns   |
| t <sub>OSHL</sub><br>t <sub>OSLH</sub> | Output to Output Skew, Data to Output (Note 5) |                                                        | 1.0                                                     | 1.5          |                                                        | 1.5              | ns   |

 Typical values at V<sub>CCA</sub> = 5.0V; V<sub>CCB</sub> = 3.3V at 25°C.
Skew is defined as the absolute value of the difference between the actual propagation delay for any two separate outputs of the same device. The specification applies to any outputs switching in the same direction, either HIGH-to-LOW (t<sub>OSHL</sub>) or LOW-to-HIGH (t<sub>OSLH</sub>); parameter guaranteed by design.

#### **ORDERING INFORMATION**

| Device           | Package               | Shipping <sup>†</sup> |
|------------------|-----------------------|-----------------------|
| MC74LVX4245DWG   | SOIC-24               | 30 Units / Rail       |
| MC74LVX4245DWR2G | (Pb-Free)             | 1000 / Tape & Reel    |
| MC74LVX4245DTG   |                       | 62 Units / Rail       |
| MC74LVX4245DTR2G | TSSOP-24<br>(Pb-Free) | 2500 / Tape & Reel    |
| NLVLVX4245DTR2G* | (, 2 1.00)            | 2500 / Tape & Reel    |

+For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

\*NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable.

#### **Dual Supply Octal Translating Transceiver**

The 74LVX4245 is a is a dual–supply device well capable of bidirectional signal voltage translation. This level shifting ability provides an excellent interface between low voltage CPU local bus and a standard 5.0 V I/O bus. The device control inputs can be controlled by either the low voltage CPU and core logic or a bus arbitrator with 5.0 V I/O levels.

The LVX4245 is ideal for mixed voltage applications such as notebook computers using a 3.3 V CPU and 5.0 V peripheral devices.

#### **Applications:**

#### Mixed Mode Dual Supply Interface Solutions

The LVX4245 is designed to solve 3.0 V / 5.0 V interfaces when CMOS devices cannot tolerate I/O levels above their applied V<sub>CC</sub>. If an I/O pin of a 3.0 V device is driven by a 5.0 V device, the P–Channel transistor in the 3.0 V device will conduct – causing current flow from the I/O bus to the 3.0 V power supply. The result may be destruction of the 3.0 V device through latchup effects. A current limiting resistor may be used to prevent destruction, but it causes speed degradation and needless power dissipation.

A better solution is provided in the LVX4245. It provides two different output levels that easily handle the dual voltage interface. The A port is a dedicated 5.0 V port; the B port is a dedicated 3.0 V port.

Since the LVX4245 is a '245 transceiver, the user may either use it for bidirectional or unidirectional applications. The center 20 pins are configured to match a '245 pinout. This enables the user to easily replace this level shifter with a 3.0 V '245 device without additional layout work or remanufacture of the circuit board (when both buses are 3.0 V).



Figure 3. 3.3V/5V Interface Block Diagram

### Powering Up the LVX4245

When powering up the LVX4245, please note that if the  $V_{CCB}$  pin is powered–up well in advance of the  $V_{CCA}$  pin, several milliamps of either  $I_{CCA}$  or  $I_{CCB}$  current will result. If the  $V_{CCA}$  pin is powered–up in advance of the  $V_{CCB}$  pin then only nanoamps of Icc current will result. In actuality the  $V_{CCB}$  can be powered "slightly" before the  $V_{CCA}$  without the current penalty, but this "setup time" is dependent on the power–up ramp rate of the  $V_{CC}$  pins. With a ramp rate of approximately 50 mV/ns (50V/µs) a 25 ns setup time was observed ( $V_{CCB}$  before  $V_{CCA}$ ). With a 7.0 V/µs rate, the setup time was about 140ns. When all is said and done, the safest powerup strategy is to simply power  $V_{CCA}$  before  $V_{CCB}$ . One more note: if the  $V_{CCB}$  ramp rate is faster than the  $V_{CCA}$  ramp rate then power problems might still occur, even if the  $V_{CCA}$  powerup began prior to the  $V_{CCB}$  powerup.



Figure 4. MC74LVX4245 Fits Into a System with 3V Subsystem and 5V Subsystem



Figure 5. MC74LVX4245 Pin Arrangement Is Compatible to 20–Pin 74 Series '245s



WAVEFORM 1 – PROPAGATION DELAYS

 $t_{R}$  =  $t_{F}$  = 2.5ns, 10% to 90%; f = 1MHz;  $t_{W}$  = 500ns



WAVEFORM 2 - OUTPUT ENABLE AND DISABLE TIMES  $t_R$  =  $t_F$  = 2.5ns, 10% to 90%; f = 1MHz;  $t_W$  = 500ns





| TEST                                                                      | SWITCH            |
|---------------------------------------------------------------------------|-------------------|
| t <sub>PLH</sub> , t <sub>PHL</sub> , t <sub>PZH</sub> , t <sub>PHZ</sub> | Open              |
| t <sub>PZL</sub> , t <sub>PLZ</sub>                                       | $2 \times V_{CC}$ |

 $C_L$  = 50pF or equivalent (Includes jig and probe capacitance)

 $R_{L} = R_{1} = 500\Omega$  or equivalent

 $R_T = Z_{OUT}$  of pulse generator (typically 50 $\Omega$ )



#### PACKAGE DIMENSIONS



details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

#### PACKAGE DIMENSIONS

TSSOP-24 DT SUFFIX CASE 948H **ISSUE B** 



DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. CONTROLLING DIMENSION: MILLIMETERS.

CONTROLLING DIMENSION: MILLIMETERS.
DIMENSION & DOES NOT INCLUDE DAMBAR PROTRUSION. DAMBAR PROTRUSION SHALL BE 0.08 MAX AT MMC. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OF THE FOOT.
DIMENSION D DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH, PROTRUSIONS OR GATE BURRS SHALL NOT EXCEED 0.15 PER SIDE. DIMEN-SION D IS DETERMINED AT DATUM PLANE H.
DIMENSION E1 DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEFD 0.25 PER SIDE DIMENSION F1 IS DETERMINED AT DA-

EXCEED 0.25 PER SIDE, DIMENSION E1 IS DETERMINED AT DA-TUM PLANE H.

DATUMS A AND B ARE DETERMINED AT DATUM PLANE H. A1 IS DEFINED AS THE VERTICAL DISTANCE FROM THE SEAT-ING PLANE TO THE LOWEST POINT ON THE PACKAGE BODY.

MILLIMETERS DIN MIN MAX 1.20 A1 0.05 0.15 0.30 b 0.19 0.09 0.20 D 7.70 7.90 Ε 6.40 BSC E1 4.50 4.30 е 0.65 BSC 0.50 0.75 L2 0.25 BSC

ON Semiconductor and 💷 are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="https://www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that ON Semiconductor was negligent regarding the design or manufacture of the part. ON Semiconductor is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support:

Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative

# **Mouser Electronics**

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

**ON Semiconductor:** 

MC74LVX4245DTG MC74LVX4245DTR2G MC74LVX4245DWG MC74LVX4245DWR2G NLVLVX4245DTR2G