



### **General Description**

The MAX4889B/MAX4889C high-speed passive switches route PCI Express® (PCIe) data between two possible destinations in desktop or notebook PCs. The MAX4889B/MAX4889C are quad double-pole/doublethrow (4 x DPDT) switches ideal for switching four half lanes of PCIe data between two destinations. The MAX4889B/MAX4889C feature a single digital control input (SEL) to switch signal paths.

The MAX4889C is intended for use in systems (e.g., SAS) where both the input and output are capacitively coupled, and provides a 10µA (typ) source current and a  $60k\Omega$  (typ) internal biasing resistor to GND at the \_OUT\_ terminals.

The MAX4889B/MAX4889C are fully specified to operate from a single +3.3V (typ) power supply. Both devices are available in an industry-standard 3.5mm x 9.0mm, 42-pin TQFN package. These devices operate over the -40°C to +85°C extended temperature range.

### **Applications**

Desktop PCs

Notebook PCs

Servers

Video Graphics Cards—SLI® (Scaled Link Interface) and CrossFire™

PCI Express is a registered service mark of PCI-SIG Corporation. SLI is a registered trademark of NVIDIA Corporation. CrossFire is a trademark of ATI Technologies, Inc.

### **Features**

- ♦ Single +3.3V Power-Supply Voltage
- ♦ Support PCle Gen I, Gen II, and Gen III Data Rates
- ♦ Supports SAS I, SAS II, and SAS 6.0Gbps (MAX4889C)
- **♦ Superior Return Loss** Better than -10dB (typ) at 5.0GHz
- ♦ Small 3.5mm x 9.0mm, 42-Pin TQFN Package
- **♦ Industry-Standard Pinouts**

### **Ordering Information**

| PART         | TEMP RANGE     | PIN-PACKAGE |  |  |
|--------------|----------------|-------------|--|--|
| MAX4889BETO+ | -40°C to +85°C | 42 TQFN-EP* |  |  |
| MAX4889CETO+ | -40°C to +85°C | 42 TQFN-EP* |  |  |

<sup>+</sup>Denotes a lead(Pb)-free/RoHS-compliant package.

Typical Operating Circuit appears at end of data sheet.

## **Pin Configuration**



Maxim Integrated Products 1

<sup>\*</sup>EP = Exposed pad.

### **ABSOLUTE MAXIMUM RATINGS**

| (All voltages referenced to GND, unless otherwise noted.) VCC0.3V to +4V |
|--------------------------------------------------------------------------|
| SEL, _IN_, _OUTA_, _OUTB_ (Note 1)0.3V to (V <sub>CC</sub> + 0.3V)       |
| Continuous Current (AIN_ to AOUTA_/AOUTB_, BIN_ to                       |
| BOUTA_/BOUTB_, CIN_ to COUTA_/COUTB_, DIN_ to                            |
| DOUTA_/DOUTB_)±70mA                                                      |
| Peak Current (AIN_ to AOUTA_/AOUTB_, BIN_ to                             |
| BOUTA_/BOUTB_, CIN_ to COUTA_/COUTB_, DIN_ to                            |
| DOUTA_/DOUTB_)                                                           |
| (pulsed at 1ms, 10% duty cycle)±70mA                                     |
| Continuous Current (SEL)±10mA                                            |
| Peak Current (SEL)                                                       |
| (pulsed at 1ms, 10% duty cycle)±10mA                                     |

| Continuous Power Dissipation (T <sub>A</sub> = +70°C) for |                 |
|-----------------------------------------------------------|-----------------|
| 42-Pin TQFN (derate 35.7mW/°C above +70°                  | °C)285/mW       |
| Operating Temperature Range                               | 40°C to +85°C   |
| Junction Temperature                                      | +150°C          |
| Storage Temperature Range                                 | -65°C to +150°C |
| Package Junction-to-Ambient Thermal Resistar              | nce             |
| (θ <sub>JA</sub> ) (Note 2)                               | 28.0°C/W        |
| Package Junction-to-Case Thermal Resistance               |                 |
| (θ <sub>JC</sub> ) (Note 2)                               | 2.0°C/W         |
| Lead Temperature (soldering, 10s)                         | +300°C          |
| Soldering Temperature (reflow)                            | +260°C          |
|                                                           |                 |

- **Note 1:** Signals on SEL, \_IN\_, \_OUTA\_, \_OUTB\_ exceeding V<sub>CC</sub> or GND are clamped by internal diodes. Limit forward-diode current to maximum current rating.
- **Note 2:** Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to <a href="https://www.maxim-ic.com/thermal-tutorial">www.maxim-ic.com/thermal-tutorial</a>.

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### **ELECTRICAL CHARACTERISTICS**

 $(V_{CC} = +3.3V \pm 10\%, T_A = T_{MIN} \text{ to } T_{MAX}, \text{ unless otherwise noted.}$  Typical values are at  $V_{CC} = +3.3V, T_A = +25^{\circ}C$ , unless otherwise noted.) (Note 3)

| PARAMETER                                         | SYMBOL                          | CONDITIONS                                                                                                           | MIN  | TYP | MAX                   | UNITS |
|---------------------------------------------------|---------------------------------|----------------------------------------------------------------------------------------------------------------------|------|-----|-----------------------|-------|
| DC PERFORMANCE                                    |                                 |                                                                                                                      |      |     |                       |       |
| Analog Signal Range                               | _IN_,<br>_OUTA_,<br>_OUTB_      |                                                                                                                      | -0.3 |     | V <sub>CC</sub> - 1.8 | V     |
| On-Resistance                                     | Ron                             | V <sub>CC</sub> = +3.0V, I <sub>IN</sub> = 15mA, V <sub>OUTA</sub> ,<br>V <sub>OUTB</sub> = 0V, 1.2V                 |      | 6.4 | 8.4                   | Ω     |
| On-Resistance Match Between Pairs of Same Channel | ΔR <sub>ON</sub>                | V <sub>CC</sub> = +3.0V, I <sub>IN</sub> = 15mA, V <sub>OUTA</sub> ,<br>V <sub>OUTB</sub> = 0V (Notes 4, 5)          |      | 0.1 | 0.5                   | Ω     |
| On-Resistance Match Between<br>Channels           | ΔR <sub>ON</sub>                | V <sub>CC</sub> = +3.0V, I <sub>IN</sub> = 15mA, V <sub>OUTA</sub> ,<br>V <sub>OUTB</sub> = 0V (Notes 4, 5)          |      | 0.2 |                       | Ω     |
| On-Resistance Flatness                            | RFLAT (ON)                      | V <sub>CC</sub> = +3.0V, I <sub>IN</sub> = 15mA, V <sub>OUTA</sub> ,<br>V <sub>OUTB</sub> = 0V, 1.2V (Notes 5, 6)    |      | 0.3 |                       | Ω     |
| _OUTA_ or _OUTB_ Off-Leakage<br>Current           | I_OUTA_ (OFF),<br>I_OUTB_ (OFF) | V <sub>CC</sub> = +3.6V, V <sub>IN</sub> = 0V, 1.2V, V <sub>OUTA</sub><br>or V <sub>OUTB</sub> = 1.2V, 0V (MAX4889B) | -1   |     | +1                    | μА    |
| _IN_ On-Leakage Current                           | I_IN_ (ON)                      | $V_{CC} = +3.6V$ , $V_{IN} = 0V$ , 1.2V, $V_{OUTA}$ or $V_{OUTB} = V_{IN}$ or unconnected (MAX4889B)                 | -1   |     | +1                    | μА    |
| Output Short-Circuit Current                      |                                 | All other ports are unconnected (MAX4889C)                                                                           | 5    |     | 15                    | μА    |
| Output Open-Circuit Voltage                       |                                 | All other ports are unconnected (MAX4889C)                                                                           | 0.2  | 0.6 | 0.9                   | V     |

### **ELECTRICAL CHARACTERISTICS (continued)**

 $(V_{CC} = +3.3V \pm 10\%, T_A = T_{MIN} \text{ to } T_{MAX}, \text{ unless otherwise noted. Typical values are at } V_{CC} = +3.3V, T_A = +25^{\circ}C, \text{ unless otherwise noted.})$  (Note 3)

| PARAMETER                            | SYMBOL                | CONDITIONS                               | MIN | TYP | MAX | UNITS |
|--------------------------------------|-----------------------|------------------------------------------|-----|-----|-----|-------|
| AC PERFORMANCE                       |                       |                                          |     |     |     |       |
| SEL-to-Switch Turn-On Time           | ton_sel               | $Z_S = Z_L = 50\Omega$                   |     | 80  |     | ns    |
| SEL-to-Switch Turn-Off Time          | tOFF_SEL              | $Z_S = Z_L = 50\Omega$ , Figure 1        |     | 15  |     | ns    |
| Propagation Delay                    | t <sub>PD</sub>       | $Z_S = Z_L = 50\Omega$ , Figure 2        |     | 50  |     | ps    |
| Output Skew Between Pairs            | tskew1                | $Z_S = Z_L = 50\Omega$ , Figure 2        |     | 50  |     | ps    |
| Output Skew Between Same Pair        | tskew2                | $Z_S = Z_L = 50\Omega$ , Figure 2        |     | 10  |     | ps    |
|                                      |                       | 0Hz < f ≤ 2.8GHz                         | -14 |     |     |       |
| Differential Return Loss (Note 5)    | S <sub>DD11</sub>     | 2.8GHz < f ≤ 5.0GHz                      | -8  |     |     | dB    |
|                                      |                       | f > 5.0GHz                               | -3  |     |     |       |
| Differential Insertion Loss (Note 5) | S <sub>DD21</sub>     | See Table 1                              |     |     |     | dB    |
|                                      |                       | 0Hz < f ≤ 2.5GHz                         |     | -40 |     |       |
| Differential Crosstalk (Note 5)      | SDDCTK                | 2.5GHz < f ≤ 5.0GHz                      |     | -30 |     | dB    |
|                                      |                       | f > 5.0GHz                               |     | -25 |     |       |
|                                      |                       | 0Hz < f ≤ 2.5GHz                         |     | -15 |     |       |
| Differential Off-Isolation (Note 5)  | S <sub>DD21_OFF</sub> | 2.5GHz < f ≤ 5.0GHz                      |     | -12 |     | dB    |
|                                      |                       | f > 5.0GHz                               |     | -12 |     |       |
| CONTROL INPUT (SEL)                  |                       |                                          |     |     |     |       |
| Input Logic High                     | VIH                   |                                          | 1.4 |     |     | V     |
| Input Logic Low                      | VIL                   |                                          |     |     | 0.6 | V     |
| Input Logic Hysteresis               | V <sub>H</sub> YST    |                                          |     | 130 |     | mV    |
| POWER SUPPLY                         |                       |                                          |     |     |     |       |
| Power-Supply Range                   | Vcc                   |                                          | 3.0 |     | 3.6 | V     |
| V <sub>CC</sub> Supply Current       | Icc                   | V <sub>SEL</sub> = 0V or V <sub>CC</sub> |     |     | 1   | mA    |

Note 3: All units are 100% production tested at  $T_A = +85^{\circ}C$ . Limits over the operating temperature range are guaranteed by design and characterization and are not production tested.

**Note 4:**  $\Delta R_{ON} = R_{ON (MAX)} - R_{ON (MIN)}$ .

Note 5: Guaranteed by design, not production tested.

**Note 6:** Flatness is defined as the difference between the maximum and minimum value of on-resistance as measured over the specified analog signal range.

**Table 1. Insertion Loss Mask** 

| FREQUENCY RANGE<br>(GHz) | MAXIMUM INSERTION<br>LOSS (dB)       |
|--------------------------|--------------------------------------|
| 0–2.5                    | $\frac{14}{25} \times f_{GHz} + 0.6$ |
| 2.5–5                    | $\frac{6}{5} \times f_{GHz} - 1.0$   |
| 5 or greater             | $\frac{8}{5} \times f_{GHz} - 3.0$   |

## **Test Circuits/Timing Diagrams**



Figure 1. Switching Time

## Test Circuits/Timing Diagrams (continued)



Figure 2. Propagation Delay and Output Skew

### Typical Operating Characteristics

 $(V_{CC} = +3.3V, T_A = +25^{\circ}C, unless otherwise noted.)$ 



## Functional Diagram/Truth Table



## \_Pin Description

| PIN                                   |         |                                                                                                                                                                                                                                       |
|---------------------------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MAX4889B/<br>MAX4889C                 | NAME    | FUNCTION                                                                                                                                                                                                                              |
| 1                                     | AIN+    | Analog Switch 1. Common Positive Terminal.                                                                                                                                                                                            |
| 2                                     | AIN-    | Analog Switch 1. Common Negative Terminal.                                                                                                                                                                                            |
| 3                                     | AOUTB+  | Analog Switch 1. Normally Open Positive Terminal.                                                                                                                                                                                     |
| 4                                     | AOUTB-  | Analog Switch 1. Normally Open Negative Terminal.                                                                                                                                                                                     |
| 5                                     | BIN+    | Analog Switch 2. Common Positive Terminal.                                                                                                                                                                                            |
| 6                                     | BIN-    | Analog Switch 2. Common Negative Terminal.                                                                                                                                                                                            |
| 7                                     | BOUTB+  | Analog Switch 2. Normally Open Positive Terminal.                                                                                                                                                                                     |
| 8                                     | BOUTB-  | Analog Switch 2. Normally Open Negative Terminal.                                                                                                                                                                                     |
| 9, 19, 21, 26, 31,<br>34, 39, 41      | Vcc     | Positive Supply Voltage Input. Connect V <sub>CC</sub> to a 3.0V to 3.6V supply voltage. Bypass V <sub>CC</sub> to GND with a 0.1µF ceramic capacitor placed as close as possible to the device. See the <i>Board Layout</i> section. |
| 10                                    | CIN+    | Analog Switch 3. Common Positive Terminal.                                                                                                                                                                                            |
| 11                                    | CIN-    | Analog Switch 3. Common Negative Terminal.                                                                                                                                                                                            |
| 12                                    | COUTB+  | Analog Switch 3. Normally Open Positive Terminal.                                                                                                                                                                                     |
| 13                                    | COUTB-  | Analog Switch 3. Normally Open Negative Terminal.                                                                                                                                                                                     |
| 14                                    | DIN+    | Analog Switch 4. Common Positive Terminal.                                                                                                                                                                                            |
| 15                                    | DIN-    | Analog Switch 4. Common Negative Terminal.                                                                                                                                                                                            |
| 16                                    | DOUTB+  | Analog Switch 4. Normally Open Positive Terminal.                                                                                                                                                                                     |
| 17                                    | DOUTB-  | Analog Switch 4. Normally Open Negative Terminal.                                                                                                                                                                                     |
| 18, 20, 22, 25, 29,<br>35, 38, 40, 42 | GND     | Ground                                                                                                                                                                                                                                |
| 23                                    | DOUTA-  | Analog Switch 4. Normally Closed Negative Terminal.                                                                                                                                                                                   |
| 24                                    | DOUTA+  | Analog Switch 4. Normally Closed Positive Terminal.                                                                                                                                                                                   |
| 27                                    | COUTA-  | Analog Switch 3. Normally Closed Negative Terminal.                                                                                                                                                                                   |
| 28                                    | COUTA+  | Analog Switch 3. Normally Closed Positive Terminal.                                                                                                                                                                                   |
| 30                                    | SEL     | Control Signal Input. SEL has a 70kΩ (typ) pulldown resistor to GND.                                                                                                                                                                  |
| 32                                    | BOUTA - | Analog Switch 2. Normally Closed Negative Terminal.                                                                                                                                                                                   |
| 33                                    | BOUTA+  | Analog Switch 2. Normally Closed Positive Terminal.                                                                                                                                                                                   |
| 36                                    | AOUTA-  | Analog Switch 1. Normally Closed Negative Terminal.                                                                                                                                                                                   |
| 37                                    | AOUTA+  | Analog Switch 1. Normally Closed Positive Terminal.                                                                                                                                                                                   |
| _                                     | EP      | Exposed Pad. Connect EP to GND.                                                                                                                                                                                                       |

### **Detailed Description**

The MAX4889B high-speed passive switch routes PCI Express (PCIe) data or other high-speed signals with amplitude of  $\leq$  1.2Vp-p differential, and common-mode voltage close to 0V between two possible destinations. The MAX4889B is ideal for routing PCIe signals to change system configuration. For example, in a graphics application, four MAX4889B devices create two sets of eight lanes from a single 16-lane bus. The MAX4889C feature a 10µA (typ) source current and a 60k $\Omega$  (typ) internal biasing resistor to GND at the \_OUT\_ terminals. The MAX4889C is ideal for dual capacitively coupled applications such as SAS and SATA. The MAX4889B/ MAX4889C feature a single digital control input (SEL) to switch signal paths. SEL has a 70k $\Omega$  (typ) pulldown resistor to GND.

The MAX4889B/MAX4889C are fully specified to operate from a single 3.0V to 3.6V power supply.

### **Digital Control Input (SEL)**

The MAX4889B/MAX4889C provide a single digital control input (SEL) to select the signal path between the \_IN\_ and \_OUT\_ channels. The truth tables for the MAX4889B/MAX4889C are illustrated in the *Functional Diagram/Truth Table*. SEL has a  $70k\Omega$  (typ) pulldown resistor to GND.

### **Analog Signal Levels**

The MAX4889B/MAX4889C accept standard PCIe signals to a maximum of (VCC - 1.8V). Signals on the \_IN+ channels are routed to either the \_OUTA+ or \_OUTB+ channels. Signals on the \_IN- channels are routed to either the \_OUTA- or \_OUTB- channels. The MAX4889B/MAX4889C are bidirectional switches, allowing \_IN\_ and \_OUT\_ to be used as either inputs or outputs.

### **Applications Information**

#### **PCIe Switching**

The MAX4889B/MAX4889C primary applications are aimed at reallocating PCIe lanes (see the *Typical Operating Circuit: Video Graphics Cards*). For example, in graphics applications, several manufacturers have found that it is possible to improve performance by a factor of nearly two by splitting a single 16-lane PCIe bus into two 8-lane buses. Two of the more prominent examples are SLI (Scaled Link Interface) and CrossFire. Four MAX4889Bs permit a computer motherboard to operate properly with a single 16-lane graphics card, which can later be upgraded to dual cards.

#### **Board Layout**

High-speed switches require proper layout and design procedures for optimum performance. Keep controlled-impedance PCB traces as short as possible or follow impedance layouts per the PCle specification. Ensure that power-supply bypass capacitors are placed as close as possible to the device. Multiple bypass capacitors are recommended. Connect all grounds and the exposed pad to large ground planes.

## Typical Operating Circuit: Video Graphics Cards



10 \_\_\_\_\_\_\_/N/XI/M

\_\_\_\_\_Chip Information

PROCESS: CMOS

### Package Information

For the latest package outline information and land patterns, go to <a href="www.maxim-ic.com/packages">www.maxim-ic.com/packages</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

|   | PACKAGE | PACKAGE    | OUTLINE | LAND        |
|---|---------|------------|---------|-------------|
|   | TYPE    | CODE       | NO.     | PATTERN NO. |
| ı | 42 TOFN | T423590M+1 | 21-0181 | 90-0079     |

/N/XI/W \_\_\_\_\_

### **Revision History**

| REVISION<br>NUMBER | REVISION<br>DATE | DESCRIPTION                                                                                                                                                                                     |     |
|--------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| 2                  | 8/10             | Added 8.0Gbps PCIe passive switch to the title; added Gen III to the data rates in the <i>Features</i> section; changed the return loss in the <i>Features</i> section to -10dB (typ) at 5.0GHz | AII |

Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.

## **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

## Maxim Integrated:

MAX4889BETO+ MAX4889BETO+T MAX4889CETO+ MAX4889CETO+T