

6-Channel, 100-W, Digital-Amplifier Power Stage

### **SLES196-JUNE 2007**

### **FEATURES**

- Total Output Power at 10% THD+N
  - $5 \times 15$  W at 8  $\Omega$  + 1  $\times$  25 W at 4  $\Omega$ (Single-Ended)
  - 2 x 30 W at 8  $\Omega$  (BTL)
  - 1 x 40 W at 6  $\Omega$  (BTL)
- 105-dB SNR (A-Weighted), with TAS5086 Modulator
- < 0.05% THD+N at 1 W
- Power Stage Efficiency > 90% Into Recommended Loads (SE)
- **Integrated Self-Protection Circuits** 
  - Undervoltage
  - Overtemperature
  - Overload
  - **Short Circuit**
- Integrated Active-Bias Control to Avoid DC
- Footprint Compatible with the TAS5186A for Scaleable Designs
- Thermally Enhanced 44-pin HTSSOP Package with PowerPad located on the bottom of the device
- **EMI-Compliant When Used With Recommended System Design**

### APPLICATIONS

- **DVD** Receiver
- Home Theater in a Box
- **Televisions**

### DESCRIPTION

The TAS5176 is a high-performance, six-channel, digital-amplifier power stage with an improved protection system. The TAS5176 is capable of driving a  $8-\Omega$ , single-ended load up to 15 W per each front/satellite channel and a  $4-\Omega$ , single-ended subwoofer greater than 25 W at 10% THD+N performance.

Furthermore, the TAS5176 can drive three-channels in BTL mode, with the same high-performance but with a higher power level. In BTL mode, the TAS5176 is capable of driving  $8-\Omega$  loads to greater than 30 Watts at 10% THD+N performance.

A low-cost, high-fidelity audio system can be built using a TI chipset comprising a modulator (e.g., TAS5086) and the TAS5176. This device does not require power-up sequencing because of the internal power-on reset.

The TAS5176 requires only simple passive demodulation filters on its outputs to deliver high-quality, high-efficiency audio amplification. The efficiency of the TAS5176 is greater than 90% when driving 8- $\Omega$  satellites and a 4- $\Omega$  subwoofer speaker.

The TAS5176 has an innovative protection system integrated on-chip, safeguarding the device against a wide range of fault conditions that could damage the system. These safeguards are short-circuit protection, overload protection, undervoltage protection, and overtemperature protection. The TAS5176 has a new proprietary current-limiting circuit that reduces the possibility of device shutdown transients. high-level music programmable overcurrent detector allows the use of lower-cost inductors in the demodulation output filter.



PVDD - Supply Voltage - V

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PowerPAD, PurePath Digital are trademarks of Texas Instruments. All other trademarks are the property of their respective owners.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### **DEVICE INFORMATION**

### **TERMINAL ASSIGNMENT**

The TAS5176 is available in a thermally enhanced 44-pin HTSSOP PowerPAD™ package. The heat slug is located on the bottom side of the device for convenient thermal coupling to the printed circuit board which is used as the heatsink for this device.

### DDW PACKAGE (TOP VIEW)



P0016-02



# DEVICE INFORMATION (continued) TERMINAL FUNCTIONS

| TERMINAL TYPE(1) |                               | (1) |                                                                  |  |  |  |  |
|------------------|-------------------------------|-----|------------------------------------------------------------------|--|--|--|--|
| NAME             | NAME NO.                      |     | DESCRIPTION                                                      |  |  |  |  |
| AGND             | 12                            | Р   | Analog ground                                                    |  |  |  |  |
| BST_A            | 23                            | Р   | HS bootstrap supply (BST), capacitor to OUT_A required           |  |  |  |  |
| BST_B            | 29                            | Р   | pootstrap supply (BST), external capacitor to OUT_B required     |  |  |  |  |
| BST_BIAS         | 21                            | Р   | S bootstrap supply, external capacitor to OUT_BIAS required      |  |  |  |  |
| BST_C            | 30                            | Р   | HS bootstrap supply (BST), external capacitor to OUT_C required  |  |  |  |  |
| BST_D            | 37                            | Р   | HS bootstrap supply (BST), external capacitor to OUT_D required  |  |  |  |  |
| BST_E            | 38                            | Р   | HS bootstrap supply (BST), external capacitor to OUT_E required  |  |  |  |  |
| BST_F            | 44                            | Р   | HS bootstrap supply (BST), external capacitor to OUT_F required  |  |  |  |  |
| GND              | 11                            | Р   | Chip ground                                                      |  |  |  |  |
| GVDD_ABC         | 20                            | Р   | Gate drive voltage supply                                        |  |  |  |  |
| GVDD_DEF         | 3                             | Р   | Gate drive voltage supply                                        |  |  |  |  |
| M1               | 10                            | I   | Mode selection pin                                               |  |  |  |  |
| M2               | 9                             | 1   | Mode selection pin                                               |  |  |  |  |
| M3               | 8                             | 1   | Mode selection pin                                               |  |  |  |  |
| OC_ADJ           | 14                            | 0   | Overcurrent threshold programming pin, resistor to AGND required |  |  |  |  |
| OTW              | 16                            | 0   | Overtemperature warning open-drain output signal, active-low     |  |  |  |  |
| OUT_A            | 25                            | 0   | Output, half-bridge A, satellite                                 |  |  |  |  |
| OUT_B            | 27                            | 0   | Output, half-bridge B, satellite                                 |  |  |  |  |
| OUT_BIAS         | 22                            | 0   | BIAS half-bridge output pin                                      |  |  |  |  |
| OUT_C            | 32                            | 0   | Output, half-bridge C, subwoofer                                 |  |  |  |  |
| OUT_D            | 35                            | 0   | Output, half-bridge D, satellite                                 |  |  |  |  |
| OUT_E            | 40                            | 0   | Output, half-bridge E, satellite                                 |  |  |  |  |
| OUT_F            | 42                            | 0   | Output, half-bridge F, satellite                                 |  |  |  |  |
| PGND             | 1,<br>26,<br>33,<br>34,<br>41 | Р   | Power ground                                                     |  |  |  |  |
| PVDD_A           | 24                            | Р   | Power-supply input for half-bridge A                             |  |  |  |  |
| PVDD_B           | 28                            | Р   | Power-supply input for half-bridge B                             |  |  |  |  |
| PVDD_C           | 31                            | Р   | Power-supply input for half-bridge C                             |  |  |  |  |
| PVDD_D           | 36                            | Р   | Power-supply input for half-bridge D                             |  |  |  |  |
| PVDD_E           | 39                            | Р   | Power-supply input for half-bridge E                             |  |  |  |  |
| PVDD_F           | 43                            | Р   | Power-supply input for half-bridge F                             |  |  |  |  |
| PWM_A            | 19                            | 1   | PWM input signal for half-bridge A                               |  |  |  |  |
| PWM_B            | 18                            | 1   | PWM input signal for half-bridge B                               |  |  |  |  |
| PWM_C            | 17                            | 1   | PWM input signal for half-bridge C                               |  |  |  |  |
| PWM_D            | 6                             | 1   | PWM input signal for half-bridge D                               |  |  |  |  |
| PWM_E            | 5                             | I   | PWM input signal for half-bridge E                               |  |  |  |  |
| PWM_F            | 2                             | [   | PWM input signal for half-bridge F                               |  |  |  |  |
| RESET            | 7                             | [   | Reset signal (active-low logic)                                  |  |  |  |  |
| SD               | 15                            | 0   | Shutdown open-drain output signal, active-low                    |  |  |  |  |
| VDD              | 4                             | Р   | Power supply for digital voltage regulator                       |  |  |  |  |
| VREG             | 13                            | 0   | Digital regulator supply filter pin, output                      |  |  |  |  |

<sup>(1)</sup> I = input; O = output; P = power



### **Table 1. MODE Selection Pins**

| MODE | PINS <sup>(1)</sup> | MODE             |                                                             |  |
|------|---------------------|------------------|-------------------------------------------------------------|--|
| M2   | МЗ                  | NAME DESCRIPTION |                                                             |  |
| 0    | 0                   | 2.1 mode         | Channels A, B, and C enabled; channels D, E, and F disabled |  |
| 0    | 1                   | 5.1 mode         | All channels enabled                                        |  |
| 1    | 0                   | 3.0 mode         | BTL Mode                                                    |  |
| 1    | 1                   | Reserved         |                                                             |  |

<sup>(1)</sup> M1 must always be connected to ground. 0 indicates a pin connected to GND; 1 indicates a pin connected to VREG.

## PACKAGE HEAT DISSIPATION RATINGS(1)

| PARAMETER                                            | TAS5176DDW            |
|------------------------------------------------------|-----------------------|
| R <sub>0JC</sub> (°C/W)—1 satellite (sat.) FET only  | 10.3                  |
| R <sub>0JC</sub> (°C/W)—1 subwoofer (sub.) FET only  | 5.2                   |
| R <sub>θJC</sub> (°C/W)—1 sat. half-bridge           | 5.2                   |
| R <sub>0JC</sub> (°C/W)—1 sub. half-bridge           | 2.6                   |
| R <sub>0JC</sub> (°C/W)—5 sat. half-bridges + 1 sub. | 1.74                  |
| Typical pad area <sup>(2)</sup>                      | 24.72 mm <sup>2</sup> |

<sup>(1)</sup> JC is junction-to-case, CH is case-to-heatsink.

### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted)(1)

|                                                                | UNITS            |
|----------------------------------------------------------------|------------------|
| VDD to AGND                                                    | -0.3 V to 13.2 V |
| GVDD_X to AGND                                                 | −0.3 V to 13.2 V |
| PVDD_X to PGND_X (2)                                           | −0.3 V to 50 V   |
| OUT_X to PGND_X (2)                                            | −0.3 V to 50 V   |
| BST_X to PGND_X (2)                                            | −0.3 V to 63.2 V |
| VREG to AGND                                                   | -0.3 V to 4.2 V  |
| PGND_X to GND                                                  | -0.3 V to 0.3 V  |
| PGND_X to AGND                                                 | -0.3 V to 0.3 V  |
| GND to AGND                                                    | -0.3 V to 0.3 V  |
| PWM_X, OC_ADJ, M1, M2, M3 to AGND                              | -0.3 V to 4.2 V  |
| RESET, SD, OTW to AGND                                         | –0.3 V to 7 V    |
| Maximum operating junction temperature range (T <sub>J</sub> ) | 0 to 125°C       |
| Storage temperature                                            | -40°C to 125°C   |
| Lead temperature – 1,6 mm (1/16 inch) from case for 10 seconds | 260°C            |
| Minimum PWM pulse duration, low                                | 30 ns            |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

<sup>(2)</sup> R<sub>8CH</sub> is an important consideration. Assume a 2-mil thickness of typical thermal grease between the pad area and the heatsink. The R<sub>8CH</sub> with this condition is typically 2°C/W for this package.

<sup>(2)</sup> These voltages represent the dc voltage + peak ac waveform measured at the terminal of the device in all conditions.



### **TYPICAL SYSTEM DIAGRAM (Single-ended Mode)**





# TYPICAL SYSTEM DIAGRAM (BTL Mode)





### **FUNCTIONAL BLOCK DIAGRAM**





# **RECOMMENDED OPERATING CONDITIONS**

|                         |                                                             |                                                         | MIN  | TYP | MAX  | UNIT |
|-------------------------|-------------------------------------------------------------|---------------------------------------------------------|------|-----|------|------|
| PVDD_X                  | Half-bridge supply, SE                                      | DC supply voltage at pin(s)                             | 0    | 31  | 34   | V    |
| GVDD                    | Gate drive and guard ring supply voltage                    | DC voltage at pin(s)                                    | 10.8 | 12  | 13.2 | V    |
| VDD                     | Digital regulator supply                                    | DC supply voltage at pin                                | 10.8 | 12  | 13.2 | V    |
| R <sub>L,SAT</sub>      | Resistive load impedance, satellite channels <sup>(1)</sup> | Recommended demodulation filter                         | 6    | 8   |      | Ω    |
| R <sub>L,SUB</sub>      | Resistive load impedance, subwoofer channel                 | Recommended demodulation filter                         | 3.5  | 4   |      | Ω    |
| L <sub>output</sub>     | Demodulation filter inductance                              | Minimum output inductance under short-circuit condition | 5    | 22  |      | μΗ   |
| C <sub>output,sat</sub> | Demodulation filter capacitance                             |                                                         |      | 1   |      | μF   |
| C <sub>output,sub</sub> | Demodulation filter capacitance                             |                                                         |      | 1   |      | μF   |
| F <sub>PWM</sub>        | PWM frame rate                                              |                                                         | 192  | 384 | 432  | kHz  |

<sup>(1)</sup> Load impedance outside range listed might cause shutdown due to OLP, OTE, or NLP.

# **AUDIO SPECIFICATION (Single-Ended Operation)**

 $PVDD_X = 31 \text{ V}$ , GVDD = 12 V, audio frequency = 1 kHz, AES17 measurement filter,  $F_{PWM} = 384 \text{ kHz}$ , case temperature = 75°C. Audio performance is recorded as a chipset, using TAS5086 PWM processor with an effective modulation index limit of 97%. All performance is in accordance with the foregoing specifications and recommended operating conditions unless otherwise specified.

|                    | PARAMETER                          | CONDITIONS                                                         | MIN TYP MAX | UNIT |  |
|--------------------|------------------------------------|--------------------------------------------------------------------|-------------|------|--|
| <b>D</b>           | Power output per satellite         | $R_L = 8 \Omega$ , 10% THD, clipped input signal                   | 15          | W    |  |
| P <sub>O,sat</sub> | channel                            | $R_L = 8 \Omega$ , 0 dBFS, unclipped input signal                  | 12          |      |  |
| _                  | Device extend subvice for          | $R_L = 4 \Omega$ , 10% THD, clipped input signal                   | 25          | W    |  |
| $P_{O,sub}$        | Power output, subwoofer            | $R_L = 4 \Omega$ , 0 dBFS, unclipped input signal                  | 22          |      |  |
|                    | Total harmonic distortion + noise, | $R_L = 8 \Omega, P_O = 10 W$                                       | .1          |      |  |
| TUD . N            | satellite                          | $R_L = 8 \Omega$ , 1 W                                             | .05         | %    |  |
| THD + N            | Total harmonic distortion + noise, | $R_L = 4 \Omega$ , $P_O = 20 W$                                    | .1          |      |  |
|                    | subwoofer                          | $R_L = 4 \Omega$ , 1 W                                             | .05         |      |  |
|                    | Output integrated noise, satellite | A-weighted                                                         | 55          |      |  |
| V <sub>n</sub>     | Output integrated noise, subwoofer | A-weighted                                                         | 60          | μV   |  |
| SNR                | System signal-to-noise ratio       | A-weighted                                                         | 105         | dB   |  |
| DNR                | Dynamic range <sup>(1)</sup>       | A-weighted, –60 dBFs input signal                                  | 105         | dB   |  |
| D                  | Power dissipation due to idle      | P <sub>O</sub> = 0 W, all channels running 5.1 mode <sup>(2)</sup> | 4.5         | W    |  |
| P <sub>idle</sub>  | losses (IPVDDX)                    | P <sub>O</sub> = 0 W, 2.1 mode                                     | 2.2         | W    |  |

<sup>(1)</sup> SNR is calculated relative to 0-dBFS input level.

<sup>(2)</sup> Actual system idle losses are affected by core losses of output inductors.



# **AUDIO SPECIFICATION (BTL Operation)**

 $PVDD_X = 24 \text{ V}$ , GVDD = 12 V, audio frequency = 1 kHz, AES17 measurement filter,  $F_{PWM} = 384 \text{ kHz}$ , case temperature = 75°C. Audio performance is recorded as a chipset, using TAS5086 PWM processor with an effective modulation index limit of 97%. All performance is in accordance with the foregoing specifications and recommended operating conditions unless otherwise specified.

|                   | PARAMETER                             | CONDITIONS                                                         | MIN                        | TYP | MAX | UNIT |  |
|-------------------|---------------------------------------|--------------------------------------------------------------------|----------------------------|-----|-----|------|--|
| D                 | Device output non outplife channel    | R <sub>L</sub> = 8 Ω, 10% THD, clipped input signal                |                            | 30  |     | ۱۸/  |  |
| $P_{O,sat}$       | Power output per satellite channel    | $R_L = 8 \Omega$ , 0 dBFS, unclipped input signal                  | FS, unclipped input signal |     |     | W    |  |
| 0                 | Davida autorit autoria atau atau atau | R <sub>L</sub> = 6 Ω, 10% THD, clipped input signal                |                            | 40  |     | 10/  |  |
| $P_{O,sub}$       | Power output subwoofer channel        | $R_L = 6 \Omega$ , 0 dBFS, unclipped input signal                  |                            | 30  |     | W    |  |
|                   |                                       | R <sub>L</sub> = 8 Ω, P <sub>O</sub> = 20 W                        |                            | .2  |     |      |  |
|                   | Total harmonic distantian , naisa     | R <sub>L</sub> = 8 Ω, 1 W                                          |                            | .05 |     | %    |  |
| THD + N           | Total harmonic distortion + noise     | $R_L = 6 \Omega, P_O = 30 W$                                       |                            | .2  |     |      |  |
|                   |                                       | R <sub>L</sub> = 6 Ω, 1 W                                          |                            | .05 |     |      |  |
| V                 | Output integrated noise, satellite    | A-weighted                                                         |                            | 60  |     | \/   |  |
| $V_n$             | Output integrated noise, subwoofer    | A-weighted                                                         |                            | 65  |     | μV   |  |
| SNR               | System signal-to-noise ratio          | A-weighted                                                         |                            | 105 |     | dB   |  |
| DNR               | Dynamic range <sup>(1)</sup>          | A-weighted, -60 dBFs input signal                                  |                            | 105 |     | dB   |  |
| P <sub>idle</sub> | Power dissipation due to idle losses  | P <sub>O</sub> = 0 W, all channels running 5.1 mode <sup>(2)</sup> |                            | 4.5 |     | W    |  |
|                   | (IPVDDX)                              | P <sub>O</sub> = 0 W, 2.1 mode                                     |                            | 2.2 |     | W    |  |

<sup>(1)</sup> SNR is calculated relative to 0-dBFS input level.

<sup>(2)</sup> Actual system idle losses are affected by core losses of output inductors.



# **ELECTRICAL CHARACTERISTICS**

 $F_{PWM}$  = 384 kHz, PVDD = 31V, GVDD = 12 V, VDD = 12 V, T<sub>C</sub> (case temperature) = 25°C, unless otherwise noted. All performance is in accordance with recommended operating conditions, unless otherwise specified.

| SYMBOL                                | PARAMETER                                                                                                       | CONDITIONS                                                      | MIN         | TYP | MAX | UNIT      |  |  |
|---------------------------------------|-----------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|-------------|-----|-----|-----------|--|--|
| INTERNAL VOLT                         | TAGE REGULATOR AND CURRENT CONSUMPTION                                                                          | ·                                                               |             |     |     |           |  |  |
| VREG                                  | Voltage regulator, only used as reference node                                                                  | VDD = 12 V                                                      | 3           | 3.3 | 3.6 | V         |  |  |
| IVDD                                  | VDD cumply current                                                                                              | Operating, 50% duty cycle                                       |             | 7   | 20  | mA        |  |  |
| IVDD                                  | VDD supply current                                                                                              | Idle, reset mode                                                |             | 6   | 16  | IIIA      |  |  |
| IGVDD_X                               | Cate aupply aurrent per half bridge                                                                             | 50% duty cycle                                                  | 5 22<br>1 3 |     |     | mA        |  |  |
| IGVDD_X                               | Gate supply current per half-bridge                                                                             | Idle, reset mode                                                |             |     |     | IIIA      |  |  |
| IPVDD X                               | Half bridge idle aurrent                                                                                        | 50% duty cycle, without output filter or load, 5.1 mode         | 180         |     |     | mA        |  |  |
| IPVDD_X                               | Half-bridge idle current                                                                                        | 50% duty cycle, without output filter or load, 2.1 mode         |             | 100 |     | IIIA      |  |  |
| OUTPUT STAGE                          | MOSFETs                                                                                                         |                                                                 |             |     |     |           |  |  |
| R <sub>DS(on)</sub> , LS Sat          | Drain-to-source resistance, low side, satellite                                                                 | T <sub>J</sub> = 25°C, includes metallization resistance        |             | 210 |     | mΩ        |  |  |
| R <sub>DS(on)</sub> , HS Sat          | Drain-to-source resistance, high side, satellite                                                                | T <sub>J</sub> = 25°C, includes metallization resistance        |             | 210 |     | $m\Omega$ |  |  |
| R <sub>DS(on)</sub> , LS Sub          | Drain-to-source resistance, low side, subwoofer                                                                 | T <sub>J</sub> = 25°C, includes metallization resistance        |             | 110 |     | mΩ        |  |  |
| R <sub>DS(on)</sub> , HS Sub          | Drain-to-source resistance, high side, subwoofer                                                                | T <sub>J</sub> = 25°C, includes metallization resistance        |             | 110 |     | $m\Omega$ |  |  |
| I/O PROTECTION                        | N                                                                                                               |                                                                 |             |     |     |           |  |  |
| $V_{\text{UVP, G}}$                   | Undervoltage protection limit GVDD_X                                                                            |                                                                 |             | 10  |     | V         |  |  |
| V <sub>UVP, hyst</sub> <sup>(1)</sup> | Undervoltage protection hysteresis                                                                              |                                                                 |             | 250 |     | mV        |  |  |
| OTW <sup>(1)</sup>                    | Overtemperature warning                                                                                         |                                                                 |             | 125 |     | °C        |  |  |
| OTW <sub>hyst</sub> <sup>(1)</sup>    | Temperature drop needed below OTW temp. for OTW to be inactive after the OTW event                              |                                                                 | 25          |     |     | °C        |  |  |
| OTE <sup>(1)</sup>                    | Overtemperature error                                                                                           |                                                                 | 155         |     |     | °C        |  |  |
| OTE <sub>HYST</sub> <sup>(1)</sup>    | Temperature drop needed below OTE temp. for \$\overline{SD}\$ to be released after the \$\overline{OTE}\$ event |                                                                 | 25          |     |     | °C        |  |  |
| OLCP                                  | Overload protection counter                                                                                     |                                                                 | 1.25        |     |     | ms        |  |  |
|                                       | Overcurrent limit protection, sat.                                                                              | Resistor programmable, high end,<br>Rocp = $18 \text{ k}\Omega$ |             | 4.5 |     | Α         |  |  |
| loc                                   | Overcurrent limit protection, sub.                                                                              | Resistor programmable, high end,<br>Rocp = 18 k $\Omega$        |             | 8   |     | Α         |  |  |
| I <sub>OCT</sub>                      | Overcurrent response time                                                                                       |                                                                 |             | 210 |     | ns        |  |  |
| Rocp                                  | OC programming resistor range                                                                                   | Resistor tolerance = 5%                                         |             | 27  |     | kΩ        |  |  |
| STATIC DIGITAL                        | SPECIFICATION                                                                                                   |                                                                 |             |     |     |           |  |  |
| V <sub>IH</sub>                       | High-level input voltage                                                                                        | DIAMA V MA MO MO DECET                                          | 2           |     |     |           |  |  |
| V <sub>IL</sub>                       | Low-level input voltage                                                                                         | PWM_X, M1, M2, M3, RESET                                        |             |     | 0.8 | V         |  |  |
| I <sub>lkg</sub>                      | Input leakage current                                                                                           | Static condition                                                | -80         |     | 80  | μA        |  |  |
| OTW/SHUTDOW                           | N (SD)                                                                                                          |                                                                 |             |     |     |           |  |  |
| R <sub>INT_PU</sub>                   | Internal pullup resistor to DREG (3.3 V) for \$\overline{SD}\$ and \$\overline{OTW}\$                           |                                                                 |             | 26  |     | kΩ        |  |  |
| V                                     | High level cutout valtage                                                                                       | Internal pullup resistor only                                   | 3           | 3.3 | 3.6 |           |  |  |
| V <sub>OH</sub>                       | High-level output voltage                                                                                       | External pullup: 4.7-kΩ resistor to 5 V                         | 4.5         |     | 5   | 5 V       |  |  |
| V <sub>OL</sub>                       | Low-level output voltage                                                                                        | I <sub>O</sub> = 4 mA                                           |             | 0.2 | 0.4 |           |  |  |
| FANOUT                                | Device fanout OTW, SD                                                                                           | No external pullup                                              |             | 30  |     | Devices   |  |  |

<sup>(1)</sup> Specified by design.



### **TYPICAL CHARACTERISTICS, 5.1 MODE**







Figure 3.









Figure 7.













# **TYPICAL CHARACTERISTICS, 3.0 BTL MODE**





# OUTPUT POWER vs SUPPLY VOLTAGE



Figure 13.



Figure 15.







Figure 17.



15



### THEORY OF OPERATION

### **POWER SUPPLIES**

To facilitate system design, the TAS5176 needs only a 12-V supply in addition to a typical 31-V power-stage supply. An internal voltage regulator provides suitable voltage levels for the digital and low-voltage analog circuitry. Additionally, all circuitry requiring a floating voltage supply, e.g., the high-side gate drive, is accommodated by built-in bootstrap circuitry requiring only a few external capacitors.

In order to provide outstanding electrical and acoustic characteristics, the PWM signal path including gate drive and output stage is designed as identical, independent half-bridges. For this reason. each half-bridge has separate bootstrap pins (BST\_X) and power-stage supply pins (PVDD\_X). Furthermore, an additional pin (VDD) is provided as power supply for all common circuits. Although supplied from the same 12-V source, it is highly recommended to separate GVDD X and VDD on the printed-circuit board (PCB) by RC filters (see application diagram for details). These RC filters provide the recommended high-frequency isolation. Special attention should be paid to placing all decoupling capacitors as close to their associated pins as possible. In general, inductance between the power-supply pins and decoupling capacitors must be avoided. (See reference board documentation for additional information.)

For a properly functioning bootstrap circuit, a small ceramic capacitor must be connected from each bootstrap pin (BST\_X) to the power-stage output pin (OUT\_X). When the power-stage output is low, the bootstrap capacitor is charged through an internal diode connected between the gate-drive power-supply pin (GVDD X) and the bootstrap pin. When the power-stage output voltage is high, the bootstrap capacitor voltage is shifted above the output voltage potential and thus provides a suitable voltage supply for the high-side gate driver. In an application with PWM switching frequencies in the range 352 kHz to 384 kHz, it is recommended to use 33-nF ceramic capacitors, size 0603 or 0805, for the bootstrap capacitor. These 33-nF capacitors ensure sufficient energy storage, even during minimal PWM duty cycles, to keep the high-side power stage FET (LDMOS) fully started during all of the remaining part of the PWM cycle. In an application running at a reduced switching frequency, generally 250 kHz to 192 kHz, the bootstrap capacitor might need to be increased in value. Special attention should be paid to the power-stage power supply; this includes component selection, PCB placement and routing. As indicated, each half-bridge has independent power-stage supply pins (PVDD\_X). For optimal electrical performance, EMI compliance, and system

reliability it is important that each PVDD X pin is decoupled with a 100-nF ceramic capacitor placed as close as possible to each supply pin on the same side of the PCB as the TAS5176. It is recommended to follow the PCB layout and PowerPad layout of the TAS5176 reference design. For additional information on the recommended power supply and required components, see the application diagrams given in this data sheet. The 12-V supply should be powered from a low-noise, low-output-impedance voltage regulator. Likewise, the PVDD power-stage supply is assumed to have low output impedance and low noise. The power-supply sequence is not critical due to the internal power-on-reset circuit. Moreover, the TAS5176 is fully protected against erroneous power-stage turnon due to parasitic gate charging. Thus, voltage-supply ramp rates (dv/dt) are typically noncritical.

### SYSTEM POWER-UP/DOWN SEQUENCE

The TAS5176 does not require a power-up sequence. The outputs of the H-bridge remain in a high-impedance state until the gate-drive supply voltage (GVDD\_X) and VDD voltage are above the undervoltage protection (UVP) voltage threshold (see the *Electrical Characteristics* section of this data sheet). Although not specifically required, it is recommended to hold RESET in a low state while powering up the device.

When the TAS5176 is being used with TI PWM modulators such as the TAS5086, no special attention to the state of RESET is required, provided that the chipset is configured as recommended.

### **Powering Down**

The TAS5176 does not require a power-down sequence. The device remains fully operational as long as the gate-drive supply (GVDD\_X) voltage and VDD voltage are above the undervoltage protection (UVP) threshold level (see the *Electrical Characteristics* section of this data sheet). Although not specifically required, it is a good practice to hold RESET low during power down, thus preventing audible artifacts including pops and clicks

When the TAS5176 is being used with TI PWM modulators such as the TAS5086, no special attention to the state of RESET is required, provided that the chipset is configured as recommended.

### **Error Reporting**

The SD and OTW pins are both active-low, open-drain outputs. Their function is for protection-mode signaling to a PWM controller or other system-control device.



Any fault resulting in device shutdown is signaled by the  $\overline{SD}$  pin going low. Likewise,  $\overline{OTW}$  goes low when the device junction temperature exceeds 125°C (see the following table).

| SD | OTW | DESCRIPTION                                                              |  |  |  |  |  |
|----|-----|--------------------------------------------------------------------------|--|--|--|--|--|
| 0  | 0   | Overtemperature (OTE) or overload (OLP) or undervoltage (UVP)            |  |  |  |  |  |
| 0  | 1   | Overload (OLP) or undervoltage (UVP)                                     |  |  |  |  |  |
| 1  | 0   | Overtemperature warning. Junction temperature higher than 125°C, typical |  |  |  |  |  |
| 1  | 1   | Normal operation. Junction temperature lower than 125°C, typical         |  |  |  |  |  |

It should be noted that asserting RESET low forces the SD and OTW signals high independently of faults being present. It is recommended to monitor the OTW signal using the system microcontroller and to respond to an overtemperature warning signal by, e.g., turning down the volume to prevent further heating of the device that would result in device shutdown (OTE). To reduce external component count, an internal pullup resistor to 3.3 V is provided on both the SD and OTW outputs. Level compliance for 5-V logic can be obtained by adding external pullup resistors to 5 V (see the *Electrical Characteristics* section of this data sheet for further specifications).

### **Device Protection System**

The TAS5176 contains advanced protection circuitry carefully designed to facilitate system integration and ease of use, as well as safeguarding the device from permanent failure due to a wide range of fault conditions such as short circuit, overload, and undervoltage. The TAS5176 responds to a fault by immediately setting the power stage high-impedance state (Hi-Z) and asserting the SD pin low. In situations other than overload, the device automatically recovers when the fault condition has been removed, e.g., the supply voltage has increasedor the temperature has dropped. For highest possible reliability, recovering from an overload fault requires external reset of the device no sooner than 1 second after the shutdown (see the Device Reset section of this data sheet).

# OVERCURRENT (OC) PROTECTION WITH CURRENT LIMITING AND OVERLOAD DETECTION

The device has independent, fast-reacting current detectors with programmable trip threshold (OC threshold) on all high-side and low-side power-stage FETs. See the following table for OC-adjust resistor values. The detector outputs are closely monitored by two protection systems. The first protection

system controls the power stage in order to prevent the output current from further increasing. I.e., it performs a current-limiting function rather than prematurely shutting down during combinations of high-level music transients and extreme speaker load-impedance drops. If the high-current situation persists, i.e., the power stage is being overloaded, a second protection system triggers a latching shutdown, resulting in the power stage being set in the high-impedance (Hi-Z) state.

For added flexibility, the OC threshold is programmable within a limited range using a single external resistor connected between the OC\_ADJ pin and AGND.

| OC-Adjust Resistor Values (kΩ) | Maximum Current Before OC Occurs (A) |
|--------------------------------|--------------------------------------|
| 18K                            | 4.5 (sat), 8.0 (sub)                 |
| 27K                            | TBD                                  |

It should be noted that a properly functioning overcurrent detector assumes the presence of a properly designed demodulation filter at the power-stage output. Short-circuit protection is not provided directly at the output pins of the power stage but only on the speaker terminals (after the demodulation filter). It is required to follow certain guidelines when selecting the OC threshold and an appropriate demodulation inductor.

- For the lowest-cost bill of materials in terms of component selection, the OC threshold current should be limited, considering the power output requirement and minimum load impedance. Higher-impedance loads require a lower OC threshold.
- The demodulation filter inductor must retain at least 5 µH of inductance at twice the OC threshold setting.

Most inductors have decreasing inductance with increasing temperature and increasing current (saturation). To some degree, an increase in temperature naturally occurs when operating at high output currents, due to inductor core losses and the dc resistance of the inductor copper winding. A thorough analysis of inductor saturation and thermal properties is strongly recommended.

Setting the OC threshold too low might cause issues such as lack of output power and/or unexpected shutdowns due to sensitive overload detection.

In general, it is recommended to follow closely the external component selection and PCB layout as given in the application section.



### OVERTEMPERATURE PROTECTION

The TAS5176 has a two-level temperature-protection system that asserts an active-low warning signal  $(\overline{OTW})$  when the device junction temperature exceeds 125°C (typical), and If the device junction temperature exceeds 155°C (typical), the device is put into thermal shutdown, resulting in all half-bridge outputs being set in the high-impedance state (Hi-Z) and  $\overline{SD}$  being asserted low.

### THERMAL CONSIDERATIONS

The TAS5176 device package (DDW) is designed with the PowerPad on the bottom of the device. It must be soldered to the ground plane on the printed circuit board (PCB). Under the PowerPad, there should be a pattern of vias to conduct heat through the PCB to the bottom layer ground plane. Using this technique alone, the device is capable of a total continuous power of 80 Watts.

Additional heatsinking is required for total continuous power of 100 Watts. An exposed area in the bottom layer soldermask can be created and then a aluminum bracket mechanically and thermally coupled (with heatsink paste) to the exposed area. The other end of the aluminum bracket can then be mechanically and thermally connected to the system chassis. This technique will allow the TAS5176 to run at higher ambient temperatures and/or deliver more power.

# UNDERVOLTAGE PROTECTION (UVP) AND POWER-ON RESET (POR)

The UVP and POR circuits of the TAS5176 fully protect the device in any power-up/down and brownout situation. While powering up, the POR circuit resets the overload circuit (OLP) and ensures that all circuits are fully operational when the GVDD\_X and VDD supply voltages reach 10 V (typical). Although GVDD\_X and VDD are independently monitored, a supply voltage drop below the UVP threshold on any VDD or GVDD\_X pin results in all half-bridge outputs immediately being set in the high-impedance (Hi-Z) state and \$\overline{SD}\$ being asserted low. The device automatically resumes operation when all supply voltages have increased above the UVP threshold.

### **DEVICE RESET**

When RESET is asserted low, the output FETs in all half-bridges are forced into a high-impedance (Hi-Z) state

Asserting the  $\overline{\text{RESET}}$  input low removes any fault information to be signaled on the  $\overline{\text{SD}}$  output, i.e.,  $\overline{\text{SD}}$  is forced high.

A rising-edge transition on the  $\overline{\text{RESET}}$  input allows the device to resume operation after an overload fault.

## **ACTIVE-BIAS CONTROL (ABC)**

Audible pop noises are often associated with single-rail, single-ended power stages at power-up or at the start of switching. This commonly known problem has been virtually eliminated incorporating a proprietary active-bias control circuitry as part of the TAS5176 feature set. By the use of only a few passive external components (typically resistors), the ABC can pre-charge the dc-blocking element in the audio path, i.e., split-cap capacitors or series capacitor, to the desired potential before switching is started on the PWM outputs. (For recommended configuration, see the typical application schematic included in this data sheet).

The start-up sequence can be controlled through sequencing the M3 and RESET pins according to Table 2 and Table 3.

Table 2. 5.1 Mode—All Output Channels Active

| М3 | RESET | OUT_BIAS | OUT_A,<br>_B, _C | OUT_D,<br>_E, _F | COMMENT                                                 |
|----|-------|----------|------------------|------------------|---------------------------------------------------------|
| 0  | 0     | Hi-Z     | Hi-Z             | Hi-Z             | All outputs disabled, nothing is switching.             |
| 1  | 0     | Active   | Hi-Z             | Hi-Z             | OUT_BIAS<br>enabled, all<br>other outputs<br>disabled   |
| 1  | 1     | Hi-Z     | Active           | Active           | OUT_BIAS<br>disabled, all<br>other outputs<br>switching |

Table 3. 2.1 Mode—Only Output Channels A, B, and C Active

| М3 | RESET | OUT_BIAS | OUT_A,<br>_B, _C | OUT_D,<br>_E, _F | COMMENT                                                 |
|----|-------|----------|------------------|------------------|---------------------------------------------------------|
| 0  | 0     | Hi-Z     | Hi-Z             | Hi-Z             | All outputs disabled, nothing is switching.             |
| 1  | 0     | Active   | Hi-Z             | Hi-Z             | OUT_BIAS<br>enabled, all<br>other outputs<br>disabled   |
| 0  | 1     | Hi-Z     | Active           | Hi-Z             | OUT_BIAS<br>disabled, all<br>other outputs<br>switching |



# Table 4. 3.0 Mode—Output Channels In BTL Mode

| М3 | RESET | OUT_BIAS | OUT_A,<br>_B, _C | OUT_D,<br>_E, _F | COMMENT                                     |
|----|-------|----------|------------------|------------------|---------------------------------------------|
| 0  | 0     | Hi-Z     | Hi-Z             | Hi-Z             | All outputs disabled, nothing is switching. |

| М3 | RESET | OUT_BIAS | OUT_A,<br>_B, _C | OUT_D,<br>_E, _F | COMMENT                                                 |
|----|-------|----------|------------------|------------------|---------------------------------------------------------|
| 1  | 0     | Active   | Hi-Z             | Hi-Z             | OUT_BIAS<br>enabled, all<br>other outputs<br>disabled   |
| 0  | 1     | Hi-Z     | Active           | Hi-Z             | OUT_BIAS<br>disabled, all<br>other outputs<br>switching |

When the TAS5176 is used with the TAS5086 PWM modulator, no special attention to start-up sequencing is required, provided that the chipset is configured as recommended.



# PACKAGE OPTION ADDENDUM

6-Feb-2020

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------|---------|
| TAS5176DDW       | ACTIVE | HTSSOP       | DDW                | 44   | 35             | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-3-260C-168 HR | 0 to 70      | TAS5176        | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

6.1 x 14, 0.635 mm pitch

PLASTIC SMALL OUTLINE

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



**Instruments** www.ti.com

### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated