# Advanced Regulating Pulse Width Modulators

#### **FEATURES**

- Fully Interchangeable with Standard UC1524 Family
- Precision Reference Internally Trimmed to ±1%
- High-Performance Current Limit Function
- Under-Voltage Lockout with Hysteretic Turn-on
- Start-Up Supply Current Less Than 4mA
- Output Current to 200mA
- 60V Output Capability
- Wide Common-Mode Input Range for both Error and Current Limit Amplifiers
- PWM Latch Insures Single Pulse per Period
- Double Pulse Suppression Logic
- 200ns Shutdown through PWM Latch
- Ensured Frequency Accuracy
- Thermal Shutdown Protection

#### DESCRIPTION

The UC1524A family of regulating PWM ICs has been designed to retain the same highly versatile architecture of the industry standard UC1524 (SG1524) while offering substantial improvements to many of its limitations. The UC1524A is pin compatible with "non-A" models and in most existing applications can be directly interchanged with no effect on power supply performance. Using the UC1524A, however, frees the designer from many concerns which typically had required additional circuitry to solve.

The UC1524A includes a precise 5V reference trimmed to  $\pm 1\%$  accuracy, eliminating the need for potentiometer adjustments; an error amplifier with an input range which includes 5V, eliminating the need for a reference divider; a current sense amplifier useful in either the ground or power supply output lines; and a pair of 60V, 200mA uncommitted transistor switches which greatly enhance output versatility.

An additional feature of the UC1524A is an under-voltage lockout circuit which disables all the internal circuitry, except the reference, until the input voltage has risen to 8V. This holds standby current low until turn-on, greatly simplifying the design of low power, off-line supplies. The turn-on circuit has approximately 600mV of hysteresis for jitter-free activation.

Other product enhancements included in the UC1524A's design include a PWM latch which insures freedom from multiple pulsing within a period, even in noisy environments, logic to eliminate double pulsing on a single output, a 200ns external shutdown capability, and automatic thermal protection from excessive chip temperature. The oscillator circuit of the UC1524A is usable beyond 500kHz and is now easier to synchronize with an external clock pulse.

The UC1524A is packaged in a hermetic 16-pin DIP and is rated for operation from -55°C to +125°C. The UC2524A and 3524A are available in either ceramic or plastic packages and are rated for operation from -40°C to +85°C and 0°C to 70°C, respectively. Surface mount devices are also available.

#### **BLOCK DIAGRAM**



### **ABSOLUTE MAXIMUM RATINGS**

| Supply Voltage (VIN)                                            |
|-----------------------------------------------------------------|
| Collector Supply Voltage (Vc) 60V                               |
| Output Current (each Output)                                    |
| Maximum Forced Voltage (Pin 9, 10)3 to +5V                      |
| Maximum Forced Current (Pin 9, 10) ±10mA                        |
| Reference Output Current50mA                                    |
| Oscillator Charging Current 5mA                                 |
| Power Dissipation at TA = +25°C1000mW                           |
| Power Dissipation at Tc = +25°C2000mW                           |
| Operating Temperature Range55°C to +125°C                       |
| Storage Temperature Range65°C to +150°C                         |
| Lead Temperature, (Soldering, 10 seconds) +300°C                |
| Note: Consult packaging section of Databook for thermal limita- |
| tions and considerations of package.                            |



### **CONNECTION DIAGRAMS**

| 3 2 1 20 19   | FUNCTION<br>N/C<br>Inv. Input | PIN<br>1 |
|---------------|-------------------------------|----------|
|               | Inv. Input                    | ļ        |
|               |                               | _        |
|               |                               | 2        |
|               | Non-Inv. Input                | 3        |
| 4 181         | OSC/SYNC                      | 4        |
|               | C.L. (+) sense                | - 5      |
| 5 17          | N/C                           | 6        |
| 6 16          | C.L. (-) sense                | 7        |
| 7 15          | RT                            | 8        |
| 8 14          | Ст                            | 9        |
| 9 10 11 12 13 | Ground                        | 10       |
|               | N/C                           | . 11     |
|               | Compensation                  | 12       |
|               | Shutdown                      | 13       |
| ,             | Emitter A                     | 14       |
| 1             | Collector A                   | 15       |
|               | N/C                           | 16       |
| 1             | Collector B                   | 17       |
| 1             | Emitter B                     | 18       |
|               | +VIN                          | 19       |
|               | +5V VREF                      | 20       |

**ELECTRICAL CHARACTERISTICS:** Unless otherwise stated, these specifications apply for  $TA = -55^{\circ}C$  to  $+125^{\circ}C$  for the UC1524A,  $-40^{\circ}$  to  $+85^{\circ}C$  for the UC2524A, and  $0^{\circ}C$  to  $+70^{\circ}C$  for the UC3524A; VIN = VC = 20V, TA = TJ.

|                         |                                                   | UC152 | 24A / UC | 2524A | , t  | UNITS |      |       |
|-------------------------|---------------------------------------------------|-------|----------|-------|------|-------|------|-------|
| PARAMETER               | TEST CONDITIONS                                   | MIN   | TYP      | MAX   | MIN  | TYP   | MAX  |       |
| Turn-on Characteristics |                                                   |       |          |       |      |       |      | 1 1   |
| Input Voltage           | Operating Range after Turn-on                     | 8     |          | 40    | 8    |       | 40   | V     |
| Turn-on Threshold       |                                                   | 6.5   | 7.5      | 8.5   | 6.5  | 7.5   | 8.5  | V     |
| Turn-on Current         | VIN = 6V                                          |       | 2.5      | 4     |      | 2.5   | 4    | mA    |
| Operating Current       | VIN = 8 to 40V                                    |       | 5        | 10    |      | 5     | 10   | mA    |
| Turn-on Hysteresis*     |                                                   |       | 0.5      |       |      | 0.5   |      | V     |
| Reference Section       |                                                   |       |          |       |      |       |      |       |
| Output Voltage          | T <sub>J</sub> = 25°C                             | 4.95  | 5.00     | 5.05  | 4.90 | 5.00  | 5.10 | V     |
|                         | Over Operating Range                              | 4.9   | П        | 5.1   | 4.85 |       | 5.15 | V     |
| Line Regulation         | VIN = 10 to 40V                                   |       | 10       | 20    |      | 10    | 30   | mV    |
| Load Regulation         | IL = 0 to 20 mA                                   |       | 20       | 25    |      | 20    | 35   | mV    |
| Temperature Stability*  | Over Operating Range*                             |       | 20       | 25    |      | 20    | 35   | mV    |
| Short Circuit Current   | $VREF = 0, 25^{\circ}C \leq TJ \leq 125^{\circ}C$ | 1     | 80       | 100   |      | 80    | 100  | mA    |
| Output Noise Voltage*   | 10Hz ≤ f ≤ 10kHz, TJ =25°C                        |       | 40       |       |      | 40    |      | μVrms |
| Long Term Stability*    | T <sub>J</sub> =125°C, 1000 Hrs.                  |       | 20       | 50    | п    | 20    | 50   | mV    |

<sup>\*</sup> These parameters are ensured by design but not 100% tested in production.

**ELECTRICAL CHARACTERISTICS:** Unless otherwise stated, these specifications apply for TA = -55°C to +125°C for the UC1524A, -40° to +85°C for the UC2524A, and 0°C to +70°C for the UC3524A; VIN = VC = 20V, TA = TJ.

|                                          |                                                      | UC152 | 24A / UC | 2524A | , t  | UNITS |      |       |
|------------------------------------------|------------------------------------------------------|-------|----------|-------|------|-------|------|-------|
| PARAMETER                                | TEST CONDITIONS                                      | MIN   | TYP      | MAX   | MIN  | TYP   | MAX  |       |
| Oscillator Section (Unless otherw        | vise specified, RT = $2700\Omega$ , CT = 0.01 n      | nfd)  |          |       |      | 1     |      |       |
| Initial Accuracy                         | T <sub>J</sub> = 25°C                                | 41    | 43       | 45    | 39   | 43    | 47   | kHz   |
| _                                        | Over Operating Range                                 | 40.2  |          | 45.9  | 38.2 |       | 47.9 | kHz   |
| Temperature Stability*                   | Over Operating Temperature Range                     |       | 1        | 2     |      | 1     | 2    | %     |
| Minimum Frequency                        | RT = $150k\Omega$ , CT = $0.1mfd$                    |       |          | 140   |      |       | 120  | Hz    |
| Maximum Frequency                        | RT = 2.0kΩ, CT = 470pF                               | 500   |          |       | 500  |       |      | kHz   |
| Output Amplitude*                        | ,                                                    | 3     | 3.5      |       | 3    | 3.5   |      | V     |
| Output Pulse Width*                      |                                                      | 0.29  | 0.5      | 1.0   | 0.3  | 0.5   | 1.0  | μs    |
| Ramp Peak                                |                                                      | 3.3   | 3.5      | 3.7   | 3.3  | 3.5   | 3.7  | V     |
| Ramp Valley                              | TJ = 25°C                                            | 0.7   | 0.8      | 0.9   | 0.7  | 0.8   | 0.9  | V     |
| Ramp Valley T.C.                         |                                                      |       | -1.0     | 1     | -    | -1.0  |      | mV/°C |
| Error Amplifier Section (Unless          | otherwise specified, VCM = 2.5V)                     |       | 1        |       |      |       |      |       |
| Input Offset Voltage                     |                                                      |       | 0.5      | - 5   |      | 2     | 10   | mV    |
| Input Bias Current                       | 1 -                                                  |       | 1        | 5     |      | 1     | 10   | μΑ    |
| Input Offset Current                     |                                                      |       | .05      | 1     |      | 0.5   | 1    | μΑ    |
| Common Mode Rejection Ratio              | VcM = 1.5 to 5.5V                                    | 70    | 80       |       | 70   | 80    |      | dB    |
| Power Supply Rejection Ratio             | VIN = 10 to 40V                                      | 70    | 80       | 1     | 70   | 80    |      | dB    |
| Output Swing (Note 1)                    | 1                                                    | 5.0   |          | 0.5   | 5.0  |       | 0.5  | V     |
| Open Loop Voltage Gain                   | $\Delta VO=1$ to 4V, RL $\geq 10M\Omega$             | 72    | 80       | п     | 64   | 80    |      | dB    |
| Gain-Bandwidth*                          | TJ = 25°C, Av = 0dB                                  | 1     | 3        |       | 1    | 3     |      | MHz   |
| DC Transconductance*§                    | $T_J = 25$ °C, $30$ kΩ $\leq R_L \leq 1$ MΩ          | 1.7   | 2.3      |       | 1.7  | 2.3   |      | mS    |
| P.W.M. Comparator (RT = $2k\Omega$ , C   | T = 0.01mfd)                                         |       |          |       | 192  |       |      | 11    |
| Minimum Duty Cycle                       | VCOMP = 0.5V                                         |       |          | 0     | +    |       | 0    | %     |
| Maximum Duty Cycle                       | VCOMP = 3.8V                                         | 45    |          |       | 45   |       |      | %     |
| Current Limit Amplifier (Unless          | otherwise specified, Pin 5 = 0V)                     |       |          |       |      |       |      | n N   |
| Input Offset Voltage                     | T <sub>J</sub> = 25°C, E/A Set for Maximum<br>Output | 190   | 200      | 210   | 180  | 200   | 220  | mV    |
|                                          | Over Operating Temperature Range                     | 180   |          | 220   | 170  |       | 230  | mV    |
| Input Bias Current                       |                                                      |       | -1       | -10   | = 1  | -1    | -10  | μΑ    |
| Common Mode Rejection Ratio              | V(pin 5) = -0.3V to + 5.5V                           | 50    | 60       |       | 50   | 60    |      | dB    |
| Power Supply Rejection Ratio             |                                                      |       | 60       |       | 50   | 60    |      | dB    |
| Output Swing (Note 1)                    | Minimum Total Range                                  | 5.0   |          | 0.5   | 5.0  |       | 0.5  | 1 V   |
| Open-Loop Voltage Gain                   | ΔVo = 1 to 4V, RL≥10MΩ                               |       | 80       |       | 70   | 80    |      | dB    |
| Delay Time* Pin 4 to Pin 9, ΔVIN = 300mV |                                                      |       | 300      |       |      | 300   |      | ns    |
| Output Section (Each Output)             | 4                                                    |       |          |       |      | 1 1   |      |       |
| Collector Emitter Voltage                | Ic = 100μA                                           | 60    | 80       | - 4   | 60   | 80    |      | ٧     |
| Collector Leakage Current                | VCE = 50V                                            |       | .1       | 20    |      | .1    | 20   | μΑ    |

<sup>\*</sup> These parameters are ensured by design but not 100% tested in production.

The minimum gm specification is used to calculate minimum Av when the error amplifier output is loaded. Note 1: Min Limit applies to output high level, max limit applies to output low level.

<sup>§</sup> DC transconductance (gm) relates to DC open-loop voltage gain according to the following equation: Av = gmRL where RL is the resistance from pin 9 to the common mode voltage.

**ELECTRICAL CHARACTERISTICS:** Unless otherwise stated, these specifications apply for Ta = -55°C to +125°C for the UC1524A, -40° to +85°C for the UC2524A, and 0°C to +70°C for the UC3524A; VIN = Vc = 20V. Ta = TJ.

|                                | 4                                       | UC152 | 24A / UC | 2524A     | l   | UNITS   |           |    |
|--------------------------------|-----------------------------------------|-------|----------|-----------|-----|---------|-----------|----|
| PARAMETER                      | TEST CONDITIONS                         | MIN   | TYP      | MAX       | MIN | TYP     | MAX       |    |
| Output Section (cont.) (Each C |                                         |       |          |           |     |         |           |    |
| Saturation Voltage             | Ic = 20mA<br>Ic = 200mA                 |       | .2<br>1  | .4<br>2.2 |     | .2<br>1 | .4<br>2.2 | V  |
| Emitter Output Voltage         | IE = 50mA                               | 17    | 18       |           | 17  | 18      |           | V  |
| Rise Time*                     | $T_J = 25^{\circ}C$ , $R = 2k\Omega$    |       | 120      | 400       |     | 120     | 400       | ns |
| Fall Time*                     | $T_J = 25^{\circ}C$ , $R = 2k\Omega$    |       | 25       | 200       |     | 25      | 200       | ns |
| Comparator Delay*              | T <sub>J</sub> = 25°C, Pin 9 to output  | 4     | 300      |           | . 1 | 300     |           | ns |
| Shutdown Delay*                | T <sub>J</sub> = 25°C, Pin 10 to output |       | 200      |           |     | 200     |           | ns |
| Shutdown Threshold             | $T_J = 25$ °C, $R_C = 2k\Omega$         | 0.6   | .7       | 1.0       | 0.6 | .7      | 1.0       | V  |
| S/D Threshold Over Temp.       | Over Operating Temperature Range        | 0.4   |          | 1.2       | 0.4 |         | 1.0       | V  |
| Thermal Shutdown*              |                                         |       | 165      | 1         |     | 165     |           | °C |

<sup>\*</sup> These parameters are ensured by design but not 100% tested in production.

## **OPEN-LOOP CIRCUIT**

























6-Feb-2020

### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking          | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|-------------------------|---------|
| 5962-8764502EA   | ACTIVE | CDIP         | J                  | 16   | 1              | (2)<br>TBD                 | (6)<br>Call TI   | N / A for Pkg Type  | -55 to 125   | (4/5)<br>5962-8764502EA | Samples |
| UC1524AJ         | ACTIVE | CDIP         | J                  | 16   | 1              | TBD                        | Call TI          | N / A for Pkg Type  | -55 to 125   | UC1524AJ                | Samples |
| UC1524AJ883B     | ACTIVE | CDIP         | J                  | 16   | 1              | TBD                        | Call TI          | N / A for Pkg Type  | -55 to 125   | UC1524AJ/883B           | Samples |
| UC1524AL         | ACTIVE | LCCC         | FK                 | 20   | 1              | TBD                        | POST-PLATE       | N / A for Pkg Type  | -55 to 125   | UC1524AL                | Samples |
| UC1524AL883B     | ACTIVE | LCCC         | FK                 | 20   | 1              | TBD                        | POST-PLATE       | N / A for Pkg Type  | -55 to 125   | UC1524AL/<br>883B       | Samples |
| UC2524ADW        | ACTIVE | SOIC         | DW                 | 16   | 40             | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-2-260C-1 YEAR | -40 to 85    | UC2524ADW               | Samples |
| UC2524ADWG4      | ACTIVE | SOIC         | DW                 | 16   | 40             | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-2-260C-1 YEAR | -40 to 85    | UC2524ADW               | Samples |
| UC2524ADWTR      | ACTIVE | SOIC         | DW                 | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-2-260C-1 YEAR | -40 to 85    | UC2524ADW               | Samples |
| UC2524AJ         | ACTIVE | CDIP         | J                  | 16   | 1              | TBD                        | Call TI          | N / A for Pkg Type  | -40 to 85    | UC2524AJ                | Sample  |
| UC2524AN         | ACTIVE | PDIP         | N                  | 16   | 25             | Green (RoHS<br>& no Sb/Br) | NIPDAU           | N / A for Pkg Type  | -40 to 85    | UC2524AN                | Sample  |
| UC3524ADW        | ACTIVE | SOIC         | DW                 | 16   | 40             | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-2-260C-1 YEAR | 0 to 70      | UC3524ADW               | Sample  |
| UC3524ADWTR      | ACTIVE | SOIC         | DW                 | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-2-260C-1 YEAR | 0 to 70      | UC3524ADW               | Sample  |
| UC3524AJ         | ACTIVE | CDIP         | J                  | 16   | 1              | TBD                        | Call TI          | N / A for Pkg Type  | 0 to 70      | UC3524AJ                | Sample  |
| UC3524AN         | ACTIVE | PDIP         | N                  | 16   | 25             | Green (RoHS<br>& no Sb/Br) | NIPDAU           | N / A for Pkg Type  | 0 to 70      | UC3524AN                | Sample  |
| UC3524ANG4       | ACTIVE | PDIP         | N                  | 16   | 25             | Green (RoHS<br>& no Sb/Br) | NIPDAU           | N / A for Pkg Type  | 0 to 70      | UC3524AN                | Sample  |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

### PACKAGE OPTION ADDENDUM



6-Feb-2020

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- <sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF UC1524A, UC2524A, UC2524AM, UC3524AM :

- Catalog: UC3524A, UC2524A, UC3524AM, UC3524A
- Military: UC2524AM, UC1524A, UC1524A

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Military QML certified for Military and Defense Applications

## PACKAGE MATERIALS INFORMATION

www.ti.com 24-Jun-2016

### TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| UC2524ADWTR | SOIC            | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |
| UC3524ADWTR | SOIC            | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |

www.ti.com 24-Jun-2016



#### \*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| UC2524ADWTR | SOIC         | DW              | 16   | 2000 | 367.0       | 367.0      | 38.0        |
| UC3524ADWTR | SOIC         | DW              | 16   | 2000 | 367.0       | 367.0      | 38.0        |

## FK (S-CQCC-N\*\*)

## LEADLESS CERAMIC CHIP CARRIER

28 TERMINAL SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a metal lid.
- D. Falls within JEDEC MS-004



7.5 x 10.3, 1.27 mm pitch

SMALL OUTLINE INTEGRATED CIRCUIT

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





SOIC



- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing
- per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.
- 5. Reference JEDEC registration MS-013.



SOIC



### NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOIC



#### NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



## 14 LEADS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

## N (R-PDIP-T\*\*)

## PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated