









CDCE937, CDCEL937

SLAS564G - AUGUST 2007 - REVISED OCTOBER 2016

# CDCEx937 Flexible Low Power LVCMOS Clock Generator With SSC Support For EMI Reduction

## 1 Features

- Member of Programmable Clock Generator Family
  - CDCEx913: 1-PLL, 3 Outputs
  - CDCEx925: 2-PLL, 5 Outputs
  - CDCEx937: 3-PLL, 7 Outputs
  - CDCEx949: 4-PLL, 9 Outputs
- In-System Programmability and EEPROM
  - Serial Programmable Volatile Register
  - Nonvolatile EEPROM to Store Customer Setting
- Flexible Input Clocking Concept
  - External Crystal: 8 MHz to 32 MHz
  - On-Chip VCXO: Pull Range ±150 ppm
  - Single-Ended LVCMOS up to 160 MHz
- Free Selectable Output Frequency up to 230 MHz
- Low-Noise PLL Core
  - PLL Loop Filter Components Integrated
  - Low Period Jitter (Typical 60 ps)
- Separate Output Supply Pins
  - CDCE937: 3.3 V and 2.5 V
  - CDCEL937: 1.8 V
- Flexible Clock Driver
  - Three User-Definable Control Inputs [S0/S1/S2], for Example, SSC Selection, Frequency Switching, Output Enable or Power Down
  - Generates Highly Accurate Clocks for Video, Audio, USB, IEEE1394, RFID, Bluetooth<sup>™</sup>, WLAN, Ethernet<sup>™</sup>, and GPS
  - Generates Common Clock Frequencies Used With TI-DaVinci<sup>™</sup>, OMAP<sup>™</sup>, DSPs
  - Programmable SSC Modulation
  - Enables 0-PPM Clock Generation
- 1.8-V Device Power Supply
- Wide Temperature Range –40°C to 85°C
- Packaged in TSSOP
- Development and Programming Kit for Easy PLL Design and Programming (TI Pro-Clock™)

## 2 Applications

Tools &

Software

D-TVs, STBs, IP-STBs, DVD Players, DVD Recorders, and Printers

## 3 Description

The CDCE937 and CDCEL937 devices are modular PLL-based low cost, high-performance, programmable clock synthesizers, multipliers and dividers. They generate up to 7 output clocks from a single input frequency. Each output can be programmed in-system for any clock frequency up to 230 MHz, using up to three independent configurable PLLs.

The CDCEx937 has separate output supply pins, VDDOUT, which is 1.8 V for CDCEL937 and to 2.5 V to 3.3 V for CDCE937.

The input accepts an external crystal or LVCMOS clock signal. If an external crystal is used, an on-chip load capacitor is adequate for most applications. The value of the load capacitor is programmable from 0 to 20 pF. Additionally, an on-chip VCXO is selectable which allows synchronization of the output frequency to an external control signal, that is, PWM signal.

## Device Information<sup>(1)</sup>

| PART NUMBER          | PACKAGE    | BODY SIZE (NOM)   |  |
|----------------------|------------|-------------------|--|
| CDCE937,<br>CDCEL937 | TSSOP (20) | 6.50 mm x 4.40 mm |  |

(1) For all available packages, see the orderable addendum at the end of the datasheet.

## **Typical Application Schematic**



An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA.

2

# **Table of Contents**

| 1 | Features 1     |                                    |  |  |  |  |  |  |
|---|----------------|------------------------------------|--|--|--|--|--|--|
| 2 | Applications 1 |                                    |  |  |  |  |  |  |
| 3 | Description1   |                                    |  |  |  |  |  |  |
| 4 | Rev            | ision History 2                    |  |  |  |  |  |  |
| 5 | Pin            | Configuration and Functions 4      |  |  |  |  |  |  |
| 6 |                | cifications5                       |  |  |  |  |  |  |
|   | 6.1            | Absolute Maximum Ratings 5         |  |  |  |  |  |  |
|   | 6.2            | ESD Ratings5                       |  |  |  |  |  |  |
|   | 6.3            | Recommended Operating Conditions 5 |  |  |  |  |  |  |
|   | 6.4            | Thermal Information 6              |  |  |  |  |  |  |
|   | 6.5            | Electrical Characteristics 6       |  |  |  |  |  |  |
|   | 6.6            | Timing Requirements: CLK_IN 8      |  |  |  |  |  |  |
|   | 6.7            | Timing Requirements: SDA/SCL 8     |  |  |  |  |  |  |
|   | 6.8            | EEPROM Specification 8             |  |  |  |  |  |  |
|   | 6.9            | Typical Characteristics 9          |  |  |  |  |  |  |
| 7 | Para           | ameter Measurement Information 10  |  |  |  |  |  |  |
| 8 | Deta           | ailed Description 11               |  |  |  |  |  |  |
|   | 8.1            | Overview 11                        |  |  |  |  |  |  |
|   | 8.2            | Functional Block Diagram 12        |  |  |  |  |  |  |
|   | 8.3            | Feature Description 12             |  |  |  |  |  |  |
|   |                |                                    |  |  |  |  |  |  |

|    | 8.4  | Device Functional Modes                         | 15 |
|----|------|-------------------------------------------------|----|
|    | 8.5  | Programming                                     | 16 |
|    | 8.6  | Register Maps                                   | 17 |
| 9  | App  | lication and Implementation                     | 24 |
|    | 9.1  | Application Information                         | 24 |
|    | 9.2  | Typical Application                             | 24 |
| 10 | Pow  | ver Supply Recommendations                      | 29 |
| 11 | Lay  | out                                             | 29 |
|    |      | Layout Guidelines                               |    |
|    | 11.2 | Layout Example                                  | 30 |
| 12 | Dev  | ice and Documentation Support                   | 31 |
|    | 12.1 | Device Support                                  | 31 |
|    | 12.2 | Documentation Support                           | 31 |
|    | 12.3 | Receiving Notification of Documentation Updates | 31 |
|    | 12.4 | Community Resources                             | 31 |
|    | 12.5 | Trademarks                                      | 31 |
|    | 12.6 | Electrostatic Discharge Caution                 | 31 |
|    | 12.7 | Glossary                                        | 31 |
| 13 | Mec  | hanical, Packaging, and Orderable               |    |
|    | Info | mation                                          | 32 |
|    |      |                                                 |    |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### Changes from Revision F (March 2010) to Revision G

| • | Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section. | 1 |
|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
| • | Changed Applications                                                                                                                                                                                                                                                                 |   |
|   | Changed Thermal Resistance Junction to Ambient, R <sub>0JA</sub> , values in <i>Thermal Information</i> From: 89 (0 lfm), 75 (150 lfm), 74 (200 lfm), 74 (250 lfm), and 69 (500 lfm) To: 89.04                                                                                       |   |
| • | Deleted Input Capacitance figure                                                                                                                                                                                                                                                     |   |

#### Changes from Revision E (October 2009) to Revision F

| ٠ | Added PLL settings limits: $16 \le q \le 63$ , $0 \le p \le 7$ , $0 \le r \le 511$ , $0 < N < 4096$ foot to PLL1, PLL2, and PLL3 Configure |      |
|---|--------------------------------------------------------------------------------------------------------------------------------------------|------|
|   | Register Table                                                                                                                             | 20   |
| • | Changed 100 MHz < $f_{VCO}$ > 200 MHz; TO 80 MHz ≤ $f_{VCO}$ ≤ 230 MHz; and changed 0 ≤ p ≤ 7 TO 0 ≤ p ≤ 4                                 |      |
| • | Changed under Example, fifth row, N", 2 places TO N'                                                                                       | . 26 |

#### Changes from Revision D (September 2009) to Revision E

| • | Deleted sentence - A different default setting can be programmed on customer request. Contact Texas Instruments |    |
|---|-----------------------------------------------------------------------------------------------------------------|----|
|   | sales or marketing representative for more information.                                                         | 14 |

#### Changes from Revision C (January 2009) to Revision D Page

AS

#### Page

Page

Page

SLAS564G - AUGUST 2007 - REVISED OCTOBER 2016

Changes from Revision B (December 2007) to Revision CPage• Changed Generic Configuration Register table SLAVE\_ADR default value From: 00b To: 01b18Changes from Revision A (September 2007) to Revision BPage• Changed Terminal Functions Table - the pin numbers to correspond with pin outs on the package4• Changed Generic Configuration Register table RID default From: 0h To: Xb18• Added note to PWDN description to Generic Configuration Register table18Changes from Original (August 2007) to Revision APage• Changed the data sheet status From: Product Preview To: Production data1



## 5 Pin Configuration and Functions



#### **Pin Functions**

| PIN               |           | TYPE <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                  |                                        |
|-------------------|-----------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|
| NAME              | NO.       |                     | DESCRIPTION                                                                                                                                                                  |                                        |
| GND               | 5, 9, 16  | G                   | Ground                                                                                                                                                                       |                                        |
| SCL/S2            | 18        | I                   | SCL: Serial clock input (default configuration), LVCMOS; Internal pullup 500k;<br>S2: User programmable control input; LVCMOS inputs; Internal pullup 500k                   |                                        |
| SDA/S1            | 19        | I/O                 | SDA: Bi-directional serial data input/output (default configuration). LVCMOS; Internal pullup 500k; S1: User programmable control input; LVCMOS inputs; Internal pullup 500k |                                        |
| S0                | 2         | I                   | User programmable control input S0; LVCMOS inputs; Internal pullup 500k                                                                                                      |                                        |
| V <sub>Ctrl</sub> | 4         | I                   | VCXO control voltage, leave open or pullup (approximately 500k) when not used                                                                                                |                                        |
| V <sub>DD</sub>   | 3         | Р                   | 1.8-V power supply for the device                                                                                                                                            |                                        |
| Vadout            | 6 10 12   | 6 10 12             | Р                                                                                                                                                                            | CDCEL937: 1.8-V supply for all outputs |
| Vddout            | 6, 10, 13 | Р                   | CDCE937: 3.3-V or 2.5-V supply for all outputs                                                                                                                               |                                        |
| Xin/CLK           | 1         | I                   | Crystal oscillator input or LVCMOS clock input (selectable through SDA/SCL bus)                                                                                              |                                        |
| Xout              | 20        | 0                   | Crystal oscillator output, leave open or pullup (~500k) when not used                                                                                                        |                                        |
| Y1                | 17        | 0                   | LVCMOS outputs                                                                                                                                                               |                                        |
| Y2                | 15        | 0                   | LVCMOS outputs                                                                                                                                                               |                                        |
| Y3                | 14        | 0                   | LVCMOS outputs                                                                                                                                                               |                                        |
| Y4                | 7         | 0                   | LVCMOS outputs                                                                                                                                                               |                                        |
| Y5                | 8         | 0                   | LVCMOS outputs                                                                                                                                                               |                                        |
| Y6                | 12        | 0                   | LVCMOS outputs                                                                                                                                                               |                                        |
| Y7                | 11        | 0                   | LVCMOS outputs                                                                                                                                                               |                                        |

(1) G= Ground, I = Input, O = Output, P = Power



## 6 Specifications

## 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                                     | MIN  | MAX                   | UNIT |
|-----------------------------------------------------|------|-----------------------|------|
| Supply voltage, V <sub>DD</sub>                     | -0.5 | 2.5                   | V    |
| Input voltage, V <sub>I</sub> <sup>(2)(3)</sup>     | -0.5 | V <sub>DD</sub> + 0.5 | V    |
| Output voltage, V <sub>O</sub> <sup>(2)</sup>       | -0.5 | Vddout + 0.5          | V    |
| Input current, $I_1$ ( $V_1 < 0$ , $V_1 > V_{DD}$ ) |      | 20                    | mA   |
| Continuous output current, I <sub>O</sub>           |      | 50                    | mA   |
| Junction temperature, T <sub>J</sub>                |      | 125                   | °C   |
| Storage temperature, T <sub>stg</sub>               | -65  | 150                   | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) The input and output negative voltage ratings may be exceeded if the input and output clamp-current ratings are observed.

(3) SDA and SCL can go up to 3.6 V as stated in Recommended Operating Conditions.

## 6.2 ESD Ratings

|                                            |                                                                   |                                                                                | VALUE | UNIT |
|--------------------------------------------|-------------------------------------------------------------------|--------------------------------------------------------------------------------|-------|------|
|                                            | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000                                                                          |       |      |
| V <sub>(ESD)</sub> Electrostatic discharge |                                                                   | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1500 | v    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

|                                  | 1 0                                                    |                                                                   | MIN                   | NOM                 | MAX                 | UNIT |
|----------------------------------|--------------------------------------------------------|-------------------------------------------------------------------|-----------------------|---------------------|---------------------|------|
| V <sub>DD</sub>                  | Device supply voltage                                  |                                                                   | 1.7                   | 1.8                 | 1.9                 | V    |
| N/                               |                                                        | CDCE937                                                           | 2.3                   |                     | 3.6                 | V    |
| Vo                               | Output Yx supply voltage, Vddout                       | CDCEL937                                                          | 1.7                   |                     | 1.9                 | V    |
| V <sub>IL</sub>                  | Low-level input voltage LVCMOS                         |                                                                   |                       |                     | $0.3 \times V_{DD}$ | V    |
| VIH                              | High-level input voltage LVCMOS                        |                                                                   | 0.7 × V <sub>DD</sub> |                     |                     | V    |
| V <sub>I(thresh)</sub>           | Input voltage threshold LVCMOS                         |                                                                   |                       | $0.5 \times V_{DD}$ |                     | V    |
|                                  |                                                        | S0                                                                | 0                     |                     | 1.9                 |      |
| V <sub>IS</sub>                  | Input voltage                                          | S1, S2, SDA, SCL,<br>V <sub>I(thresh)</sub> = 0.5 V <sub>DD</sub> | 0                     |                     | 3.6                 | V    |
| V <sub>I(CLK)</sub>              | Input voltage, CLK                                     |                                                                   | 0                     |                     | 1.9                 | V    |
|                                  |                                                        | Vddout = 3.3 V                                                    |                       |                     | ±12                 |      |
| I <sub>OH</sub> /I <sub>OL</sub> | Output current                                         | Vddout = 2.5 V                                                    |                       |                     | ±10                 | mA   |
|                                  |                                                        | Vddout = 1.8 V                                                    |                       |                     | ±8                  |      |
| CL                               | Output load LVCMOS                                     |                                                                   |                       |                     | 10                  | pF   |
| T <sub>A</sub>                   | Operating free-air temperature                         |                                                                   | -40                   |                     | 85                  | °C   |
| CRYSTAL                          | AND VCXO <sup>(1)</sup>                                |                                                                   |                       |                     |                     |      |
| f <sub>Xtal</sub>                | Crystal input frequency (fundamental mode)             |                                                                   | 8                     | 27                  | 32                  | MHz  |
| ESR                              | Effective series resistance                            |                                                                   |                       |                     | 100                 | Ω    |
| f <sub>PR</sub>                  | Pulling (0 V $\leq$ Vctrl $\leq$ 1.8 V) <sup>(2)</sup> |                                                                   | ±120                  | ±150                |                     | ppm  |
|                                  | Frequency control voltage, Vctrl                       |                                                                   | 0                     |                     | V <sub>DD</sub>     | V    |
| C <sub>0</sub> /C <sub>1</sub>   | Pullability ratio                                      |                                                                   |                       |                     | 220                 |      |

 For more information about VCXO configuration, and crystal recommendation, see VCXO Application Guideline for CDCE(L)9xx Family (SCAA085).

(2) Pulling range depends on crystal-type, on-chip crystal load capacitance and PCB stray capacitance; pulling range of min ±120 ppm applies for crystal listed in VCXO Application Guideline for CDCE(L)9xx Family (SCAA085).

Copyright © 2007–2016, Texas Instruments Incorporated

#### CDCE937, CDCEL937

SLAS564G - AUGUST 2007 - REVISED OCTOBER 2016

www.ti.com

STRUMENTS

EXAS

## **Recommended Operating Conditions (continued)**

|    |                                          | MIN | NOM | MAX | UNIT |
|----|------------------------------------------|-----|-----|-----|------|
| CL | On-chip load capacitance at Xin and Xout | 0   |     | 20  | pF   |

## 6.4 Thermal Information

|                       |                                              | CDCE937,<br>CDCEL937 |      |
|-----------------------|----------------------------------------------|----------------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | PW (TSSOP)           | UNIT |
|                       |                                              | 20 PINS              |      |
| $R_{\thetaJA}$        | Junction-to-ambient thermal resistance       | 89.04                | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 31.33                | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 54.6                 | °C/W |
| ΨJT                   | Junction-to-top characterization parameter   | 0.8                  | °C/W |
| ΨJB                   | Junction-to-board characterization parameter | 48.8                 | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | —                    | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

## 6.5 Electrical Characteristics

over recommended operating free-air temperature range (unless otherwise noted)

|                                     | PARAMETER                                                     | TEST CONDITI                                                                     | ONS         | MIN TYP <sup>(1)</sup> | MAX  | UNIT    |
|-------------------------------------|---------------------------------------------------------------|----------------------------------------------------------------------------------|-------------|------------------------|------|---------|
|                                     |                                                               | All outputs off, $f_{(CLK)} = 27$ MHz,                                           | All PLLS on | 29                     |      | 0       |
| I <sub>DD</sub>                     | Supply current (see Figure 1)                                 | $f_{(VCO)} = 135 \text{ MHz}$                                                    | Per PLL     | 9                      |      | mA      |
| 1                                   | Output supply current                                         |                                                                                  |             |                        |      | mA      |
| IDDOUT                              | (see Figure 2 and Figure 3)                                   | f <sub>OUT</sub> = 27 MHz CDCEL937,<br>V <sub>DDOUT</sub> = 1.8 V                |             | 1.5                    |      | IIIA    |
| I <sub>DD(PD)</sub>                 | Power-down current                                            | Every circuit powered down exce $f_{IN} = 0 \text{ MHz}, V_{DD} = 1.9 \text{ V}$ | pt SDA/SCL, | 50                     |      | μA      |
| V <sub>(PUC)</sub>                  | Supply voltage Vdd threshold for power-<br>up control circuit |                                                                                  |             | 0.85                   | 1.45 | V       |
| f <sub>(VCO)</sub>                  | VCO frequency range of PLL                                    |                                                                                  |             | 80                     | 230  | MHz     |
|                                     |                                                               | Vddout = 3.3 V                                                                   |             | 230                    |      | N 41 1- |
| f <sub>out</sub>                    | LVCMOS output frequency                                       | Vddout = 1.8 V                                                                   | 230         | MHz                    |      |         |
| LVCMOS                              | PARAMETER                                                     |                                                                                  |             |                        |      |         |
| V <sub>IK</sub>                     | LVCMOS input voltage                                          | $V_{DD} = 1.7 \text{ V}, I_{I} = -18 \text{ mA}$                                 |             |                        | -1.2 | V       |
| I <sub>I</sub>                      | LVCMOS Input current                                          | $VI = 0 V \text{ or } V_{DD}, V_{DD} = 1.9 V$                                    |             |                        | ±5   | μA      |
| I <sub>IH</sub>                     | LVCMOS Input current for S0/S1/S2                             | $V_{I} = V_{DD}, V_{DD} = 1.9 V$                                                 |             |                        | 5    | μA      |
| IIL                                 | LVCMOS Input current for S0/S1/S2                             | V <sub>I</sub> = 0 V, V <sub>DD</sub> = 1.9 V                                    |             |                        | -4   | μA      |
|                                     | Input capacitance at Xin/Clk                                  | $V_{I(Clk)} = 0 V \text{ or } V_{DD}$                                            |             | 6                      |      |         |
| CI                                  | Input capacitance at Xout                                     | $V_{I(Xout)} = 0 V \text{ or } V_{DD}$                                           |             | 2                      |      | pF      |
|                                     | Input capacitance at S0/S1/S2                                 | $V_{IS} = 0 V \text{ or } V_{DD}$                                                |             | 3                      |      |         |
| CDCE937                             | – LVCMOS FOR Vddout = 3.3 V                                   |                                                                                  |             |                        |      |         |
|                                     |                                                               | Vddout = 3 V, $I_{OH}$ = -0.1 mA                                                 |             | 2.9                    |      |         |
| V <sub>OH</sub>                     | LVCMOS high-level output voltage                              | Vddout = 3 V, $I_{OH}$ = -8 mA                                                   |             | 2.4                    |      | V       |
|                                     |                                                               | Vddout = 3 V, $I_{OH}$ = -12 mA                                                  |             | 2.2                    |      |         |
|                                     |                                                               | Vddout = 3 V, $I_{OL}$ = 0.1 mA                                                  |             |                        | 0.1  |         |
| V <sub>OL</sub>                     | LVCMOS low-level output voltage                               | Vddout = 3 V, I <sub>OL</sub> = 8 mA                                             |             | 0.5                    | V    |         |
|                                     |                                                               | Vddout = 3 V, I <sub>OL</sub> = 12 mA                                            |             | 0.8                    |      |         |
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay                                             | All PLL bypass                                                                   |             | 3.2                    |      | ns      |
| t <sub>r</sub> /t <sub>f</sub>      | Rise and fall time                                            | Vddout = 3.3 V (20%-80%)                                                         |             | 0.6                    |      | ns      |

(1) All typical values are at respective nominal  $V_{\text{DD}}.$ 



## **Electrical Characteristics (continued)**

over recommended operating free-air temperature range (unless otherwise noted)

|                                   | PARAMETER                                   | TEST CONDITIONS                                                                                 | MIN TYP <sup>(1)</sup> | MAX                 | UNIT |
|-----------------------------------|---------------------------------------------|-------------------------------------------------------------------------------------------------|------------------------|---------------------|------|
|                                   | Cycle-to-cycle jitter <sup>(2)(3)</sup>     | 1 PLL switching, Y2-to-Y3                                                                       | 60                     | 90                  |      |
| jit(cc)                           | Cycle-to-cycle jitter                       | 3 PLL switching, Y2-to-Y7                                                                       | 100                    | 150                 | ps   |
|                                   |                                             | 1 PLL switching, Y2-to-Y3                                                                       | 70                     | 100                 |      |
| jit(per)                          | Peak-to-peak period jitter <sup>(3)</sup>   | 3 PLL switching, Y2-to-Y7                                                                       | 120                    | 180                 | ps   |
|                                   |                                             | f <sub>OUT</sub> = 50 MHz, Y1-to-Y3                                                             |                        | 60                  |      |
| sk(o)                             | Output skew <sup>(4)</sup> (see Table 2)    | f <sub>OUT</sub> = 50 MHz, Y2-to-Y5                                                             |                        | 160                 | ps   |
| odc                               | Output duty cycle <sup>(5)</sup>            | f <sub>VCO</sub> = 100 MHz, Pdiv = 1                                                            | 45%                    | 55%                 |      |
| CDCE937                           | – LVCMOS FOR Vddout = 2.5 V                 |                                                                                                 |                        |                     |      |
|                                   |                                             | Vddout = 2.3 V, I <sub>OH</sub> = -0.1 mA                                                       | 2.2                    |                     |      |
| V <sub>он</sub>                   | LVCMOS high-level output voltage            | Vddout = 2.3 V, $I_{OH} = -6 \text{ mA}$                                                        | 1.7                    |                     | V    |
| 0.11                              |                                             | Vddout = 2.3 V, $I_{OH} = -10 \text{ mA}$                                                       | 1.6                    |                     |      |
|                                   |                                             | Vddout = 2.3 V, I <sub>OL</sub> = 0.1 mA                                                        |                        | 0.1                 |      |
| V <sub>OL</sub>                   | LVCMOS low-level output voltage             | $Vddout = 2.3 V, I_{OL} = 6 mA$                                                                 |                        | 0.5                 | V    |
| 02                                |                                             | Vddout = 2.3 V, $I_{OL}$ = 10 mA                                                                |                        | 0.7                 |      |
| <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay                           | All PLL bypass                                                                                  | 3.4                    |                     | ns   |
| r/t <sub>f</sub>                  | Rise and fall time                          | Vddout = 2.5 V (20%-80%)                                                                        | 0.8                    |                     | ns   |
| -                                 |                                             | 1 PLL switching, Y2-to-Y3                                                                       | 60                     | 90                  |      |
| jit(cc)                           | Cycle-to-cycle jitter <sup>(2)(3)</sup>     | 3 PLL switching, Y2-to-Y7                                                                       | 100                    | 150                 | ps   |
|                                   |                                             | 1 PLL switching, Y2-to-Y3                                                                       | 70                     | 100                 |      |
| jit(per)                          | Peak-to-peak period jitter <sup>(4)</sup>   | 3 PLL switching, Y2-to-Y7                                                                       | 120                    | 180                 | ps   |
|                                   | Output skew <sup>(4)</sup>                  | f <sub>OUT</sub> = 50 MHz, Y1-to-Y3                                                             |                        | 60                  |      |
| sk(o)                             | (see Table 2)                               | $f_{OUT} = 50 \text{ MHz}, \text{ Y2-to-Y5}$                                                    |                        | 160                 | ps   |
| odc                               | Output duty cycle <sup>(5)</sup>            | $f_{(VCO)} = 100 \text{ MHz}, \text{Pdiv} = 1$                                                  | 45%                    | 55%                 |      |
|                                   | 7 – LVCMOS FOR Vddout = 1.8 V               | ·(vco) · · · · · · · · · · · · · · · · · · ·                                                    |                        |                     |      |
|                                   |                                             | Vddout = 1.7 V, I <sub>OH</sub> = -0.1 mA                                                       | 1.6                    |                     |      |
| V <sub>он</sub>                   | LVCMOS high-level output voltage            | Vddout = 1.7 V, I <sub>OH</sub> = -4 mA                                                         | 1.4                    |                     | v    |
| - OH                              |                                             | $V ddout = 1.7 V, I_{OH} = -8 mA$                                                               | 1.1                    |                     | -    |
|                                   |                                             | $V ddout = 1.7 \text{ V}, I_{OL} = 0.1 \text{ mA}$                                              |                        | 0.1                 |      |
| V <sub>OL</sub>                   | LVCMOS low-level output voltage             | $Vddout = 1.7 V, I_{OL} = 4 mA$                                                                 |                        | 0.3                 | V    |
| , OL                              |                                             | $Vddout = 1.7 V, I_{OL} = 8 mA$                                                                 |                        | 0.6                 | ·    |
| <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay                           | All PLL bypass                                                                                  | 2.6                    | 0.0                 | ns   |
| r/t <sub>f</sub>                  | Rise and fall time                          | Vddout= 1.8 V (20%–80%)                                                                         | 0.7                    |                     | ns   |
| p 4                               |                                             | 1 PLL switching, Y2-to-Y3                                                                       | 70                     | 120                 | 115  |
| jit(cc)                           | Cycle-to-cycle jitter <sup>(2)(3)</sup>     | 3 PLL switching, Y2-to-Y7                                                                       | 100                    | 150                 | ps   |
|                                   |                                             | 1 PLL switching, Y2-to-Y3                                                                       | 90                     | 140                 |      |
| jit(per)                          | Peak-to-peak period jitter <sup>(3)</sup>   | 3 PLL switching, Y2-to-Y7                                                                       | 120                    | 190                 | ps   |
|                                   | <b>a</b> <i>i i i i</i> (4)                 | f <sub>OUT</sub> = 50 MHz, Y1-to-Y3                                                             | 120                    | 60                  |      |
| sk(o)                             | Output skew <sup>(4)</sup><br>(see Table 2) |                                                                                                 |                        |                     | ps   |
| odc                               | Output duty cycle <sup>(5)</sup>            | $f_{OUT} = 50 \text{ MHz}, \text{ Y2-to-Y5}$<br>$f_{(VCO)} = 100 \text{ MHz}, \text{ Pdiv} = 1$ | 45%                    | 160<br>55%          |      |
| SDA AND                           |                                             | (VCO) - 100   VII   2, 1   OIV = 1                                                              | -7J /0                 | 5570                |      |
|                                   | SCL and SDA input clamp voltage             | V <sub>DD</sub> = 1.7 V; I <sub>I</sub> = -18 mA                                                |                        | -1.2                | V    |
| V <sub>IK</sub>                   | 1 1 5                                       |                                                                                                 |                        |                     |      |
| н                                 | SCL and SDA input current                   | $V_{I} = V_{DD}; V_{DD} = 1.9 V$                                                                | 0.7 x \/               | ±10                 | μΑ   |
| V <sub>IH</sub>                   | SDA/SCL input high voltage <sup>(6)</sup>   |                                                                                                 | 0.7 × V <sub>DD</sub>  |                     | V    |
| V <sub>IL</sub>                   | SDA/SCL input low voltage <sup>(6)</sup>    |                                                                                                 | 0                      | $0.3 \times V_{DD}$ | V    |

10000 cycles. (2)

Jitter depends on configuration. Data is taken under the following conditions: 1-PLL is  $f_{IN} = 27$  MHz and Y2/3 = 27 MHz (measured at Y2); 3-PLL is  $f_{IN} = 27$  MHz, Y2/3 = 27 MHz (measured at Y2), Y4/5 = 16.384 MHz, and Y6/7 = 74.25 MHz. (3)

(4) The tsk(o) specification is only valid for equal loading of each bank of outputs, and outputs are generated from the same divider; data taking on rising edge (tr).

(5) odc depends on output rise and fall time  $(t_r/t_f)$ .

SDA and SCL pins are 3.3-V tolerant. (6)

Copyright © 2007-2016, Texas Instruments Incorporated

TEXAS INSTRUMENTS

www.ti.com

## **Electrical Characteristics (continued)**

over recommended operating free-air temperature range (unless otherwise noted)

|          | PARAMETER                    | TEST CONDITIONS                                 | MIN | TYP <sup>(1)</sup> | MAX                 | UNIT |
|----------|------------------------------|-------------------------------------------------|-----|--------------------|---------------------|------|
| $V_{OL}$ | SDA low-level output voltage | I <sub>OL</sub> = 3 mA, V <sub>DD</sub> = 1.7 V |     |                    | $0.2 \times V_{DD}$ | V    |
| Cı       | SCL/SDA Input capacitance    | $V_I = 0 V \text{ or } V_{DD}$                  |     | 3                  | 10                  | рF   |

## 6.6 Timing Requirements: CLK\_IN

over operating free-air temperature range (unless otherwise noted)

|                                 |                                            |                 | MIN | NOM MAX | UNIT |
|---------------------------------|--------------------------------------------|-----------------|-----|---------|------|
| f <sub>CLK</sub>                | LVCMOS clock input frequency               | PLL bypass mode | 0   | 160     | MHz  |
|                                 | LVCMOS clock input frequency               | 8               | 160 | IVITIZ  |      |
| t <sub>r</sub> / t <sub>f</sub> | Rise and fall time CLK signal (20% to 80%) |                 |     | 3       | ns   |
| duty <sub>CLK</sub>             | Duty cycle CLK at V <sub>DD</sub> /2       |                 | 40% | 60%     |      |

## 6.7 Timing Requirements: SDA/SCL

over operating free-air temperature range (unless otherwise noted; see Figure 7)

|                        |                                                  |               | MIN | NOM | MAX  | UNIT                                                  |
|------------------------|--------------------------------------------------|---------------|-----|-----|------|-------------------------------------------------------|
| 4                      |                                                  | Standard mode | 0   |     | 100  |                                                       |
| f <sub>SCL</sub>       | SCL clock frequency                              | Fast mode     | 0   |     | 400  | KHZ                                                   |
|                        | CTART actual times (CCL bists before CRA low)    | Standard mode | 4.7 |     |      |                                                       |
| t <sub>su(START)</sub> | START setup time (SCL high before SDA low)       | Fast mode     | 0.6 |     |      | UNIT<br>kHz<br>µs<br>µs<br>µs<br>µs<br>ns<br>ns<br>ns |
|                        |                                                  | Standard mode | 4   |     |      |                                                       |
| t <sub>h(START)</sub>  | START hold time (SCL low after SDA low)          | Fast mode     | 0.6 |     |      | μs                                                    |
|                        |                                                  | Standard mode | 4.7 |     |      |                                                       |
| t <sub>w(SCLL)</sub>   | SCL low-pulse duration                           | Fast mode     | 1.3 |     |      | μs                                                    |
|                        | 201 bish subschereties                           | Standard mode | 4   |     |      |                                                       |
| t <sub>w(SCLH)</sub>   | SCL high-pulse duration                          | Fast mode     | 0.6 |     |      | μs                                                    |
|                        | SDA hold time (SDA valid after SCL low)          | Standard mode | 0   |     | 3.45 |                                                       |
| t <sub>h(SDA)</sub>    |                                                  | Fast mode     | 0   |     |      | μs                                                    |
|                        |                                                  | Standard mode | 250 |     |      |                                                       |
| t <sub>su(SDA)</sub>   | SDA setup time                                   | Fast mode     | 100 |     |      | ns                                                    |
|                        |                                                  | Standard mode |     |     | 1000 |                                                       |
| t <sub>r</sub>         | SCL/SDA input rise time                          | Fast mode     |     |     | 300  | ns                                                    |
| t <sub>f</sub>         | SCL/SDA input fall time                          |               |     |     | 300  | ns                                                    |
|                        |                                                  | Standard mode | 4   |     |      |                                                       |
| t <sub>su(STOP)</sub>  | STOP setup time                                  | Fast mode     | 0.6 |     |      | μs                                                    |
|                        |                                                  | Standard mode | 4.7 |     |      |                                                       |
| t <sub>BUS</sub>       | Bus free time between a STOP and START condition | Fast mode     | 1.3 |     |      | μs                                                    |

## 6.8 **EEPROM Specification**

|       |                              | MIN  | TYP | MAX | UNIT   |
|-------|------------------------------|------|-----|-----|--------|
| EEcyc | Programming cycles of EEPROM | 1000 |     |     | cycles |
| EEret | Data retention               | 10   |     |     | years  |



## 6.9 Typical Characteristics



TEXAS INSTRUMENTS

www.ti.com

## 7 Parameter Measurement Information



Copyright © 2016, Texas Instruments Incorporated

Figure 4. Test Load



Copyright © 2016, Texas Instruments Incorporated

Figure 5. Test Load for 50- $\Omega$  Board Environment



## 8 Detailed Description

## 8.1 Overview

The CDCE937 and CDCEL937 devices are modular PLL-based, low-cost, high-performance, programmable clock synthesizers, multipliers, and dividers. They generate up to seven output clocks from a single input frequency. Each output can be programmed in-system for any clock frequency up to 230 MHz, using one of the three integrated configurable PLLs. The CDCx937 has separate output supply pins, VDDOUT, which is 1.8 V for CDCEL937 and 2.5 V to 3.3 V for CDCE937.

The input accepts an external crystal or LVCMOS clock signal. If an external crystal is used, an on-chip load capacitor is adequate for most applications. The value of the load capacitor is programmable from 0 to 20 pF.

Additionally, a selectable on-chip VCXO allows synchronization of the output frequency to an external control signal, that is, the PWM signal.

The deep M/N divider ratio allows the generation of 0 ppm audio/video, networking (WLAN, BlueTooth, Ethernet, GPS) or Interface (USB, IEEE1394, Memory Stick) clocks from a reference input frequency such as 27 MHz.

All PLLs supports SSC (Spread-Spectrum Clocking). SSC can be Center-Spread or Down-Spread clocking which is a common technique to reduce electro-magnetic interference (EMI).

Based on the PLL frequency and the divider settings, the internal loop filter components are automatically adjusted to achieve high stability and optimized jitter transfer characteristic of each PLL.

The device supports non-volatile EEPROM programming for ease-customized application. It is preset to a factory default configuration (see *Default Device Setting*). It can be reprogrammed to a different application configuration before PCB assembly, or reprogrammed by in-system programming. All device settings are programmable through SDA/SCL bus, a 2-wire serial interface.

Three programmable control inputs, S0, S1 and S2, can be used to control various aspects of operation including frequency selection changing the SSC parameters to lower EMI, PLL bypass, power down, and choosing between low level or 3-state for output-disable function.

The CDCx937 operates in a 1.8-V environment. It is characterized for operation from -40°C to 85°C.



## 8.2 Functional Block Diagram



Copyright © 2016, Texas Instruments Incorporated

## 8.3 Feature Description

#### 8.3.1 Control Terminal Setting

The CDCEx937 has three user-definable control terminals (S0, S1, and S2) which allow external control of device settings. They can be programmed to any of the following setting:

- Spread spectrum clocking selection → spread type and spread amount selection
- Frequency selection  $\rightarrow$  switching between any of two user-defined frequencies
- Output state selection → output configuration and power down control

The user can predefine up to eight different control settings. Table 1 and Table 2 explain these settings.

#### **Table 1. Control Terminal Definition**

| EXTERNAL<br>CONTROL<br>BITS | PLL1 SETTING                  |                  | SETTING PLL2 SETTING         |                               | PLL3 SETTING     |                              |                               | Y1 SETTING       |                              |                                          |
|-----------------------------|-------------------------------|------------------|------------------------------|-------------------------------|------------------|------------------------------|-------------------------------|------------------|------------------------------|------------------------------------------|
| Control<br>Function         | PLL<br>Frequency<br>Selection | SSC<br>Selection | Output<br>Y2/Y3<br>Selection | PLL<br>Frequency<br>Selection | SSC<br>Selection | Output<br>Y4/Y5<br>Selection | PLL<br>Frequency<br>Selection | SSC<br>Selection | Output<br>Y6/Y7<br>Selection | Output Y1<br>and Power-Down<br>Selection |

#### Table 2. PLLx Setting (Can Be Selected for Each PLL Individual)

| SSC SELECTION (CENTER/DOWN) <sup>(1)</sup> |   |   |          |          |  |  |  |  |  |
|--------------------------------------------|---|---|----------|----------|--|--|--|--|--|
| SSCx [3-bits] CENTER DOWN                  |   |   |          |          |  |  |  |  |  |
| 0                                          | 0 | 0 | 0% (off) | 0% (off) |  |  |  |  |  |
| 0                                          | 0 | 1 | ±0.25%   | -0.25%   |  |  |  |  |  |
| 0                                          | 1 | 0 | ±0.5%    | -0.5%    |  |  |  |  |  |

(1) Center/Down-Spread, Frequency0/1 and State0/1 are user-definable in PLLx Configuration Register



|   | SSC S         | ELECTION (CENT              | ER/DOWN) <sup>(1)</sup> |        |  |  |  |  |  |
|---|---------------|-----------------------------|-------------------------|--------|--|--|--|--|--|
|   | SSCx [3-bits] |                             | CENTER                  | DOWN   |  |  |  |  |  |
| 0 | 1             | 1                           | ±0.75%                  | -0.75% |  |  |  |  |  |
| 1 | 0             | 0                           | ±1%                     | -1%    |  |  |  |  |  |
| 1 | 0             | 1                           | ±1.25%                  | -1.25% |  |  |  |  |  |
| 1 | 1             | 0                           | ±1.5%                   | -1.5%  |  |  |  |  |  |
| 1 | 1             | 1                           | ±2%                     | -2%    |  |  |  |  |  |
|   | FI            | REQUENCY SELE               | CTION <sup>(2)</sup>    |        |  |  |  |  |  |
| F | -Sx           |                             | FUNCTION                |        |  |  |  |  |  |
|   | 0             |                             | Frequency0              |        |  |  |  |  |  |
|   | 1             |                             | Frequency1              |        |  |  |  |  |  |
|   | OUT           | PUT SELECTION <sup>(3</sup> | <sup>i)</sup> (Y2 Y7)   |        |  |  |  |  |  |
| Y | xYx           | FUNCTION                    |                         |        |  |  |  |  |  |
|   | 0             | State0                      |                         |        |  |  |  |  |  |
|   | 1             | State1                      |                         |        |  |  |  |  |  |

## Table 2. PLLx Setting (Can Be Selected for Each PLL Individual) (continued)

(2) Frequency0 and Frequency1 can be any frequency within the specified f<sub>VCO</sub> range

(3) State0/1 selection is valid for both outputs of the corresponding PLL module and can be power down, 3-state, low or active

| Table 3. | Y1 | Setting <sup>(1)</sup> |  |
|----------|----|------------------------|--|
|----------|----|------------------------|--|

| Y1 SELECTION |          |  |  |  |  |  |
|--------------|----------|--|--|--|--|--|
| Y1           | FUNCTION |  |  |  |  |  |
| 0            | State 0  |  |  |  |  |  |
| 1            | State 1  |  |  |  |  |  |

(1) State0 and State1 are user definable in Generic Configuration Register and can be power down, 3-state, low, or active.

S1/SDA and S2/SCL pins of the CDCEx937 are dual function pins. In default configuration they are defined as SDA/SCL for the serial interface. They can be programmed as control-pins (S1/S2) by setting the relevant bits in the EEPROM. Note that the changes to the Control register (Bit [6] of Byte [02]) have no effect until they are written into the EEPROM.

Once they are set as control pins, the serial programming interface is no longer available. However, if V<sub>DDOUT</sub> is forced to GND, the two control-pins, S1 and S2, temporally act as serial programming pins (SDA/SCL).

S0 is not a multi-use pin, it is a control pin only.

#### 8.3.2 Default Device Setting

The internal EEPROM of CDCEx937 is preconfigured as shown in Figure 6. (The input frequency is passed through to the output as a default.) This allows the device to operate in default mode without the extra production step of program it. The default setting appears after power is supplied or after power-down or power-up sequence until it is reprogrammed by the user to a different application configuration. A new register setting is programmed through the serial SDA/SCL Interface.





Figure 6. Default Device Setting

Table 4 shows the factory default setting for the Control Terminal Register (external control pins). In normal operation, all 8 register settings are available, but in the default configuration only the first two settings (0 and 1) can be selected with S0, as S1 and S2 configured as programming pins in default mode.

|           |                       |    | ¥1               | PL                  | L1 SETTINGS   | ;                | P                   | LL2 SETTING   | s                |                     | PLL3 SETTING  | SS               |
|-----------|-----------------------|----|------------------|---------------------|---------------|------------------|---------------------|---------------|------------------|---------------------|---------------|------------------|
|           | KTERNAL<br>ITROL PINS |    | OUTPUT SELECTION | FREQUENCY SELECTION | SSC SELECTION | OUTPUT SELECTION | FREQUENCY SELECTION | SSC SELECTION | OUTPUT SELECTION | FREQUENCY SELECTION | SSC SELECTION | OUTPUT SELECTION |
| S2        | S1                    | S0 | Y1               | FS1                 | SSC1          | Y2Y3             | FS2                 | SSC2          | Y4Y5             | FS3                 | SSC3          | Y6Y7             |
| SCL (I2C) | SDA (I2C)             | 0  | 3-state          | f <sub>VCO1_0</sub> | off           | 3-state          | f <sub>VCO2_0</sub> | off           | 3-state          | f <sub>VCO1_0</sub> | off           | 3-state          |
| SCL (I2C) | SDA (I2C)             | 1  | enabled          | f <sub>VCO1_0</sub> | off           | enabled          | f <sub>VCO2_0</sub> | off           | enabled          | f <sub>VCO1_0</sub> | off           | enabled          |

Table 4. Factory Default Setting for Control Terminal Register<sup>(1)</sup>

(1) In default mode or when programmed respectively, S1 and S2 act as serial programming interface, SDA/SCL. They do not have any control-pin function but they are internally interpreted as if S1=0 and S2=0. However, S0 is a control-pin which in the default mode switches all outputs ON or OFF (as previously predefined).

## 8.3.3 SDA/SCL Serial Interface

The CDCEx937 operates as a slave device of the 2-wire serial SDA/SCL bus, compatible with the popular SMBus or I<sup>2</sup>C specification. It operates in the standard-mode transfer (up to 100 kbit/s) and fast-mode transfer (up to 400kbit/s) and supports 7-bit addressing.

The S1/SDA and S2/SCL pins of the CDC9xx are dual function pins. In the default configuration they are used as SDA/SCL serial programming interface. They can be reprogrammed as general purpose control pins, S1 and S2, by changing the corresponding EEPROM setting, Byte 02, Bit [6].





Figure 7. Timing Diagram for SDA/SCL Serial Control Interface

## 8.3.4 Data Protocol

The device supports Byte Write and Byte Read and Block Write and Block Read operations.

For *Byte Write/Read* operations, the system controller can individually access addressed bytes.

For *Block Write/Read* operations, the bytes are accessed in sequential order from lowest to highest byte (with most significant bit first) with the ability to stop after any complete byte has been transferred. The numbers of Bytes read-out are defined by Byte Count in the Generic Configuration Register. At Block Read instruction all bytes defined in the Byte Count has to be readout to correctly finish the read cycle.

Once a byte has been sent, it is written into the internal register and is effective immediately. This applies to each transferred byte independent of whether this is a *Byte Write* or a *Block Write* sequence.

If the EEPROM Write Cycle is initiated, the internal SDA register contents are written into the EEPROM. During this write cycle, data is not accepted at the SDA/SCL bus until the write cycle is completed. However, data can be read during the programming sequence (Byte Read or Block Read). The programming status can be monitored by reading *EEPIP*, Byte 01–Bit [6].

The offset of the indexed byte is encoded in the command code, as described in Table 5.

| DEVICE   | A6 | A5 | A4 | A3 | A2 | A1 <sup>(1)</sup> | A0 <sup>(1)</sup> | R/W |
|----------|----|----|----|----|----|-------------------|-------------------|-----|
| CDCEx913 | 1  | 1  | 0  | 0  | 1  | 0                 | 1                 | 1/0 |
| CDCEx925 | 1  | 1  | 0  | 0  | 1  | 0                 | 0                 | 1/0 |
| CDCEx937 | 1  | 1  | 0  | 1  | 1  | 0                 | 1                 | 1/0 |
| CDCEx949 | 1  | 1  | 0  | 1  | 1  | 0                 | 0                 | 1/0 |

Table 5. Slave Receiver Address (7 Bits)

(1) Address bits A0 and A1 are programmable through the SDA/SCL bus (Byte 01, Bit [1:0]). This allows addressing up to 4 devices connected to the same SDA/SCL bus. The least-significant bit of the address byte designates a write or read operation.

## 8.4 Device Functional Modes

#### 8.4.1 SDA/SCL Hardware Interface

Figure 8 shows how the CDCEx937 clock synthesizer is connected to the SDA/SCL serial interface bus. Multiple devices can be connected to the bus but the speed may require reduction (400 kHz is the maximum) if many devices are connected.

Note that the pullup resistors (R<sub>P</sub>) depends on the supply voltage, bus capacitance, and number of connected devices. The recommended pullup value is 4.7 k $\Omega$ . It must meet the minimum sink current of 3 mA at V<sub>OLmax</sub> = 0.4 V for the output stages (for more details, see SMBus or I<sup>2</sup>C Bus specification).



## **Device Functional Modes (continued)**



Figure 8. SDA/SCL Hardware Interface

## 8.5 Programming

#### **Table 6. Command Code Definition**

| Block Read or Block Write operation<br>Byte Read or Byte Write operation  |
|---------------------------------------------------------------------------|
| e Offset for Byte Read, Block Read, Byte Write and Block Write operation. |
| -                                                                         |





Figure 10. Byte Write Protocol



CDCE937, CDCEL937 SLAS564G - AUGUST 2007 - REVISED OCTOBER 2016

www.ti.com



## Figure 12. Block Write Protocol



Figure 13. Block Read Protocol

## 8.6 Register Maps

## 8.6.1 SDA/SCL Configuration Registers

The clock input, control pins, PLLs, and output stages are user configurable. The following tables and explanations describe the programmable functions of the CDCEx937. All settings can be manually written into the device through the SDA/SCL bus or easily programmed by using the TI Pro-Clock™ software. TI Pro-Clock™ software allows the user to quickly make all settings and automatically calculates the values for optimized performance at lowest jitter.

| ADDRESS OFFSET | REGISTER DESCRIPTION           | TABLE    |
|----------------|--------------------------------|----------|
| 00h            | Generic Configuration Register | Table 9  |
| 10h            | PLL1 Configuration Register    | Table 10 |
| 20h            | PLL2 Configuration Register    | Table 11 |
| 30h            | PLL3 Configuration Register    | Table 12 |

#### Table 7. SDA and SCL Registers

The grey-highlighted bits, described in the Configuration Registers tables in the following pages, belong to the Control Terminal Register. The user can predefine up to eight different control settings. These settings then can be selected by the external control pins, S0, S1, and S2 (see Control Terminal Setting).

#### XAS STRUMENTS

www.ti.com

|   | Table 8. Configuration Register, External Control Terminals |       |                       |      |                    |                  |                     |                    |                  |                     |                    |                  |                     |
|---|-------------------------------------------------------------|-------|-----------------------|------|--------------------|------------------|---------------------|--------------------|------------------|---------------------|--------------------|------------------|---------------------|
|   |                                                             |       |                       | ¥1   | F                  | PLL1 SETTING     | 6                   | PLL2 SETTINGS      |                  |                     | PLL3 SETTINGS      |                  |                     |
|   | EXTERNAL<br>CONTROL<br>PINS                                 |       | CONTROL SELECTION     |      | FREQ.<br>SELECTION | SSC<br>SELECTION | OUTPUT<br>SELECTION | FREQ.<br>SELECTION | SSC<br>SELECTION | OUTPUT<br>SELECTION | FREQ.<br>SELECTION | SSC<br>SELECTION | OUTPUT<br>SELECTION |
|   | S2                                                          | S1    | S0                    | Y1   | FS1                | SSC1             | Y2Y3                | FS2                | SSC2             | Y4Y5                | FS3                | SSC3             | Y6Y7                |
| 0 | 0                                                           | 0     | 0                     | Y1_0 | FS1_0              | SSC1_0           | Y2Y3_0              | FS2_0              | SSC2_0           | Y4Y5_0              | FS3_0              | SSC3_0           | Y6Y7_0              |
| 1 | 0                                                           | 0     | 1                     | Y1_1 | FS1_1              | SSC1_1           | Y2Y3_1              | FS2_1              | SSC2_1           | Y4Y5_1              | FS3_1              | SSC3_1           | Y6Y7_1              |
| 2 | 0                                                           | 1     | 0                     | Y1_2 | FS1_2              | SSC1_2           | Y2Y3_2              | FS2_2              | SSC2_2           | Y4Y5_2              | FS3_2              | SSC3_2           | Y6Y7_2              |
| 3 | 0                                                           | 1     | 1                     | Y1_3 | FS1_3              | SSC1_3           | Y2Y3_3              | FS2_3              | SSC2_3           | Y4Y5_3              | FS3_3              | SSC3_3           | Y6Y7_3              |
| 4 | 1                                                           | 0     | 0                     | Y1_4 | FS1_4              | SSC1_4           | Y2Y3_4              | FS2_4              | SSC2_4           | Y4Y5_4              | FS3_4              | SSC3_4           | Y6Y7_4              |
| 5 | 1                                                           | 0     | 1                     | Y1_5 | FS1_5              | SSC1_5           | Y2Y3_5              | FS2_5              | SSC2_5           | Y4Y5_5              | FS3_5              | SSC3_5           | Y6Y7_5              |
| 6 | 1                                                           | 1     | 0                     | Y1_6 | FS1_6              | SSC1_6           | Y2Y3_6              | FS2_6              | SSC2_6           | Y4Y5_6              | FS3_6              | SSC3_6           | Y6Y7_6              |
| 7 | 1                                                           | 1     | 1                     | Y1_7 | FS1_7              | SSC1_7           | Y2Y3_7              | FS2_7              | SSC2_7           | Y4Y5_7              | FS3_7              | SSC3_7           | Y6Y7_7              |
|   | Addr                                                        | ess O | offset <sup>(1)</sup> | 04h  | 13h                | 10h–12h          | 15h                 | 23h                | 20h–22h          | 25h                 | 33h                | 30h–32h          | 35h                 |

#### ofiguration Do aistor Extornal Co tral Tarminala

(1) Address Offset refers to the byte address in the Configuration Register in the following pages.

## **Table 9. Generic Configuration Register**

| OFFSET <sup>(1)</sup> | BIT <sup>(2)</sup> | ACRONYM       | DEFAULT <sup>(3)</sup> | DESCRIPTION                                                                                                                                                        |  |  |
|-----------------------|--------------------|---------------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|                       | 7                  | E_EL          | Xb                     | Device identification (read-only): 1 is CDCE937 (3.3 V), 0 is CDCEL937 (1.8 V)                                                                                     |  |  |
| 00h                   | 6:4                | RID           | Xb                     | Revision Identification Number (read only)                                                                                                                         |  |  |
|                       | 3:0                | VID           | 1h                     | Vendor Identification Number (read only)                                                                                                                           |  |  |
|                       | 7                  | -             | 0b                     | Reserved – always write 0                                                                                                                                          |  |  |
|                       | 6                  | EEPIP         | 0b                     | EEPROM Programming Status: <sup>(4)</sup> (read only) 0 – EEPROM programming is completed<br>1 – EEPROM is in programming mode                                     |  |  |
|                       | 5                  | EELOCK        | 0b                     | Permanently Lock EEPROM Data <sup>(5)</sup> 0 – EEPROM is not locked<br>1 – EEPROM is permanently locked                                                           |  |  |
| 01h                   | 4                  | PWDN          | 0b                     | Device Power Down (overwrites S0/S1/S2 setting; configuration register settings are unchanged)<br>lote: PWDN cannot be set to 1 in the EEPROM.                     |  |  |
|                       | -                  |               |                        | 0 – device active (PLL1 and all outputs are enabled)<br>1 – device power down (PLL1 in power down and all outputs in 3-state)                                      |  |  |
|                       | 3:2                | INCLK         | 00b                    | Input clock 00 – Xtal 01 – VCXO 10 – LVCMOS 11 – reserved                                                                                                          |  |  |
|                       | 1:0                | SLAVE_AD<br>R | 01b                    | Programmable Address Bits A0 and A1 of the Slave Receiver Address                                                                                                  |  |  |
|                       | 7                  | M1            | 1b                     | Clock source selection for output Y1: 0 – input clock 1 – PLL1 clock                                                                                               |  |  |
|                       |                    |               |                        | Operation mode selection for pin 18/19 <sup>(6)</sup>                                                                                                              |  |  |
|                       | 6                  | SPICON        | 0b                     | 0 – serial programming interface SDA (pin 19) and SCL (pin 18)<br>1 – control pins S1 (pin 19) and S2 (pin 18)                                                     |  |  |
| 02h                   | 5:4                | Y1_ST1        | 11b                    | Y1-State0/1 Definition                                                                                                                                             |  |  |
|                       | 3:2                | Y1_ST0        | 01b                    | 00 – device power down (all PLLs in power down and all outputs in 3-State)       10 – Y1 disabled to low         01 – Y1 disabled to 3-state       11 – Y1 enabled |  |  |
|                       | 1:0                | Pdiv1 [9:8]   | 001h                   | 10-Bit Y1-Output-Divider Pdiv1: 0 – divider reset and stand-by                                                                                                     |  |  |
| 03h                   | 7:0                | Pdiv1 [7:0]   | 001h                   | 1-to-1023 – divider value                                                                                                                                          |  |  |

Writing data beyond '40h' may affect device function. (1)

All data transferred with the MSB first. (2)

Unless customer-specific setting. (3)

(4) During EEPROM programming, no data is allowed to be sent to the device through the SDA/SCL bus until the programming sequence is completed. However, data can be read out during the programming sequence (Byte Read or Block Read).

- (5) If this bit is set to high in the EEPROM, the actual data in the EEPROM is permanently locked. There is no further programming possible. However, data can still be written through the SDA/SCL bus to the internal register to change device function on the fly. But new data can no longer be saved to the EEPROM. EELOCK is effective only, if written into the EEPROM!
- Selection of control pins is effective only if written into the EEPROM. Once written into the EEPROM, the serial programming pins are no (6) longer available. However, if V<sub>DDOUT</sub> is forced to GND, the two control pins, S1 and S2, temporally act as serial programming pins (SDA/SCL), and the two slave receiver address bits are reset to A0 = 0 and A1 = 0.



| OFFSET <sup>(1)</sup> | BIT <sup>(2)</sup> | ACRONYM | DEFAULT <sup>(3)</sup> | DESCRIPTION                                                                                                                                                                                                       |  |  |  |  |
|-----------------------|--------------------|---------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
|                       | 7                  | Y1_7    | 0b                     | Y1_ST0/Y1_ST1 State Selection <sup>(7)</sup>                                                                                                                                                                      |  |  |  |  |
|                       | 6                  | Y1_6    | 0b                     | 0 – State0 (predefined by Y1_ST0)                                                                                                                                                                                 |  |  |  |  |
|                       | 5                  | Y1_5    | 0b                     | 1 – State1 (predefined by Y1_ST1)                                                                                                                                                                                 |  |  |  |  |
| 0.45                  | 4                  | Y1_4    | 0b                     |                                                                                                                                                                                                                   |  |  |  |  |
| 04h                   | 3                  | Y1_3    | 0b                     |                                                                                                                                                                                                                   |  |  |  |  |
|                       | 2                  | Y1_2    | 0b                     |                                                                                                                                                                                                                   |  |  |  |  |
|                       | 1                  | Y1_1    | 1b                     |                                                                                                                                                                                                                   |  |  |  |  |
|                       | 0                  | Y1_0    | 0b                     |                                                                                                                                                                                                                   |  |  |  |  |
| 05h                   | 7:3                | XCSEL   | 0Ah                    | $ \begin{array}{ccc} Crystal \ Load & 00h \rightarrow 0 \ pF \\ Capacitor & 01h \rightarrow 1 \ pF \\ Selection^{(8)} & 02h \rightarrow 2 \ pF \\ & \vdots \\ 14h\mbox{-to-1Fh} \rightarrow 20 \ pF \end{array} $ |  |  |  |  |
|                       | 2:0                |         | 0b                     | Reserved – do not write other than 0                                                                                                                                                                              |  |  |  |  |
| 06h                   | 7:1                | BCOUNT  | 40h                    | 7-Bit Byte Count (defines the number of bytes which is sent from this device at the next Block Read transfer); all bytes have to be read out to correctly finish the read cycle.)                                 |  |  |  |  |
|                       | 0                  | EEWRITE | 0b                     | Initiate EEPROM<br>Write Cycle <sup>(4) (9)</sup> 0- no EEPROM write cycle<br>1 - start EEPROM write cycle (internal configuration register is saved to the<br>EEPROM)                                            |  |  |  |  |
| 07h-0Fh               |                    | _       | 0h                     | Unused address range                                                                                                                                                                                              |  |  |  |  |

Table 9. Generic Configuration Register (continued)

(7) These are the bits of the Control Terminal Register. The user can predefine up to eight different control settings. These settings then can be selected by the external control pins, S0, S1, and S2.

(8) The internal load capacitor (C1, C2) has to be used to achieve the best clock performance. External capacitors must be used only to finely adjust C<sub>L</sub> by a few pF's. The value of C<sub>L</sub> can be programmed with a resolution of 1 pF for a crystal load range of 0 pF to 20 pF. For C<sub>L</sub> > 20 pF, use additional external capacitors. Also, the value of the device input capacitance has to be considered which always adds 1.5 pF (6 pF//2 pF) to the selected C<sub>L</sub>. For more information about VCXO configuration and crystal recommendation, see VCXO Application Guideline for CDCE(L)9xx Family (SCAA085).

(9) Note: The EEPROM WRITE bit must be sent last. This ensures that the content of all internal registers are stored in the EEPROM. The EEWRITE cycle is initiated with the rising edge of the EEWRITE bit. A static level high does not trigger an EEPROM WRITE cycle. The EEWRITE bit has to be reset to low after the programming is completed. The programming status can be monitored by reading out EEPIP. If EELOCK is set to high, no EEPROM programming is possible.

| OFFSET <sup>(1)</sup> | BIT <sup>(2)</sup> | ACRONYM      | DEFAULT <sup>(3)</sup> | DESCRIPTION                                                               |  |  |
|-----------------------|--------------------|--------------|------------------------|---------------------------------------------------------------------------|--|--|
|                       | 7:5                | SSC1_7 [2:0] | 000b                   | SSC1: PLL1 SSC Selection (Modulation Amount) <sup>(4)</sup>               |  |  |
| 10h                   | 4:2                | SSC1_6 [2:0] | 000b                   | Down Center                                                               |  |  |
|                       | 1:0                | SSC1_5 [2:1] | 000b                   | 000 (off) 000 (off)<br>001 - 0.25% 001 ± 0.25%                            |  |  |
|                       | 7                  | SSC1_5 [0]   | 0000                   | 010 - 0.5% 010 ± 0.5%                                                     |  |  |
| 11h                   | 6:4                | SSC1_4 [2:0] | 000b                   | 011 - 0.75% 011 ± 0.75%<br>100 - 1.0% 100 ± 1.0%                          |  |  |
|                       | 3:1                | SSC1_3 [2:0] | 000b                   | 101 – 1.25% 101 ± 1.25%                                                   |  |  |
|                       | 0                  | SSC1_2 [2]   | 000b                   | 110 – 1.5% 110 ± 1.5%<br>111 – 2.0% 111 ± 2.0%                            |  |  |
|                       | 7:6                | SSC1_2 [1:0] | 0000                   |                                                                           |  |  |
| 12h                   | 5:3                | SSC1_1 [2:0] | 000b                   |                                                                           |  |  |
|                       | 2:0                | SSC1_0 [2:0] | 000b                   |                                                                           |  |  |
|                       | 7                  | FS1_7        | 0b                     | FS1_x: PLL1 Frequency Selection <sup>(4)</sup>                            |  |  |
|                       | 6                  | FS1_6        | 0b                     | 0 – f <sub>VCO1_0</sub> (predefined by PLL1_0 – Multiplier/Divider value) |  |  |
|                       | 5                  | FS1_5        | 0b                     | 1 – f <sub>VCO1_1</sub> (predefined by PLL1_1 – Multiplier/Divider value) |  |  |
| 13h                   | 4                  | FS1_4        | 0b                     |                                                                           |  |  |
| 1311                  | 3                  | FS1_3        | 0b                     |                                                                           |  |  |
|                       | 2                  | FS1_2        | 0b                     |                                                                           |  |  |
|                       | 1                  | FS1_1        | 0b                     |                                                                           |  |  |
|                       | 0                  | FS1_0        | 0b                     |                                                                           |  |  |

#### Table 10. PLL1 Configuration Register

(1) Writing data beyond 40h may adversely affect device function.

(2) All data is transferred MSB-first.

(3) Unless a custom setting is used

(4) The user can predefine up to eight different control settings. In normal device operation, these settings can be selected by the external control pins, S0, S1, and S2.

Copyright © 2007–2016, Texas Instruments Incorporated

## CDCE937, CDCEL937 SLAS564G – AUGUST 2007 – REVISED OCTOBER 2016

| <b>J</b> is | Texas       |
|-------------|-------------|
| Y           | INSTRUMENTS |

www.ti.com

|                       |                    |                |                        | Configuration Re                                                                                                                                      |                                                                                                                                                                                                                               |  |
|-----------------------|--------------------|----------------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| OFFSET <sup>(1)</sup> | BIT <sup>(2)</sup> | ACRONYM        | DEFAULT <sup>(3)</sup> |                                                                                                                                                       | DESCRIPTION                                                                                                                                                                                                                   |  |
|                       | 7                  | MUX1           | 1b                     | PLL1 Multiplexer:                                                                                                                                     | 0 – PLL1<br>1 – PLL1 Bypass (PLL1 is in power down)                                                                                                                                                                           |  |
|                       | 6                  | M2             | 1b                     | Output Y2 Multiplexer:                                                                                                                                | 0 – Pdiv1<br>1 – Pdiv2                                                                                                                                                                                                        |  |
| 14h                   | 5:4                | МЗ             | 10b                    | Output Y3 Multiplexer:                                                                                                                                | 00 – Pdiv1-Divider<br>01 – Pdiv2-Divider<br>10 – Pdiv3-Divider<br>11 – reserved                                                                                                                                               |  |
|                       | 3:2                | Y2Y3_ST1       | 11b                    |                                                                                                                                                       | 00 – Y2/Y3 disabled to 3-State (PLL1 is in power down)                                                                                                                                                                        |  |
|                       | 1:0                | Y2Y3_ST0       | 01b                    | Y2, Y3-<br>State0/1definition:                                                                                                                        | 01 – Y2/Y3 disabled to 3-State<br>10–Y2/Y3 disabled to low<br>11 – Y2/Y3 enabled                                                                                                                                              |  |
|                       | 7                  | Y2Y3_7         | 0b                     | Y2Y3_x Output State Se                                                                                                                                | election <sup>(4)</sup>                                                                                                                                                                                                       |  |
|                       | 6                  | Y2Y3_6         | 0b                     | 0 – state0 (predefin                                                                                                                                  | ed by Y2Y3_ST0)                                                                                                                                                                                                               |  |
|                       | 5                  | Y2Y3_5         | 0b                     | 1 – state1 (predefin                                                                                                                                  | ed by Y2Y3_ST1)                                                                                                                                                                                                               |  |
|                       | 4                  | Y2Y3_4         | 0b                     | -                                                                                                                                                     |                                                                                                                                                                                                                               |  |
| 15h                   | 3                  | Y2Y3_3         | 0b                     | -                                                                                                                                                     |                                                                                                                                                                                                                               |  |
|                       | 2                  | Y2Y3_2         | 0b                     | -                                                                                                                                                     |                                                                                                                                                                                                                               |  |
|                       | 1                  | Y2Y3_1         | 1b                     | -                                                                                                                                                     |                                                                                                                                                                                                                               |  |
|                       | 0                  | Y2Y3_0         | 0b                     | -                                                                                                                                                     |                                                                                                                                                                                                                               |  |
|                       | 7                  | SSC1DC         | 0b                     | PLL1 SSC down/center                                                                                                                                  | selection: 0 – down 1 – center                                                                                                                                                                                                |  |
| 16h                   | 6:0                | Pdiv2          | 01h                    | 7-Bit Y2-Output-Divider I                                                                                                                             | Pdiv2: 0 – reset and stand-by 1-to-127 is divider value                                                                                                                                                                       |  |
| 476                   | 7                  | _              | 0b                     | Reserved – do not write                                                                                                                               | others than 0                                                                                                                                                                                                                 |  |
| 17h                   | 6:0                | Pdiv3          | 01h                    | 7-Bit Y3-Output-Divider I                                                                                                                             | Pdiv3: 0 – reset and stand-by 1-to-127 is divider value                                                                                                                                                                       |  |
| 18h                   | 7:0                | PLL1_0N [11:4] | 00.4h                  | PLL1_0 <sup>(5)</sup> : 30-Bit Multiplier/Divider value for frequency f <sub>VC01_0</sub> (for more information, see <i>PLL Frequency Planning</i> ). |                                                                                                                                                                                                                               |  |
| 19h                   | 7:4                | PLL1_0N [3:0]  | - 004h                 |                                                                                                                                                       |                                                                                                                                                                                                                               |  |
| 1911                  | 3:0                | PLL1_0R [8:5]  | 000h                   |                                                                                                                                                       |                                                                                                                                                                                                                               |  |
| 106                   | 7:3                | PLL1_0R[4:0]   | 00011                  |                                                                                                                                                       |                                                                                                                                                                                                                               |  |
| 1Ah                   | 2:0                | PLL1_0Q [5:3]  | - 10h                  |                                                                                                                                                       |                                                                                                                                                                                                                               |  |
|                       | 7:5                | PLL1_0Q [2:0]  | TON                    |                                                                                                                                                       |                                                                                                                                                                                                                               |  |
|                       | 4:2                | PLL1_0P [2:0]  | 010b                   |                                                                                                                                                       |                                                                                                                                                                                                                               |  |
| 1Bh                   | 1:0                | VCO1_0_RANGE   | 00b                    | $f_{VCO1_0}$ range selection:                                                                                                                         | $\begin{array}{l} 00 - f_{VCO1\_0} < 125 \mbox{ MHz} \\ 01 - 125 \mbox{ MHz} \le f_{VCO1\_0} < 150 \mbox{ MHz} \\ 10 - 150 \mbox{ MHz} \le f_{VCO1\_0} < 175 \mbox{ MHz} \\ 11 - f_{VCO1\_0} \ge 175 \mbox{ MHz} \end{array}$ |  |
| 1Ch                   | 7:0                | PLL1_1N [11:4] | 0.0 <i>(</i> )         | PLL1_1 <sup>(5)</sup> : 30-Bit Multipl                                                                                                                | ier/Divider value for frequency f <sub>VCO1 1</sub>                                                                                                                                                                           |  |
| (5)                   | 7:4                | PLL1_1N [3:0]  | 004h                   | (for more information see                                                                                                                             | e PLL Frequency Planning).                                                                                                                                                                                                    |  |
| 1Dh                   | 3:0                | PLL1_1R [8:5]  | 0001                   | -                                                                                                                                                     |                                                                                                                                                                                                                               |  |
| 455                   | 7:3                | PLL1_1R[4:0]   | 000h                   |                                                                                                                                                       |                                                                                                                                                                                                                               |  |
| 1Eh                   | 2:0                | PLL1_1Q [5:3]  | 104                    |                                                                                                                                                       |                                                                                                                                                                                                                               |  |
|                       | 7:5                | PLL1_1Q [2:0]  | - 10h                  |                                                                                                                                                       |                                                                                                                                                                                                                               |  |
|                       | 4:2                | PLL1_1P [2:0]  | 010b                   |                                                                                                                                                       |                                                                                                                                                                                                                               |  |
| 1Fh                   | 1:0                | VCO1_1_RANGE   | 00b                    | f <sub>VCO1_1</sub> range selection:                                                                                                                  | $\begin{array}{l} 00 - f_{VC01\_1} < 125 \mbox{ MHz} \\ 01 - 125 \mbox{ MHz} \le f_{VC01\_1} < 150 \mbox{ MHz} \\ 10 - 150 \mbox{ MHz} \le f_{VC01\_1} < 175 \mbox{ MHz} \\ 11 - f_{VC01\_1} \ge 175 \mbox{ MHz} \end{array}$ |  |

Table 10. PLL1 Configuration Register (continued)

(5) PLL settings limits:  $16 \le q \le 63, 0 \le p \le 7, 0 \le r \le 511, 0 < N < 4096$ 



#### CDCE937, CDCEL937 SLAS564G – AUGUST 2007–REVISED OCTOBER 2016

#### Table 11. PLL2 Configuration Register

| OFFSET <sup>(1)</sup> | BIT <sup>(2)</sup> | ACRONYM      | DEFAULT <sup>(3</sup> | DESCRIPTION                                                                                            |
|-----------------------|--------------------|--------------|-----------------------|--------------------------------------------------------------------------------------------------------|
|                       | 7:5                | SSC2_7 [2:0] | 000b                  | SSC2: PLL2 SSC Selection (Modulation Amount) <sup>(4)</sup>                                            |
| 20h                   | 4:2                | SSC2_6 [2:0] | 000b                  | Down Center                                                                                            |
|                       | 1:0                | SSC2_5 [2:1] | 000h                  | 000 (off) 000 (off)<br>001 - 0.25% 001 ± 0.25%                                                         |
|                       | 7                  | SSC2_5 [0]   | 000b                  | $001 - 0.5\%$ $010 \pm 0.5\%$                                                                          |
| 041                   | 6:4                | SSC2_4 [2:0] | 000b                  | 011 – 0.75% 011 ± 0.75%<br>100 – 1.0% 100 ± 1.0%                                                       |
| 21h                   | 3:1                | SSC2_3 [2:0] | 000b                  | $100 - 1.0\%$ $100 \pm 1.0\%$<br>$101 - 1.25\%$ $101 \pm 1.25\%$                                       |
|                       | 0                  | SSC2_2 [2]   | 0001                  | $110 - 1.5\%$ $110 \pm 1.5\%$                                                                          |
|                       | 7:6                | SSC2_2 [1:0] | 000b                  | 111 – 2.0% 111 ± 2.0%                                                                                  |
| 22h                   | 5:3                | SSC2_1 [2:0] | 000b                  |                                                                                                        |
|                       | 2:0                | SSC2_0 [2:0] | 000b                  |                                                                                                        |
|                       | 7                  | FS2_7        | 0b                    | FS2_x: PLL2 Frequency Selection <sup>(4)</sup>                                                         |
|                       | 6                  | FS2_6        | 0b                    | 0 – f <sub>VCO2_0</sub> (predefined by PLL2_0 – Multiplier/Divider value)                              |
|                       | 5                  | FS2_5        | 0b                    | 1 – f <sub>VCO2_1</sub> (predefined by PLL2_1 – Multiplier/Divider value)                              |
| 0.01                  | 4                  | FS2_4        | 0b                    |                                                                                                        |
| 23h                   | 3                  | FS2_3        | 0b                    |                                                                                                        |
|                       | 2                  | FS2_2        | 0b                    |                                                                                                        |
|                       | 1                  | FS2_1        | 0b                    |                                                                                                        |
|                       | 0                  | FS2_0        | 0b                    |                                                                                                        |
|                       | 7                  | MUX2         | 1b                    | PLL2 Multiplexer: 0 – PLL2<br>1 – PLL2 Bypass (PLL2 is in power down)                                  |
| l                     | 6                  | M4           | 1b                    | Output Y40 - Pdiv2Multiplexer:1 - Pdiv4                                                                |
| 24h                   | 5:4                | M5           | 10b                   | Output Y5 00 – Pdiv2-Divider<br>Multiplexer: 01 – Pdiv4-Divider<br>10 – Pdiv5-Divider<br>11 – reserved |
|                       | 3:2                | Y4Y5_ST1     | 11b                   | Y4, Y5- 00 – Y4/Y5 disabled to 3-State (PLL2 is in power down)                                         |
|                       | 1:0                | Y4Y5_ST0     | 01b                   | State0/1definition: 01 – Y4/Y5 disabled to 3-State<br>10–Y4/Y5 disabled to low<br>11 – Y4/Y5 enabled   |
|                       | 7                  | Y4Y5_7       | 0b                    | Y4Y5_x Output State Selection <sup>(4)</sup>                                                           |
|                       | 6                  | <br>Y4Y5_6   | 0b                    | 0 – state0 (predefined by Y4Y5_ST0)                                                                    |
|                       | 5                  | Y4Y5_5       | 0b                    | 1 – state1 (predefined by Y4Y5_ST1)                                                                    |
|                       | 4                  | Y4Y5_4       | 0b                    |                                                                                                        |
| 25h                   | 3                  | Y4Y5_3       | 0b                    |                                                                                                        |
|                       | 2                  | Y4Y5_2       | 0b                    |                                                                                                        |
|                       | 1                  | <br>Y4Y5_1   | 1b                    |                                                                                                        |
|                       | 0                  | Y4Y5_0       | 0b                    |                                                                                                        |
| 0.01                  | 7                  | SSC2DC       | Ob                    | PLL2 SSC down/center     0 – down       selection:     1 – center                                      |
| 26h                   | 6:0                | Pdiv4        | 01h                   | 7-Bit Y4-Output-Divider Pdiv4: 0 – reset and stand-by 1-to-127 – divider value                         |
|                       | 7                  | _            | 0b                    | Reserved – do not write others than 0                                                                  |
| 27h                   | 6:0                | Pdiv5        | 01h                   | 7-Bit Y5-Output-Divider Pdiv5: 0 – reset and stand-by 1-to-127 – divider value                         |

(1) Writing data beyond 40h may adversely affect device function.

(2) All data is transferred MSB-first.

(3) Unless a custom setting is used

(4) The user can predefine up to eight different control settings. In normal device operation, these settings can be selected by the external control pins, S0, S1, and S2.

Copyright © 2007–2016, Texas Instruments Incorporated

| Texas<br>Instruments |
|----------------------|
|                      |

| OFFSET <sup>(1)</sup> | BIT <sup>(2)</sup> | ACRONYM        | DEFAULT <sup>(3</sup> | DESCRIPTION                                                                                                                                                                                                                                                                |  |  |
|-----------------------|--------------------|----------------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 28h                   | 7:0                | PLL2_0N [11:4  | 00.4h                 | PLL2_0 <sup>(5)</sup> : 30-Bit Multiplier/Divider value for frequency f <sub>VCO2_0</sub>                                                                                                                                                                                  |  |  |
| 00h                   | 7:4                | PLL2_0N [3:0]  | 004h                  | (for more information see PLL Frequency Planning).                                                                                                                                                                                                                         |  |  |
| 29h                   | 3:0                | PLL2_0R [8:5]  | 000h                  |                                                                                                                                                                                                                                                                            |  |  |
| 2Ah                   | 7:3                | PLL2_0R[4:0]   | 0000                  |                                                                                                                                                                                                                                                                            |  |  |
| ZAN                   | 2:0                | PLL2_0Q [5:3]  | 106                   |                                                                                                                                                                                                                                                                            |  |  |
|                       | 7:5                | PLL2_0Q [2:0]  | 10h                   |                                                                                                                                                                                                                                                                            |  |  |
|                       | 4:2                | PLL2_0P [2:0]  | 010b                  |                                                                                                                                                                                                                                                                            |  |  |
| 2Bh                   | 1:0                | VCO2_0_RANGE   | 00b                   |                                                                                                                                                                                                                                                                            |  |  |
| 2Ch                   | 7:0                | PLL2_1N [11:4] | 004h                  | PLL2_1 <sup>(5)</sup> : 30-Bit Multiplier/Divider value for frequency f <sub>VCO2_1</sub>                                                                                                                                                                                  |  |  |
| 2Dh                   | 7:4                | PLL2_1N [3:0]  | 00411                 | (for more information see PLL Frequency Planning).                                                                                                                                                                                                                         |  |  |
| 2011                  | 3:0                | PLL2_1R [8:5]  | 000h                  |                                                                                                                                                                                                                                                                            |  |  |
| 2Eh                   | 7:3                | PLL2_1R[4:0]   | 00011                 |                                                                                                                                                                                                                                                                            |  |  |
| 2011                  | 2:0                | PLL2_1Q [5:3]  | 10h                   |                                                                                                                                                                                                                                                                            |  |  |
|                       | 7:5                | PLL2_1Q [2:0]  | 1011                  |                                                                                                                                                                                                                                                                            |  |  |
|                       | 4:2                | PLL2_1P [2:0]  | 010b                  |                                                                                                                                                                                                                                                                            |  |  |
| 2Fh                   | 1:0                | VCO2_1_RANGE   | 00b                   | $ \begin{array}{ll} f_{VCO2\_1} \text{ range selection:} & 00 - f_{VCO2\_1} < 125 \text{ MHz} \\ 01 - 125 \text{ MHz} \leq f_{VCO2\_1} < 150 \text{ MHz} \\ 10 - 150 \text{ MHz} \leq f_{VCO2\_1} < 175 \text{ MHz} \\ 11 - f_{VCO2\_1} \geq 175 \text{ MHz} \end{array} $ |  |  |

#### Table 11. PLL2 Configuration Register (continued)

(5) PLL settings limits:  $16 \le q \le 63$ ,  $0 \le p \le 7$ ,  $0 \le r \le 511$ , 0 < N < 4096

## Table 12. PLL3 Configuration Register

| OFFSET <sup>(1)</sup> | BIT <sup>(2)</sup> | ACRONYM      | DEFAULT <sup>(3)</sup> | DESCRIPTION                                                               |  |  |  |  |  |  |  |
|-----------------------|--------------------|--------------|------------------------|---------------------------------------------------------------------------|--|--|--|--|--|--|--|
|                       | 7:5                | SSC3_7 [2:0] | 000b                   | SSC3: PLL3 SSC Selection (Modulation Amount) <sup>(4)</sup>               |  |  |  |  |  |  |  |
| 30h                   | 4:2                | SSC3_6 [2:0] | 000b                   | Down Center                                                               |  |  |  |  |  |  |  |
|                       | 1:0                | SSC3_5 [2:1] | 000b                   | 000 (off) 000 (off)<br>001 - 0.25% 001 ± 0.25%                            |  |  |  |  |  |  |  |
|                       | 7                  | SSC3_5 [0]   | 0000                   | 010 - 0.5% 010 ± 0.5%                                                     |  |  |  |  |  |  |  |
| 31h                   | 6:4                | SSC3_4 [2:0] | 000b                   | 011 - 0.75% 011 ± 0.75%<br>100 - 1.0% 100 ± 1.0%                          |  |  |  |  |  |  |  |
| 3111                  | 3:1                | SSC3_3 [2:0] | 000b                   | 101 – 1.25% 101 ± 1.25%                                                   |  |  |  |  |  |  |  |
|                       | 0                  | SSC3_2 [2]   | 000b                   | 110 – 1.5% 110 ± 1.5%<br>111 – 2.0% 111 ± 2.0%                            |  |  |  |  |  |  |  |
|                       | 7:6                | SSC3_2 [1:0] | 0000                   |                                                                           |  |  |  |  |  |  |  |
| 32h                   | 5:3                | SSC3_1 [2:0] | 000b                   |                                                                           |  |  |  |  |  |  |  |
|                       | 2:0                | SSC3_0 [2:0] | 000b                   |                                                                           |  |  |  |  |  |  |  |
|                       | 7                  | FS3_7        | 0b                     | FS3_x: PLL3 Frequency Selection <sup>(4)</sup>                            |  |  |  |  |  |  |  |
|                       | 6                  | FS3_6        | Ob                     | 0 – f <sub>VCO3_0</sub> (predefined by PLL3_0 – Multiplier/Divider value) |  |  |  |  |  |  |  |
|                       | 5                  | FS3_5        | Ob                     | $1 - f_{VCO3_1}$ (predefined by PLL3_1 – Multiplier/Divider value)        |  |  |  |  |  |  |  |
| 33h                   | 4                  | FS3_4        | Ob                     |                                                                           |  |  |  |  |  |  |  |
| 3311                  | 3                  | FS3_3        | Ob                     |                                                                           |  |  |  |  |  |  |  |
|                       | 2                  | FS3_2        | 0b                     |                                                                           |  |  |  |  |  |  |  |
|                       | 1                  | FS3_1        | 0b                     |                                                                           |  |  |  |  |  |  |  |
|                       | 0                  | FS3_0        | 0b                     |                                                                           |  |  |  |  |  |  |  |

(1) Writing data beyond 40h may affect device function.

(2) All data is transferred MSB-first.

(3) Unless a custom setting is used

(4) These are the bits of the Control Terminal Register. The user can pre-define up to eight different control settings. At normal device operation, these setting can be selected by the external control pins, S0, S1, and S2.



|                       |                    | lable          | e 12. PLL3             | Configuration Reg                        | gister (continued)                                                                                                                                                       |
|-----------------------|--------------------|----------------|------------------------|------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| OFFSET <sup>(1)</sup> | BIT <sup>(2)</sup> | ACRONYM        | DEFAULT <sup>(3)</sup> |                                          | DESCRIPTION                                                                                                                                                              |
|                       | 7                  | MUX3           | 1b                     | PLL3 Multiplexer:                        | 0 – PLL3<br>1 – PLL3 Bypass (PLL3 is in power down)                                                                                                                      |
|                       | 6                  | M6             | 1b                     | Output Y6 Multiplexer:                   | 0 – Pdiv4<br>1 – Pdiv6                                                                                                                                                   |
| 34h                   | 5:4                | Μ7             | 10b                    | Output Y7 Multiplexer:                   | 00 – Pdiv4-Divider<br>01 – Pdiv6-Divider<br>10 – Pdiv7-Divider<br>11 – reserved                                                                                          |
|                       | 3:2                | Y6Y7_ST1       | 11b                    |                                          | 00 – Y6/Y7 disabled to 3-State and PLL3 power down                                                                                                                       |
|                       | 1:0                | Y6Y7_ST0       | 01b                    | Y6, Y7-<br>State0/1definition:           | 01 – Y6/Y7 disabled to 3-State<br>10 –Y6/Y7 disabled to low<br>11 – Y6/Y7 enabled                                                                                        |
|                       | 7                  | Y6Y7_7         | 0b                     | Y6Y7_x Output State Sel                  | lection <sup>(4)</sup>                                                                                                                                                   |
|                       | 6                  | Y6Y7_6         | 0b                     | 0 – state0 (predefine                    |                                                                                                                                                                          |
|                       | 5                  | Y6Y7_5         | 0b                     | 1 – state1 (predefine                    | ed by Y6Y7_ST1)                                                                                                                                                          |
|                       | 4                  | Y6Y7_4         | 0b                     | -                                        |                                                                                                                                                                          |
| 35h                   | 3                  | Y6Y7_3         | 0b                     | -                                        |                                                                                                                                                                          |
|                       | 2                  | Y6Y7_2         | 0b                     |                                          |                                                                                                                                                                          |
|                       | 1                  | Y6Y7_1         | 1b                     |                                          |                                                                                                                                                                          |
|                       | 0                  | Y6Y7_0         | 0b                     |                                          |                                                                                                                                                                          |
|                       | 7                  | SSC3DC         | 0b                     | PLL3 SSC down/center s                   | selection: 0 – down 1 – center                                                                                                                                           |
| 36h                   | 6:0                | Pdiv6          | 01h                    | 7-Bit Y6-Output-Divider P                | Pdiv6: 0 – reset and stand-by 1-to-127 – divider value                                                                                                                   |
| 071                   | 7                  | _              | 0b                     | Reserved - do not write of               | others than 0                                                                                                                                                            |
| 37h                   | 6:0                | Pdiv7          | 01h                    | 7-Bit Y7-Output-Divider P                | Pdiv7: 0 – reset and stand-by 1-to-127 – divider value                                                                                                                   |
| 38h                   | 7:0                | PLL3_0N [11:4] | 00.4h                  |                                          | er/Divider value for frequency f <sub>VCO3_0</sub>                                                                                                                       |
| 206                   | 7:4                | PLL3_0N [3:0]  | 004h                   | (for more information, see               | e PLL Frequency Planning).                                                                                                                                               |
| 39h                   | 3:0                | PLL3_0R [8:5]  | 000b                   |                                          |                                                                                                                                                                          |
| 3Ah                   | 7:3                | PLL3_0R[4:0]   | 000h                   |                                          |                                                                                                                                                                          |
| SAII                  | 2:0                | PLL3_0Q [5:3]  | - 10h                  |                                          |                                                                                                                                                                          |
|                       | 7:5                | PLL3_0Q [2:0]  | TON                    |                                          |                                                                                                                                                                          |
|                       | 4:2                | PLL3_0P [2:0]  | 010b                   |                                          |                                                                                                                                                                          |
| 3Bh                   | 1:0                | VCO3_0_RANGE   | 00b                    | f <sub>VCO3_0</sub> range selection:     | 00 − $f_{VCO3_0}$ < 125 MHz<br>01 − 125 MHz ≤ $f_{VCO3_0}$ < 150 MHz<br>10 − 150 MHz ≤ $f_{VCO3_0}$ < 175 MHz<br>11 − $f_{VCO3_0}$ ≥ 175 MHz                             |
| 3Ch                   | 7:0                | PLL3_1N [11:4] | 00.45                  | PLL3_1 <sup>(5)</sup> : 30-Bit Multiplie | er/Divider value for frequency f <sub>VCO3_1</sub>                                                                                                                       |
| 2DF                   | 7:4                | PLL3_1N [3:0]  | 004h                   | (tor more information, see               | e PLL Frequency Planning).                                                                                                                                               |
| 3Dh                   | 3:0                | PLL3_1R [8:5]  | 000h                   |                                          |                                                                                                                                                                          |
| 3Eh                   | 7:3                | PLL3_1R[4:0]   | 00011                  |                                          |                                                                                                                                                                          |
| JEII                  | 2:0                | PLL3_1Q [5:3]  | - 10h                  |                                          |                                                                                                                                                                          |
|                       | 7:5                | PLL3_1Q [2:0]  | TUIT                   |                                          |                                                                                                                                                                          |
|                       | 4:2                | PLL3_1P [2:0]  | 010b                   |                                          |                                                                                                                                                                          |
| 3Fh                   | 1:0                | VCO3_1_RANGE   | 00b                    | $f_{VCO3_1}$ range selection:            | 00 – f <sub>VCO3_1</sub> < 125 MHz<br>01 – 125 MHz ≤ f <sub>VCO3_1</sub> < 150 MHz<br>10 – 150 MHz ≤ f <sub>VCO3_1</sub> < 175 MHz<br>11 – f <sub>VCO3_1</sub> ≥ 175 MHz |

Table 12. PLL3 Configuration Register (continued)

(5) PLL settings limits:  $16 \le q \le 63, 0 \le p \le 7, 0 \le r \le 511, 0 < N < 4096$ 



## **9** Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 9.1 Application Information

The CDCEx937 device is an easy-to-use, high-performance, programmable CMOS clock synthesizer. It can be used as a crystal buffer, clock synthesizer with separate output supply pin. The CDCEx937 features an on-chip loop filter and spread-spectrum modulation. Programming can be done through SPI, pin-mode, or using on-chip EEPROM. The following section shows some examples of using CDCEx937 in various applications.

## 9.2 Typical Application

Figure 14 shows the use of the CDCEx937 devices for replacement of crystals and crystal oscillators on a Gigabit Ethernet Switch application.



Figure 14. Crystal and Oscillator Replacement Example

#### 9.2.1 Design Requirements

CDCEx937 supports spread-spectrum clocking (SSC) with multiple control parameters:

- Modulation amount (%)
- Modulation frequency (>20 kHz)
- Modulation shape (triangular)
- Center spread / down spread (± or –)







Figure 15. Modulation Frequency (fm) and Modulation Amount

#### 9.2.2 Detailed Design Procedure

#### 9.2.2.1 Spread Spectrum Clock (SSC)

Spread-spectrum modulation is a method to spread emitted energy over a larger bandwidth. In clocking, spread spectrum can reduce Electromagnetic Interference (EMI) by reducing the level of emission from clock distribution network.



CDCS502 with a 25-MHz Crystal, FS = 1, Fout = 100 MHz, and 0%,  $\pm$ 0.5,  $\pm$ 1%, and  $\pm$ 2% SSC

#### Figure 16. Comparison Between Typical Clock Power Spectrum and Spread-Spectrum Clock

#### 9.2.2.2 PLL Frequency Planning

At a given input frequency ( $f_{IN}$ ), the output frequency ( $f_{OUT}$ ) of the CDCEx913 are calculated with Equation 1.

$$f_{OUT} = \frac{f_{IN}}{Pdiv} \times \frac{N}{M}$$

where

• M (1 to 511) and N (1 to 4095) are the multiplier/divide values of the PLL

• Pdiv (1 to 127) is the output divider

The target VCO frequency ( $f_{VCO}$ ) of each PLL is calculated with Equation 2.

$$f_{\rm VCO} = f_{\rm IN} \times \frac{N}{M}$$

The PLL internally operates as fractional divider and needs the following multiplier/divider settings:

(1)

(2)



## **Typical Application (continued)**

- N
- P = 4 int(log<sub>2</sub>N/M; if P < 0 then P = 0</li>
- Q = int(N'/M)
- R = N' M × Q

## where

 $N' = N \times 2^{P}$   $N \ge M;$   $80 \text{ MHz} \le f_{VCO} \le 230 \text{ MHz}$   $16 \le Q \le 63$   $0 \le P \le 4$   $0 \le R \le 51$ 

## Example:

for  $f_{IN} = 27$  MHz; M = 1; N = 4; Pdiv = 2for  $f_{IN} = 27$  MHz; M = 2; N = 11; Pdiv = 2 $\rightarrow f_{OUT} = 54$  MHz $\rightarrow f_{OUT} = 74.25$  MHz $\rightarrow f_{VCO} = 108$  MHz $\rightarrow f_{VCO} = 148.50$  MHz $\rightarrow P = 4 - int(log_24) = 4 - 2 = 2$  $\rightarrow P = 4 - int(log_25.5) = 4 - 2 = 2$  $\rightarrow N' = 4 \times 2^2 = 16$  $\rightarrow N' = 11 \times 2^2 = 44$  $\rightarrow Q = int(16) = 16$  $\rightarrow Q = int(22) = 22$  $\rightarrow R = 16 - 16 = 0$  $\rightarrow R = 44 - 44 = 0$ 

The values for P, Q, R, and N' are automatically calculated when using TI Pro-Clock™ software.

## 9.2.2.3 Crystal Oscillator Start-Up

When the CDCEx937 is used as a crystal buffer, crystal oscillator start-up dominates the start-up time compared to the internal PLL lock time. Figure 17 shows the oscillator start-up sequence for a 27-MHz crystal input with an 8-pF load. The start-up time for the crystal is in the order of approximately 250 µs compared to approximately 10 µs of lock time. In general, lock time will be an order of magnitude less compared to the crystal start-up time.



Figure 17. Crystal Oscillator Start-Up vs PLL Lock Time

## 9.2.2.4 Frequency Adjustment With Crystal Oscillator Pulling

The frequency for the CDCEx937 is adjusted for media and other applications with the VCXO control input Vctrl. If a PWM modulated signal is used as a control signal for the VCXO, an external filter is needed.



## Typical Application (continued)



Copyright © 2016, Texas Instruments Incorporated

#### Figure 18. Frequency Adjustment Using PWM Input to the VCXO Control

### 9.2.2.5 Unused Inputs and Outputs

If VCXO pulling functionality is not required, Vctrl should be left floating. All other unused inputs should be set to GND. Unused outputs should be left floating.

If one output block is not used, TI recommends disabling it. However, TI always recommends providing the supply for the second output block even if it is disabled.

#### 9.2.2.6 Switching Between XO and VCXO Mode

When the CDCEx937 is in crystal oscillator or in VCXO configuration, the internal capacitors require different internal capacitance. The following steps are recommended to switch to VCXO mode when the configuration for the on-chip capacitor is still set for XO mode. To center the output frequency to 0 ppm:

- 1. While in XO mode, put Vctrl = Vdd / 2
- 2. Switch from XO mode to VCXO mode
- 3. Program the internal capacitors in order to obtain 0 ppm at the output

#### 9.2.3 Application Curves

Figure 19, Figure 20, Figure 21, and Figure 22 show CDCEx937 measurements with the SSC feature enabled. Device configuration: 27-MHz input, 27-MHz output.



### CDCE937, CDCEL937 SLAS564G-AUGUST 2007-REVISED OCTOBER 2016

TEXAS INSTRUMENTS

www.ti.com

## **Typical Application (continued)**





## **10** Power Supply Recommendations

There is no restriction on the power-up sequence. In case VDDOUT is applied first, TI recommends grounding VDD. In case VDDOUT is powered while VDD is floating, there is a risk of high current flowing on the VDDOUT.

The device has a power-up control that is connected to the 1.8-V supply. This keeps the whole device disabled until the 1.8-V supply reaches a sufficient voltage level. Then the device switches on all internal components, including the outputs. If there is a 3.3-V Vddout available before the 1.8 V, the outputs remain disabled until the 1.8-V supply has reached a certain level.

## 11 Layout

## 11.1 Layout Guidelines

When the CDCEx937 is used as a crystal buffer, any parasitics across the crystal affects the pulling range of the VCXO. Therefore, take care in placing the crystal units on the board. Crystals should be placed as close to the device as possible, ensuring that the routing lines from the crystal terminals to XIN and XOUT have the same length.

If possible, cut out both ground plane and power plane under the area where the crystal and the routing to the device are placed. In this area, always avoid routing any other signal line, as it could be a source of noise coupling.

Additional discrete capacitors can be required to meet the load capacitance specification of certain crystal. For example, a 10.7-pF load capacitor is not fully programmable on the chip, because the internal capacitor can range from 0 pF to 20 pF with steps of 1 pF. The 0.7-pF capacitor therefore can be discretely added on top of an internal 10 pF.

To minimize the inductive influence of the trace, TI recommends placing this small capacitor as close to the device as possible and symmetrically with respect to XIN and XOUT.

Figure 23 shows a conceptual layout detailing recommended placement of power supply bypass capacitors on the basis of CDCEx937. For component side mounting, use 0402 body size capacitors to facilitate signal routing. Keep the connections between the bypass capacitors and the power supply on the device as short as possible. Ground the other side of the capacitor using a low-impedance connection to the ground plane.

SLAS564G - AUGUST 2007 - REVISED OCTOBER 2016



www.ti.com

## 11.2 Layout Example

| 1<br>8166<br>8166<br>C253<br>C253<br>C253<br>C253                     | R168 C259                                                                            |
|-----------------------------------------------------------------------|--------------------------------------------------------------------------------------|
| 1 Place crystal with associated load caps as close to the chip        | 2 Place series termination resistors at<br>Clock outputs to improve signal integrity |
| 3 Place bypass caps close to the device pins, ensure wide freq. range | 4 Use ferrite beads to isolate the device supply pins from board noise sources       |



Copyright © 2007–2016, Texas Instruments Incorporated



## **12 Device and Documentation Support**

## 12.1 Device Support

#### 12.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

#### 12.1.2 Development Support

For development support see the following:

- SMBus
- I<sup>2</sup>C Bus

## **12.2 Documentation Support**

#### 12.2.1 Related Documentation

For related documentation see the following: VCXO Application Guideline for CDCE(L)9xx Family (SCAA085)

#### 12.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### **12.4 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

### 12.5 Trademarks

TI-DaVinci, OMAP, Pro-Clock, E2E are trademarks of Texas Instruments. Bluetooth is a trademark of Bluetooth SIG. Ethernet is a trademark of Xerox Corporation. All other trademarks are the property of their respective owners.

#### 12.6 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 12.7 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

Copyright © 2007-2016, Texas Instruments Incorporated



## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



6-Feb-2020

## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2)            | Lead/Ball Finish<br>(6) | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|----------------------------|-------------------------|--------------------|--------------|-------------------------|---------|
| CDCE937PW        | ACTIVE        | TSSOP        | PW                 | 20   | 70             | Green (RoHS<br>& no Sb/Br) | NIPDAU                  | Level-1-260C-UNLIM | -40 to 85    | CDCE937                 | Samples |
| CDCE937PWG4      | ACTIVE        | TSSOP        | PW                 | 20   | 70             | Green (RoHS<br>& no Sb/Br) | NIPDAU                  | Level-1-260C-UNLIM | -40 to 85    | CDCE937                 | Samples |
| CDCE937PWR       | ACTIVE        | TSSOP        | PW                 | 20   | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU                  | Level-1-260C-UNLIM | -40 to 85    | CDCE937                 | Samples |
| CDCE937PWRG4     | ACTIVE        | TSSOP        | PW                 | 20   | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU                  | Level-1-260C-UNLIM | -40 to 85    | CDCE937                 | Samples |
| CDCEL937PW       | ACTIVE        | TSSOP        | PW                 | 20   | 70             | Green (RoHS<br>& no Sb/Br) | NIPDAU                  | Level-1-260C-UNLIM | -40 to 85    | CDCEL937                | Samples |
| CDCEL937PWR      | ACTIVE        | TSSOP        | PW                 | 20   | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU                  | Level-1-260C-UNLIM | -40 to 85    | CDCEL937                | Samples |
| CDCEL937PWRG4    | ACTIVE        | TSSOP        | PW                 | 20   | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU                  | Level-1-260C-UNLIM | -40 to 85    | CDCEL937                | Samples |
| HPA00406PWR      | ACTIVE        | TSSOP        | PW                 | 20   | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU                  | Level-1-260C-UNLIM | -40 to 85    | CDCE937                 | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.



6-Feb-2020

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF CDCE937, CDCEL937 :

• Automotive: CDCE937-Q1, CDCEL937-Q1

NOTE: Qualified Version Definitions:

• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

# PACKAGE MATERIALS INFORMATION

www.ti.com

## TAPE AND REEL INFORMATION

## REEL DIMENSIONS

Texas Instruments





TAPE AND REEL INFORMATION

#### TAPE DIMENSIONS



| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| CDCE937PWR                  | TSSOP           | PW                 | 20 | 2000 | 330.0                    | 16.4                     | 6.95       | 7.1        | 1.6        | 8.0        | 16.0      | Q1               |
| CDCEL937PWR                 | TSSOP           | PW                 | 20 | 2000 | 330.0                    | 16.4                     | 6.95       | 7.1        | 1.6        | 8.0        | 16.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

14-Jul-2012



\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| CDCE937PWR  | TSSOP        | PW              | 20   | 2000 | 367.0       | 367.0      | 38.0        |
| CDCEL937PWR | TSSOP        | PW              | 20   | 2000 | 367.0       | 367.0      | 38.0        |

PW (R-PDSO-G20)

PLASTIC SMALL OUTLINE



NOTES:

A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.  $\beta$ . This drawing is subject to change without notice.

Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.

Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.

E. Falls within JEDEC MO-153



# LAND PATTERN DATA



NOTES: Α. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
  C. Publication IPC-7351 is recommended for alternate design.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated