

July 2014

# FDMA1029PZ

# **Dual P-Channel PowerTrench® MOSFET**

### **General Description**

This device is designed specifically as a single package solution for the battery charge switch in cellular handset and other ultra-portable applications. It features two independent P-Channel MOSFETs with low on-state resistance for minimum conduction losses. When connected in the typical common source configuration, bi-directional current flow is possible.

The MicroFET 2x2 package offers exceptional thermal performance for its physical size and is well suited to linear mode applications.

### **Features**

- -3.1 A, -20V.  $R_{DS(ON)} = 95 \text{ m}\Omega$  @  $V_{GS} = -4.5V$  $R_{DS(ON)} = 141 \text{ m}\Omega$  @  $V_{GS} = -2.5V$
- Low profile 0.8 mm maximum in the new package MicroFET 2x2 mm
- HBM ESD protection level > 2.5kV (Note 3)
- RoHS Compliant
- Free from halogenated compounds and antimony oxides



MicroFET 2x2



Absolute Maximum Ratings TA=25°C unless otherwise noted

| Symbol                            | Parameter                                        |           | Ratings     | Units |
|-----------------------------------|--------------------------------------------------|-----------|-------------|-------|
| V <sub>DS</sub>                   | Drain-Source Voltage                             |           | -20         | V     |
| V <sub>GS</sub>                   | Gate-Source Voltage                              |           | ±12         | V     |
| ı                                 | Drain Current - Continuous                       | (Note 1a) | -3.1        | A     |
| I <sub>D</sub>                    | – Pulsed                                         |           | -6          |       |
| P <sub>D</sub>                    | Power Dissipation for Single Operation           | (Note 1a) | 1.4         | W     |
|                                   |                                                  | (Note 1b) | 0.7         |       |
| T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Junction Temperature Range |           | -55 to +150 | °C    |

### **Thermal Characteristics**

| $R_{\theta JA}$  | Thermal Resistance, Junction-to-Ambient | (Note 1a) | 86 (Single Operation)  |        |
|------------------|-----------------------------------------|-----------|------------------------|--------|
| $R_{\theta JA}$  | Thermal Resistance, Junction-to-Ambient | (Note 1b) | 173 (Single Operation) | °C/W   |
| R <sub>θJA</sub> | Thermal Resistance, Junction-to-Ambient | (Note 1c) | 69 (Dual Operation)    | - C/VV |
| $R_{\theta JA}$  | Thermal Resistance, Junction-to-Ambient | (Note 1d) | 151 (Dual Operation)   |        |

**Package Marking and Ordering Information** 

| Device Marking Device |            | Reel Size | Tape width | Quantity   |  |
|-----------------------|------------|-----------|------------|------------|--|
| 029                   | FDMA1029PZ | 7"        | 8mm        | 3000 units |  |

©2009 Fairchild Semiconductor Corporation FDMA1029PZ Rev.B4(W)

| Symbol                                  | Parameter                                      | Test Conditions                                                                                                                                                                 | Min  | Тур            | Max              | Units |
|-----------------------------------------|------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------------|------------------|-------|
| Off Char                                | acteristics                                    | ,                                                                                                                                                                               |      |                |                  |       |
| BV <sub>DSS</sub>                       | Drain-Source Breakdown Voltage                 | $V_{GS} = 0 \text{ V}, \qquad I_{D} = -250 \mu\text{A}$                                                                                                                         | -20  |                |                  | V     |
| ΔBV <sub>DSS</sub><br>ΔT <sub>J</sub>   | Breakdown Voltage Temperature Coefficient      | $I_D$ = -250 $\mu$ A, Referenced to 25°C                                                                                                                                        |      | -12            |                  | mV/°C |
| I <sub>DSS</sub>                        | Zero Gate Voltage Drain Current                | $V_{DS} = -16 \text{ V},  V_{GS} = 0 \text{ V}$                                                                                                                                 |      |                | -1               | μΑ    |
| I <sub>GSS</sub>                        | Gate-Body Leakage                              | $V_{GS} = \pm 12 \text{ V},  V_{DS} = 0 \text{ V}$                                                                                                                              |      |                | ±10              | μА    |
| On Chara                                | acteristics (Note 2)                           |                                                                                                                                                                                 |      |                |                  |       |
| $V_{GS(th)}$                            | Gate Threshold Voltage                         | $V_{DS} = V_{GS}, I_{D} = -250 \ \mu A$                                                                                                                                         | -0.6 | -1.0           | -1.5             | V     |
| ΔV <sub>GS(th)</sub><br>ΔT <sub>J</sub> | Gate Threshold Voltage Temperature Coefficient | $I_D$ = -250 $\mu$ A, Referenced to 25°C                                                                                                                                        |      | 4              |                  | mV/°C |
| $R_{DS(on)}$                            | Static Drain–Source<br>On–Resistance           | $V_{GS} = -4.5 \text{ V},  I_D = -3.1 \text{ A}$ $V_{GS} = -2.5 \text{ V},  I_D = -2.5 \text{ A}$ $V_{GS} = -4.5 \text{ V},  I_D = -3.1 \text{ A},  T_J = 125 ^{\circ}\text{C}$ |      | 60<br>88<br>87 | 95<br>141<br>140 | mΩ    |
| <b>g</b> FS                             | Forward Transconductance                       | $V_{DS} = -10 \text{ V},  I_{D} = -3.1 \text{ A}$                                                                                                                               |      | -11            |                  | S     |
| Dynamic                                 | Characteristics                                |                                                                                                                                                                                 |      |                |                  |       |
| C <sub>iss</sub>                        | Input Capacitance                              | $V_{DS} = -10 \text{ V},  V_{GS} = 0 \text{ V},$                                                                                                                                |      | 540            |                  | pF    |
| C <sub>oss</sub>                        | Output Capacitance                             | f = 1.0 MHz                                                                                                                                                                     |      | 120            |                  | pF    |
| C <sub>rss</sub>                        | Reverse Transfer Capacitance                   |                                                                                                                                                                                 |      | 100            |                  | pF    |
| Switchin                                | g Characteristics (Note 2)                     |                                                                                                                                                                                 |      |                |                  |       |
| t <sub>d(on)</sub>                      | Turn–On Delay Time                             | $V_{DD} = -10 \text{ V},  I_D = -1 \text{ A},$                                                                                                                                  |      | 13             | 24               | ns    |
| t <sub>r</sub>                          | Turn-On Rise Time                              | $V_{GS} = -4.5 \text{ V},  R_{GEN} = 6 \Omega$                                                                                                                                  |      | 11             | 20               | ns    |
| t <sub>d(off)</sub>                     | Turn-Off Delay Time                            | ]                                                                                                                                                                               |      | 37             | 59               | ns    |
| t <sub>f</sub>                          | Turn-Off Fall Time                             | 1                                                                                                                                                                               |      | 36             | 58               | ns    |
| $Q_g$                                   | Total Gate Charge                              | $V_{DS} = -10 \text{ V},  I_{D} = -3.1 \text{ A},$                                                                                                                              |      | 7.0            | 10               | nC    |
| $Q_{gs}$                                | Gate-Source Charge                             | $V_{GS} = -4.5 \text{ V}$                                                                                                                                                       |      | 1.1            |                  | nC    |
| $Q_{gd}$                                | Gate-Drain Charge                              | ]                                                                                                                                                                               |      | 2.4            |                  | nC    |

 $V_{GS} = 0 \text{ V}, I_S = -1.1 \text{ A}$  (Note 2)

 $I_F = -3.1 A$ 

 $dI_F/dt = 100 A/\mu s$ 

V<sub>SD</sub>

t<sub>rr</sub>

 $Q_{rr}$ 

Source-Drain Diode Forward

Diode Reverse Recovery Time

Diode Reverse Recovery Charge

Voltage

-0.8

25

9

-1.2

ns

nC

#### Notes:

- 1. R<sub>BJA</sub> is determined with the device mounted on a 1 in<sup>2</sup> oz. copper pad on a 1.5 x 1.5 in. board of FR-4 material. R<sub>BJC</sub> is guaranteed by design while R<sub>BJA</sub> is determined by the user's board design.

  (a) R<sub>BJA</sub> = 86 °C/W when mounted on a 1 in<sup>2</sup> pad of 2 oz copper, 1.5 " x 1.5 " x 0.062 " thick PCB. For single operation.

  (b) R<sub>BJA</sub> = 173 °C/W when mounted on a minimum pad of 2 oz copper. For single operation.

  - (c)  $R_{\theta JA}$  = 69 °C/W when mounted on a 1 in<sup>2</sup> pad of 2 oz copper, 1.5 " x 1.5 " x 0.062 " thick PCB. For dual operation.
  - (d)  $R_{\theta JA}$  = 151 °C/W when mounted on a minimum pad of 2 oz copper. For dual operation.



- $3. \ The \ diode \ connected \ between \ the \ gate \ and \ source \ serves \ only \ as \ protection \ against \ ESD. \ No \ gate \ overvoltage \ rating \ is \ implied.$

# **Typical Characteristics**



Figure 1. On-Region Characteristics.



Figure 3. On-Resistance Variation with Temperature.



Figure 5. Transfer Characteristics.



Figure 2. On-Resistance Variation with Drain Current and Gate Voltage.



Figure 4. On-Resistance Variation with Gate-to-Source Voltage.



Figure 6. Body Diode Forward Voltage Variation with Source Current and Temperature.

## **Typical Characteristics**





Figure 7. Gate Charge Characteristics.

Figure 8. Capacitance Characteristics.





Figure 9. Maximum Safe Operating Area.

Figure 10. Single Pulse Maximum Power Dissipation.



Figure 11. Transient Thermal Response Curve.

Thermal characterization performed using the conditions described in Note 1b. Transient thermal response will change depending on the circuit board design.

### **Dimensional Outline and Pad Layout**









### NOTES:

- A. CONFORM TO JADEC REGISTRATIONS MO-229, VARIATION VCCC, EXCEPT WHERE NOTED.
- B. DIMENSIONS ARE IN MILLIMETERS.
- C. DIMENSIONS AND TOLERANCES PER ASME Y14.5M, 2009.
- D. LAND PATTERN RECOMMENDATION IS EXISTING INDUSTRY LAND PATTERN.
- E. DRAWING FILENAME: MKT-UMLP16Erev4
- F. NON-JEDEC DUAL DAP



Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products.

Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings:

http://www.fairchildsemi.com/package/packageDetails.html?id=PN\_MLDEB-X06





#### TRADEMARKS

The following includes registered and unregistered trademarks and service marks, owned by Fairchild Semiconductor and/or its global subsidiaries, and is not intended to be an exhaustive list of all such trademarks.

AccuPower™ AX-CAP®\* BitSiC™ Build it Now™ CorePLUS™ CorePOWER™ CROSSVOLT™

CTL™ Current Transfer Logic™ DEUXPEED® Dual Cool™ EcoSPARK® EfficentMax™ ESBC™

Fairchild® Fairchild Semiconductor® FACT Quiet Series™ FACT<sup>®</sup>  $\tilde{\mathsf{FAST}^{\mathbb{R}}}$ FastvCore™ FETBench™ FPS™

F-PFS™ FRFET®

Global Power Resource<sup>SM</sup> GreenBridge™

Green FPS™ Green FPS™ e-Series™

G*max*™ GTO™ IntelliMAX™ ISOPLANAR™

Marking Small Speakers Sound Louder

and Better™ MegaBuck™ MICROCOUPLER™ MicroFET™

MicroPak™ MicroPak2™ MillerDrive™ MotionMax™ mWSaver<sup>®</sup> OptoHiT™ OPTOLOGIC® OPTOPLANAR® (1)<sub>®</sub> PowerTrench® PowerXS™

Programmable Active Droop™ OFFT

QSTM Quiet Series™ RapidConfigure™

Saving our world, 1mW/W/kW at a time™ SignalWise™ SmartMax™ SMART START™

Solutions for Your Success™

SPM® STEALTH™

SuperFET® SuperSOT™-3 SuperSOT™-6 SuperSOT™-8 SupreMOS<sup>®</sup> SyncFET™ Sync-Lock™

SYSTEM ®\* TinyBoost<sup>®</sup> TinyBuck<sup>®</sup> TinyCalc™ TinyLogic<sup>®</sup> TIŃYOPTO™ TinyPower™ TinyPWM™ TinyWire™ TranSiC™ TriFault Detect™ TRUECURRENT®\*

**UHC®** 

μSerDes™

Ultra FRFET™ UniFET™ VCX™ VisualMax™ VoltagePlus™ XSTM. 仙童™

\*Trademarks of System General Corporation, used under license by Fairchild Semiconductor.

#### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN. WHICH COVERS THESE PRODUCTS.

### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
- A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

### ANTI-COUNTERFEITING POLICY

Fairchild Semiconductor Corporation's Anti-Counterfeiting Policy. Fairchild's Anti-Counterfeiting Policy is also stated on our external website, www.Fairchildsemi.com, under Sales Support.

Counterfeiting of semiconductor parts is a growing problem in the industry. All manufactures of semiconductor products are experiencing counterfeiting of their parts. Customers who inadvertently purchase counterfeit parts experience many problems such as loss of brand reputation, substandard performance, failed application, and increased cost of production and manufacturing delays. Fairchild is taking strong measures to protect ourselves and our customers from the proliferation of counterfeit parts. Fairchild strongly encourages customers to purchase Fairchild parts either directly from Fairchild or from Authorized Fairchild Distributors who are listed by country on our web page cited above. Products customers buy either from Fairchild directly or from Authorized Fairchild Distributors are genuine parts, have full traceability, meet Fairchild's quality standards for handing and storage and provide access to Fairchild's full range of up-to-date technical and product information. Fairchild and our Authorized Distributors will stand behind all warranties and will appropriately address and warranty issues that may arise. Fairchild will not provide any warranty coverage or other assistance for parts bought from Unauthorized Sources. Fairchild is committed to combat this global problem and encourage our customers to do their part in stopping this practice by buying direct or from authorized distributors.

#### PRODUCT STATUS DEFINITIONS **Definition of Terms**

| Datasheet Identification Product Status |                   | Definition                                                                                                                                                                                          |
|-----------------------------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                         |                   | Datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                       |
| Preliminary                             | First Production  | Datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. |
| No Identification Needed                | Full Production   | Datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve the design.                                               |
| Obsolete                                | Not In Production | Datasheet contains specifications on a product that is discontinued by Fairchild Semiconductor. The datasheet is for reference information only.                                                    |

Rev. 168

# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

ON Semiconductor: FDMA1029PZ