# 2-Input OR Gate/CMOS Logic Level Shifter

The MC74VHC1GT32 is an advanced high speed CMOS 2-input OR gate fabricated with silicon gate CMOS technology. It achieves high speed operation similar to equivalent Bipolar Schottky TTL while maintaining CMOS low power dissipation.

The internal circuit is composed of three stages, including a buffer output which provides high noise immunity and stable output.

The device input is compatible with TTL-type input thresholds and the output has a full 5 V CMOS level output swing. The input protection circuitry on this device allows overvoltage tolerance on the input, allowing the device to be used as a logic-level translator from 3 V CMOS logic to 5 V CMOS Logic or from 1.8 V CMOS logic to 3 V CMOS Logic while operating at the high-voltage power supply.

The MC74VHC1GT32 input structure provides protection when voltages up to 7 V are applied, regardless of the supply voltage. This allows the MC74VHC1GT32 to be used to interface 5 V circuits to 3 V circuits. The output structures also provide protection when  $V_{CC} = 0$  V. These input and output structures help prevent device destruction caused by supply voltage – input/output voltage mismatch, battery backup, hot insertion, etc.

#### **Features**

- High Speed:  $t_{PD} = 3.5 \text{ ns}$  (Typ) at  $V_{CC} = 5 \text{ V}$
- Low Power Dissipation:  $I_{CC} = 2 \mu A$  (Max) at  $T_A = 25^{\circ}C$
- TTL-Compatible Inputs:  $V_{IL} = 0.8 \text{ V}$ ;  $V_{IH} = 2 \text{ V}$
- CMOS–Compatible Outputs:  $V_{OH} > 0.8 V_{CC}$ ;  $V_{OL} < 0.1 V_{CC}$  @Load
- Power Down Protection Provided on Inputs and Outputs
- Balanced Propagation Delays
- Pin and Function Compatible with Other Standard Logic Families
- Chip Complexity: FETs = 65; Equivalent Gates = 15
- NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable
- These Devices are Pb-Free and are RoHS Compliant



Figure 2. Logic Symbol



## ON Semiconductor®

www.onsemi.com

## MARKING DIAGRAMS



SC-88A / SC70-5 / SOT-353 DF SUFFIX CASE 419A





TSOP-5 / SOT23-5 / SC59-5 DT SUFFIX CASE 483



VN = Device Code M = Date Code\* ■ Pb-Free Package

(Note: Microdot may be in either location)
\*Date Code orientation and/or position may vary
depending upon manufacturing location.

| PIN ASSIGNMENT |                 |  |  |  |
|----------------|-----------------|--|--|--|
| 1              | IN B            |  |  |  |
| 2              | IN A            |  |  |  |
| 3              | GND             |  |  |  |
| 4              | OUT Y           |  |  |  |
| 5              | V <sub>CC</sub> |  |  |  |

#### **FUNCTION TABLE**

| Inp | uts | Output |
|-----|-----|--------|
| Α   | В   | Υ      |
| L   | L   | L      |
| L   | Н   | Н      |
| н   | L   | Н      |
| Н   | Н   | Н      |

## **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 4 of this data sheet.

#### **MAXIMUM RATINGS**

| Symbol               | Char                                       | acteristics                                                                          | Value                                        | Unit |
|----------------------|--------------------------------------------|--------------------------------------------------------------------------------------|----------------------------------------------|------|
| V <sub>CC</sub>      | DC Supply Voltage                          |                                                                                      | -0.5 to +7.0                                 | V    |
| V <sub>IN</sub>      | DC Input Voltage                           |                                                                                      | -0.5 to +7.0                                 | V    |
| V <sub>OUT</sub>     | DC Output Voltage                          | V <sub>CC</sub> = 0<br>High or Low State                                             | -0.5 to 7.0<br>-0.5 to V <sub>CC</sub> + 0.5 | V    |
| I <sub>IK</sub>      | Input Diode Current                        |                                                                                      | -20                                          | mA   |
| I <sub>OK</sub>      | Output Diode Current                       | $V_{OUT} < GND; V_{OUT} > V_{CC}$                                                    | +20                                          | mA   |
| I <sub>OUT</sub>     | DC Output Current, per Pin                 |                                                                                      | +25                                          | mA   |
| I <sub>CC</sub>      | DC Supply Current, V <sub>CC</sub> and GND |                                                                                      | +50                                          | mA   |
| P <sub>D</sub>       | Power dissipation in still air             | SC-88A, TSOP-5                                                                       | 200                                          | mW   |
| $\theta_{\sf JA}$    | Thermal resistance                         | SC-88A, TSOP-5                                                                       | 333                                          | °C/W |
| TL                   | Lead temperature, 1 mm from case for 10    | ) s                                                                                  | 260                                          | °C   |
| TJ                   | Junction temperature under bias            |                                                                                      | +150                                         | °C   |
| T <sub>stg</sub>     | Storage temperature                        |                                                                                      | -65 to +150                                  | °C   |
| V <sub>ESD</sub>     | ESD Withstand Voltage                      | Human Body Model (Note 1)<br>Machine Model (Note 2)<br>Charged Device Model (Note 3) | > 2000<br>> 200<br>N/A                       | V    |
| I <sub>Latchup</sub> | Latchup Performance                        | Above V <sub>CC</sub> and Below GND at 125°C (Note 4)                                | ±500                                         | mA   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

- Tested to EIA/JESD22-A114-A
   Tested to EIA/JESD22-A115-A
- 3. Tested to JESD22-C101-A
- 4. Tested to EIA/JESD78

## RECOMMENDED OPERATING CONDITIONS

| Symbol                          | Characteristics                                                                                                                   | Min        | Max                    | Unit |
|---------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|------------|------------------------|------|
| V <sub>CC</sub>                 | DC Supply Voltage                                                                                                                 | 3.0        | 5.5                    | V    |
| V <sub>IN</sub>                 | DC Input Voltage                                                                                                                  | 0.0        | 5.5                    | V    |
| V <sub>OUT</sub>                | DC Output Voltage $V_{CC} = 0$ High or Low State                                                                                  | 0.0<br>0.0 | 5.5<br>V <sub>CC</sub> | V    |
| T <sub>A</sub>                  | Operating Temperature Range                                                                                                       | -55        | +125                   | °C   |
| t <sub>r</sub> , t <sub>f</sub> | Input Rise and Fall Time $ \begin{array}{c} \rm V_{CC} = 3.3 \ V \pm 0.3 \ V \\ \rm V_{CC} = 5.0 \ V \pm 0.5 \ V \\ \end{array} $ | 0<br>0     | 100<br>20              | ns/V |

## **Device Junction Temperature versus** Time to 0.1% Bond Failures

| Junction<br>Temperature °C | Time, Hours | Time, Years |
|----------------------------|-------------|-------------|
| 80                         | 1,032,200   | 117.8       |
| 90                         | 419,300     | 47.9        |
| 100                        | 178,700     | 20.4        |
| 110                        | 79,600      | 9.4         |
| 120                        | 37,000      | 4.2         |
| 130                        | 17,800      | 2.0         |
| 140                        | 8,900       | 1.0         |



Figure 3. Failure Rate vs. Time Junction Temperature

## DC ELECTRICAL CHARACTERISTICS

|                  |                                                                                        |                                                                                              | V <sub>CC</sub>   | Т                 | A = 25°    | С                  | T <sub>A</sub> ≤  | 85°C               | -55 ≤ T <sub>A</sub> | ≤ 125°C            |      |
|------------------|----------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|-------------------|-------------------|------------|--------------------|-------------------|--------------------|----------------------|--------------------|------|
| Symbol           | Parameter                                                                              | Test Conditions                                                                              | (V)               | Min               | Тур        | Max                | Min               | Max                | Min                  | Max                | Unit |
| V <sub>IH</sub>  | Minimum High-Level<br>Input Voltage                                                    |                                                                                              | 3.0<br>4.5<br>5.5 | 1.4<br>2.0<br>2.0 |            |                    | 1.4<br>2.0<br>2.0 |                    | 1.4<br>2.0<br>2.0    |                    | V    |
| V <sub>IL</sub>  | Maximum Low-Level<br>Input Voltage                                                     |                                                                                              | 3.0<br>4.5<br>5.5 |                   |            | 0.53<br>0.8<br>0.8 |                   | 0.53<br>0.8<br>0.8 |                      | 0.53<br>0.8<br>0.8 | V    |
| V <sub>OH</sub>  | Minimum High–Level Output Voltage V <sub>IN</sub> = V <sub>IH</sub> or V <sub>II</sub> | $V_{IN} = V_{IH} \text{ or } V_{IL}$<br>$I_{OH} = -50 \mu\text{A}$                           | 3.0<br>4.5        | 2.9<br>4.4        | 3.0<br>4.5 |                    | 2.9<br>4.4        |                    | 2.9<br>4.4           |                    | V    |
|                  | AIV = AIH OL AIF                                                                       | $V_{IN} = V_{IH} \text{ or } V_{IL}$<br>$I_{OH} = -4 \text{ mA}$<br>$I_{OH} = -8 \text{ mA}$ | 3.0<br>4.5        | 2.58<br>3.94      |            |                    | 2.48<br>3.80      |                    | 2.34<br>3.66         |                    | V    |
| V <sub>OL</sub>  | Maximum Low–Level<br>Output Voltage                                                    | $V_{IN} = V_{IH} \text{ or } V_{IL}$<br>$I_{OL} = 50  \mu\text{A}$                           | 3.0<br>4.5        |                   | 0.0<br>0.0 | 0.1<br>0.1         |                   | 0.1<br>0.1         |                      | 0.1<br>0.1         | V    |
|                  | $V_{IN} = V_{IH} \text{ or } V_{IL}$                                                   | $V_{IN} = V_{IH} \text{ or } V_{IL}$<br>$I_{OL} = 4 \text{ mA}$<br>$I_{OL} = 8 \text{ mA}$   | 3.0<br>4.5        |                   |            | 0.36<br>0.36       |                   | 0.44<br>0.44       |                      | 0.52<br>0.52       | V    |
| I <sub>IN</sub>  | Maximum Input<br>Leakage Current                                                       | V <sub>IN</sub> = 5.5 V or GND                                                               | 0 to<br>5.5       |                   |            | ±0.1               |                   | ±1.0               |                      | ±1.0               | μΑ   |
| Icc              | Maximum Quiescent<br>Supply Current                                                    | $V_{IN} = V_{CC}$ or GND                                                                     | 5.5               |                   |            | 2.0                |                   | 20                 |                      | 40                 | μΑ   |
| I <sub>CCT</sub> | Quiescent Supply<br>Current                                                            | Input: V <sub>IN</sub> = 3.4 V                                                               | 5.5               |                   |            | 1.35               |                   | 1.50               |                      | 1.65               | mA   |
| I <sub>OPD</sub> | Output Leakage<br>Current                                                              | V <sub>OUT</sub> = 5.5 V                                                                     | 0.0               |                   |            | 0.5                |                   | 5.0                |                      | 10                 | μΑ   |

## AC ELECTRICAL CHARACTERISTICS ( $C_{load} = 50 \text{ pF}$ , Input $t_r = t_f = 3.0 \text{ns}$ )

|                                        |                                              |                                  |                                | Т   | A = 25°    | С           | T <sub>A</sub> ≤ | 85°C        | -55 ≤ T <sub>A</sub> | ≤ 125°C      |      |
|----------------------------------------|----------------------------------------------|----------------------------------|--------------------------------|-----|------------|-------------|------------------|-------------|----------------------|--------------|------|
| Symbol                                 | Parameter                                    | Test Condi                       | tions                          | Min | Тур        | Max         | Min              | Max         | Min                  | Max          | Unit |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, Input A or B to Y | $V_{CC} = 3.3 \pm 0.3 \text{ V}$ | $C_L = 15 pF$<br>$C_L = 50 pF$ |     | 4.8<br>6.1 | 7.9<br>11.4 |                  | 9.5<br>13.0 |                      | 11.5<br>15.5 | ns   |
|                                        | Input A of B to 1                            | $V_{CC} = 5.0 \pm 0.5 \text{ V}$ | $C_L = 15 pF$<br>$C_L = 50 pF$ |     | 3.7<br>4.4 | 5.5<br>7.5  |                  | 6.5<br>8.5  |                      | 8.0<br>10.0  |      |
| C <sub>IN</sub>                        | Maximum Input<br>Capacitance                 |                                  |                                |     | 5.5        | 10          |                  | 10          |                      | 10           | pF   |

|          |                                        | Typical @ 25°C, V <sub>CC</sub> = 5.0 V |    |
|----------|----------------------------------------|-----------------------------------------|----|
| $C_{PD}$ | Power Dissipation Capacitance (Note 5) | 11                                      | pF |

<sup>5.</sup> C<sub>PD</sub> is defined as the value of the internal equivalent capacitance which is calculated from the operating current consumption without load. Average operating current can be obtained by the equation: I<sub>CC(OPR)</sub> = C<sub>PD</sub> • V<sub>CC</sub> • f<sub>in</sub> + I<sub>CC</sub>. C<sub>PD</sub> is used to determine the no–load dynamic power consumption; P<sub>D</sub> = C<sub>PD</sub> • V<sub>CC</sub><sup>2</sup> • f<sub>in</sub> + I<sub>CC</sub> • V<sub>CC</sub>.



Figure 4. Switching Waveforms



\*Includes all probe and jig capacitance

Figure 5. Test Circuit

## **ORDERING INFORMATION**

| Device            | Package                              | Shipping <sup>†</sup> |
|-------------------|--------------------------------------|-----------------------|
| M74VHC1GT32DFT1G  |                                      |                       |
| NLVVHC1GT32DFT1G* | SC-88A / SOT-353 / SC-70-5           | 2000 / Tana & Baal    |
| M74VHC1GT32DFT2G  | (Pb-Free)                            | 3000 / Tape & Reel    |
| NLVVHC1GT32DFT2G* |                                      |                       |
| M74VHC1GT32DTT1G  | TSOP-5 / SOT-23 / SC-59<br>(Pb-Free) | 3000 / Tape & Reel    |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

<sup>\*</sup>NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable.

## **PACKAGE DIMENSIONS**

# SC-88A (SC-70-5/SOT-353) CASE 419A-02 ISSUE L







#### NOTES:

- NOTES:

  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.

  2. CONTROLLING DIMENSION: INCH.

  3. 419A-01 OBSOLETE. NEW STANDARD 419A-02.

  4. DIMENSIONS A AND B DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR GATE BURRS.

|     | INC   | HES   | MILLIM | ETERS |
|-----|-------|-------|--------|-------|
| DIM | MIN   | MAX   | MIN    | MAX   |
| Α   | 0.071 | 0.087 | 1.80   | 2.20  |
| В   | 0.045 | 0.053 | 1.15   | 1.35  |
| C   | 0.031 | 0.043 | 0.80   | 1.10  |
| D   | 0.004 | 0.012 | 0.10   | 0.30  |
| G   | 0.026 | BSC   | 0.65   | BSC   |
| Н   |       | 0.004 | -      | 0.10  |
| J   | 0.004 | 0.010 | 0.10   | 0.25  |
| K   | 0.004 | 0.012 | 0.10   | 0.30  |
| N   | 0.008 | REF   | 0.20   | REF   |
| S   | 0.079 | 0.087 | 2.00   | 2.20  |

## **SOLDER FOOTPRINT**



#### PACKAGE DIMENSIONS

## TSOP-5 CASE 483 ISSUE M



#### NOTES

- 1. DIMENSIONING AND TOLERANCING PER ASME
- Y14.5M, 1994.

  2. CONTROLLING DIMENSION: MILLIMETERS.
- MAXIMUM LEAD THICKNESS INCLUDES LEAD FINISH THICKNESS. MINIMUM LEAD THICKNESS IS THE MINIMUM THICKNESS OF BASE MATERIAL.

   DIMENSIONS A AND B DO NOT INCLUDE MOLD
- DIMENSIONS A AND B DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR GATE BURRS. MOLD FLASH, PROTRUSIONS, OR GATE BURRS SHALL NOT EXCEED 0.15 PER SIDE. DIMENSION A.
- OPTIONAL CONSTRUCTION: AN ADDITIONAL TRIMMED LEAD IS ALLOWED IN THIS LOCATION. TRIMMED LEAD NOT TO EXTEND MORE THAN 0.2 FROM BODY.

|     | MILLIMETERS |      |  |  |
|-----|-------------|------|--|--|
| DIM | MIN         | MAX  |  |  |
| Α   | 2.85        | 3.15 |  |  |
| В   | 1.35        | 1.65 |  |  |
| С   | 0.90        | 1.10 |  |  |
| D   | 0.25        | 0.50 |  |  |
| G   | 0.95        | BSC  |  |  |
| Н   | 0.01        | 0.10 |  |  |
| J   | 0.10        | 0.26 |  |  |
| K   | 0.20        | 0.60 |  |  |
| М   | 0°          | 10°  |  |  |
| S   | 2.50        | 3.00 |  |  |

#### SOLDERING FOOTPRINT\*



\*For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

ON Semiconductor and ware trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor, "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semico

## **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 e ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative

0

# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

# **ON Semiconductor:**

 $\frac{\text{M74VHC1GT32DFT1G}}{\text{NLVVHC1GT32DFT2G}} \ \frac{\text{M74VHC1GT32DFT1G}}{\text{M74VHC1GT32DFT1G}} \ \frac{\text{NLVVHC1GT32DFT1G}}{\text{NLVVHC1GT32DFT2G}}$