## FEATURES

Saves board space
Includes precision in-amp, 2 op amps, and
2 matched resistors
$4 \mathrm{~mm} \times 4 \mathrm{~mm}$ LFCSP
No heat slug for more routing room
Differential output fully specified
In-amp specifications
Gain set with 1 external resistor (gain range: 1 to 1000)
Input voltage noise: $\mathbf{8} \mathbf{n V} / \sqrt{ } \mathrm{Hz}$ maximum at $1 \mathbf{k H z}$
CMRR ( $\mathbf{G}=1$ ): 90 dB minimum
Input bias current: 0.8 nA maximum
-3 dB bandwidth ( $\mathrm{G}=1$ ): $\mathbf{1 . 2} \mathbf{~ M H z}$
Slew rate: $2 \mathrm{~V} / \mu \mathrm{s}$
Wide power supply range: $\pm \mathbf{2 . 3} \mathrm{V}$ to $\pm 18 \mathrm{~V}$
$1 \mathrm{ppm} /{ }^{\circ} \mathrm{C}, 0.03 \%$ resistor matching

## APPLICATIONS

Industrial process controls
Wheatstone bridges
Precision data acquisition systems
Medical instrumentation
Strain gages
Transducer interfaces
Differential output


Table 1. Instrumentation Amplifiers by Category ${ }^{1}$

| General- <br> Purpose | Zero <br> Drift | Military <br> Grade | Low <br> Power | High Speed <br> PGA |
| :--- | :--- | :--- | :--- | :--- |
| AD8220 | AD8231 | AD620 | AD8236 | AD8250 |
| AD8221 | AD8553 | AD621 | AD627 | AD8251 |
| AD8222 | AD8555 | AD524 | AD623 | AD8253 |
| AD8224 | AD8556 | AD526 | AD8223 |  |
| AD8228 | AD8557 | AD624 | AD8226 |  |
| AD8295 | AD8293 |  | AD8227 |  |

${ }^{1}$ See www.analog.com for the latest selection of instrumentation amplifiers.

The AD8295 includes a high performance, programmable gain instrumentation amplifier. Gain is set from 1 to 1000 with a single resistor. The low noise and excellent common-mode rejection of the AD8295 enable the part to easily detect small signals even in the presence of large common-mode interference. For a similar instrumentation amplifier without the associated signal conditioning circuitry, see the AD8221 or AD8222 data sheet.
The AD8295 operates on both single and dual supplies and is well suited for applications where $\pm 10 \mathrm{~V}$ input voltages are encountered. Performance is specified over the entire industrial temperature range of $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ for all grades. The AD8295 is operational from $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$; see the Typical Performance Characteristics section for expected operation up to $125^{\circ} \mathrm{C}$.

Rev. A
Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.
Tel: 781.329.4700
www.analog.com Fax: 781.461.3113 ©2008-2009 Analog Devices, Inc. All rights reserved.

## TABLE OF CONTENTS

Features ..... 1
Applications. .....  1
Connection Diagram ..... 1
General Description ..... 1
Revision History ..... 2
Specifications ..... 3
Instrumentation Amplifier Specifications, Single-Ended and Differential Output Configurations ..... 3
Op Amp Specifications ..... 5
Internal Resistor Network ..... 6
Power and Temperature Specifications ..... 6
Absolute Maximum Ratings ..... 7
Thermal Characteristics .....  7
ESD Caution ..... 7
Pin Configuration and Function Descriptions. ..... 8
Typical Performance Characteristics ..... 9
In-Amp ..... 9
Op Amps ..... 16
REVISION HISTORY
6/09—Rev. 0 to Rev. A
Changes to General Description Section .....  1
Changes to Table 1 .....  1
Changes to Table 3 ..... 5
Added Figure 42, Figure 45, and Figure 46; Renumbered Sequentially ..... 16
Added Figure 49 ..... 17
Changes to Figure 51 and Figure 52 ..... 17
Added Figure 53 and Figure 54 ..... 18
Changes to Figure 59 ..... 19
Added Routing and Vias Section. ..... 20
Updated Outline Dimensions ..... 26
10/08—Revision 0: Initial Version
System ..... 18
Theory of Operation ..... 19
Uncommitted Op Amps ..... 19
Instrumentation Amplifier ..... 19
Layout ..... 20
Input Protection ..... 21
Input Bias Current Return Path ..... 21
RF Interference ..... 21
Differential Output ..... 22
Applications Information ..... 23
Creating a Reference Voltage at Midscale ..... 23
High Accuracy G $=-1$ Configuration with Low-Pass Filter ..... 23
Two-Pole Sallen-Key Filter ..... 24
AC-Coupled Instrumentation Amplifier ..... 24
Driving Differential ADCs ..... 25
Outline Dimensions ..... 26
Ordering Guide ..... 26

## SPECIFICATIONS

## INSTRUMENTATION AMPLIFIER SPECIFICATIONS, SINGLE-ENDED AND DIFFERENTIAL OUTPUT CONFIGURATIONS

$V_{S}= \pm 15 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{G}=1, \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$, unless otherwise noted. The differential configuration is shown in Figure 65 .
Table 2.

| Parameter | Test Conditions | A Grade |  |  | B Grade |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| COMMON-MODE REJECTION RATIO (CMRR) | $\mathrm{V}_{\text {СM }}=-10 \mathrm{~V}$ to +10 V |  |  |  |  |  |  |  |
| CMRR, DC to 60 Hz | $1 \mathrm{k} \Omega$ source imbalance |  |  |  |  |  |  |  |
| $\mathrm{G}=1$ |  | 80 |  |  | 90 |  |  | dB |
| $\mathrm{G}=10$ |  | 100 |  |  | 110 |  |  | dB |
| $\mathrm{G}=100$ |  | 120 |  |  | 130 |  |  | dB |
| $\mathrm{G}=1000$ |  | 130 |  |  | 140 |  |  | dB |
| CMRR at 8 kHz |  |  |  |  |  |  |  |  |
| $\mathrm{G}=1$ |  | 80 |  |  | 80 |  |  | dB |
| $\mathrm{G}=10$ |  | 90 |  |  | 100 |  |  | dB |
| $\mathrm{G}=100$ |  | 100 |  |  | 120 |  |  | dB |
| $\mathrm{G}=1000$ |  | 110 |  |  | 120 |  |  | dB |
| NOISE |  |  |  |  |  |  |  |  |
| Voltage Noise, 1 kHz | $\begin{aligned} & \text { RTI noise }= \\ & \sqrt{ }\left(e_{N L^{2}}+\left(e_{N O} / G\right)^{2}\right) \end{aligned}$ |  |  |  |  |  |  |  |
| Input Voltage Noise, ens | $\mathrm{V}_{\text {IN }+}, \mathrm{V}_{\text {IN-, }} \mathrm{V}_{\mathrm{REF}}=0 \mathrm{~V}$ |  |  | 8 |  |  | 8 | $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ |
| Output Voltage Noise, eno | $\mathrm{V}_{\mathrm{IN}^{+},} \mathrm{V}_{\text {IN }-,}, \mathrm{V}_{\text {REF }}=0 \mathrm{~V}$ |  |  | 75 |  |  | 75 | $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ |
| RTI | $\mathrm{f}=0.1 \mathrm{~Hz}$ to 10 Hz |  |  |  |  |  |  |  |
| $\mathrm{G}=1$ |  |  | 2 |  |  | 2 |  | $\mu \mathrm{V}$ p-p |
| $\mathrm{G}=10$ |  |  | 0.5 |  |  | 0.5 |  | $\mu \vee \mathrm{p}$-p |
| $\mathrm{G}=100$ to 1000 |  |  | 0.25 |  |  | 0.25 |  | $\mu \vee \mathrm{p}-\mathrm{p}$ |
| Current Noise | $\mathrm{f}=1 \mathrm{kHz}$ |  | 40 |  |  | 40 |  | $\mathrm{fA} / \sqrt{ } \mathrm{Hz}$ |
|  | $\mathrm{f}=0.1 \mathrm{~Hz}$ to 10 Hz |  | 6 |  |  | 6 |  | pA p-p |
| VOLTAGE OFFSET | RTI $\mathrm{Vos}_{\text {os }}=\mathrm{V}_{\text {osi }}+\left(\mathrm{V}_{\text {oso }} / \mathrm{G}\right)$ |  |  |  |  |  |  |  |
| Input Offset Voltage, Vosi | $\mathrm{V}_{\mathrm{S}}= \pm 5 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$ |  |  | 120 |  |  | 60 | $\mu \mathrm{V}$ |
| Over Temperature | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  |  | 150 |  |  | 80 | $\mu \mathrm{V}$ |
| Average TC |  |  |  | 0.4 |  |  | 0.3 | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Output Offset Voltage, Voso | $\mathrm{V}_{\mathrm{S}}= \pm 5 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$ |  |  | 500 |  |  | 350 | $\mu \mathrm{V}$ |
| Over Temperature | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  |  | 0.8 |  |  | 0.5 | mV |
| Average TC |  |  |  | 9 |  |  | 5 | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Offset RTI vs. Supply (PSR) | $\mathrm{V}_{\mathrm{s}}= \pm 2.3 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$ |  |  |  |  |  |  |  |
| $\mathrm{G}=1$ |  | 90 | 110 |  | 94 | 110 |  | dB |
| $\mathrm{G}=10$ |  | 110 | 120 |  | 114 | 130 |  | dB |
| $\mathrm{G}=100$ |  | 124 | 130 |  | 130 | 140 |  | dB |
| $\mathrm{G}=1000$ |  | 130 | 140 |  | 140 | 150 |  | dB |
| INPUT CURRENT |  |  |  |  |  |  |  |  |
| Input Bias Current |  |  | 0.5 | 2.0 |  | 0.2 | 0.8 | nA |
| Over Temperature | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  |  | 3.0 |  |  | 1.5 | nA |
| Average TC |  |  | 1 |  |  | 1 |  | $\mathrm{pA} /{ }^{\circ} \mathrm{C}$ |
| Input Offset Current |  |  | 0.2 | 1 |  | 0.1 | 0.5 | nA |
| Over Temperature | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  |  | 1.5 |  |  | 0.6 | nA |
| Average TC |  |  | 1 |  |  | 0.5 | 2 | $\mathrm{pA} /{ }^{\circ} \mathrm{C}$ |

## AD8295

| Parameter | Test Conditions | A Grade |  |  | B Grade |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| GAIN | $\mathrm{G}=1+\left(49.4 \mathrm{k} \Omega / \mathrm{R}_{\mathrm{G}}\right)$ |  |  |  |  |  |  |  |
| Gain Range |  | 1 |  | 1000 | 1 |  | 1000 | V/V |
| Gain Error | Vout $\pm 10 \mathrm{~V}$ |  |  |  |  |  |  |  |
| $\mathrm{G}=1$ |  |  |  | 0.05 |  |  | 0.02 | \% |
| $\mathrm{G}=10$ |  |  |  | 0.3 |  |  | 0.1 | \% |
| $\mathrm{G}=100$ |  |  |  | 0.3 |  |  | 0.1 | \% |
| $\mathrm{G}=1000$ |  |  |  | 0.3 |  |  | 0.1 | \% |
| Gain Nonlinearity | $\mathrm{V}_{\text {out }}=-10 \mathrm{~V}$ to +10 V |  |  |  |  |  |  |  |
| $\mathrm{G}=1$ |  |  | 3 | 10 |  | 1 | 5 | ppm |
| $G=10$ |  |  | 7 | 20 |  | 7 | 20 | ppm |
| $\mathrm{G}=100$ |  |  | 7 | 20 |  | 7 | 20 | ppm |
| Gain vs. Temperature |  |  |  |  |  |  |  |  |
| $\mathrm{G}=1$ |  |  |  | 5 |  |  | 1 | ppm/ $/{ }^{\circ} \mathrm{C}$ |
| $\mathrm{G}>1$ |  |  |  | -50 |  |  | -50 | ppm/ $/{ }^{\circ} \mathrm{C}$ |
| DYNAMIC RESPONSE (SINGLEENDED CONFIGURATION) |  |  |  |  |  |  |  |  |
| Small Signal -3dB Bandwidth |  |  |  |  |  |  |  |  |
| $\mathrm{G}=1$ |  |  | 1200 |  |  | 1200 |  | kHz |
| $\mathrm{G}=10$ |  |  | 750 |  |  | 750 |  | kHz |
| $\mathrm{G}=100$ |  |  | 140 |  |  | 140 |  | kHz |
| $\mathrm{G}=1000$ |  |  | 15 |  |  | 15 |  | kHz |
| Settling Time 0.01\% | 10 V step |  |  |  |  |  |  |  |
| $\mathrm{G}=1$ to 100 |  |  | 10 |  |  | 10 |  | $\mu \mathrm{s}$ |
| $\mathrm{G}=1000$ |  |  | 80 |  |  | 80 |  | $\mu \mathrm{s}$ |
| Settling Time 0.001\% | 10 V step |  |  |  |  |  |  |  |
| $\mathrm{G}=1$ to 100 |  |  | 13 |  |  | 13 |  | $\mu \mathrm{s}$ |
| $\mathrm{G}=1000$ |  |  | 110 |  |  | 110 |  | $\mu \mathrm{s}$ |
| Slew Rate |  |  |  |  |  |  |  |  |
| $G=1$ |  | 1.5 | 2 |  | $1.5$ | 2 |  | V/ $/ \mathrm{s}$ |
| $\mathrm{G}=5 \text { to } 1000$ |  | 2 | 2.5 |  | 2 | 2.5 |  | V/ $/ \mathrm{s}$ |
| DYNAMIC RESPONSE (DIFFERENTIAL OUTPUT CONFIGURATION) |  |  |  |  |  |  |  |  |
| Small Signal -3 dB Bandwidth |  |  |  |  |  |  |  |  |
| $G=1$ |  |  | 1200 |  |  | 1200 |  | kHz |
| $\mathrm{G}=10$ |  |  | 1000 |  |  | 1000 |  | kHz |
| $\mathrm{G}=100$ |  |  | 140 |  |  | 140 |  | kHz |
| $G=1000$ |  |  | 15 |  |  | 15 |  | kHz |
| Settling Time 0.01\% | 10 V step |  |  |  |  |  |  |  |
| $\mathrm{G}=1 \text { to } 100$ |  |  | 10 |  |  | 10 |  | $\mu \mathrm{s}$ |
| $\mathrm{G}=1000$ |  |  | 80 |  |  | 80 |  | $\mu \mathrm{s}$ |
| Settling Time 0.001\% | 10 V step |  |  |  |  |  |  |  |
| $\mathrm{G}=1$ to 100 |  |  | 13 |  |  | 13 |  | $\mu \mathrm{s}$ |
| $\mathrm{G}=1000$ |  |  | 110 |  |  | 110 |  | $\mu \mathrm{s}$ |
| Slew Rate |  |  |  |  |  |  |  |  |
| $\mathrm{G}=1$ |  | 1.5 | 2 |  | 1.5 | 2 |  | $\mathrm{V} / \mathrm{\mu s}$ |
| $\mathrm{G}=5$ to 1000 |  | 2 | 2.5 |  | 2 | 2.5 |  | V/ $/ \mathrm{s}$ |
| REFERENCE INPUT |  |  |  |  |  |  |  |  |
| RiN |  |  | 20 |  |  | 20 |  | k $\Omega$ |
| 1 l | $\mathrm{V}_{1 \mathrm{~N}^{\prime},} \mathrm{V}_{\text {IN }-,} \mathrm{V}_{\text {REF }}=0 \mathrm{~V}$ |  | 50 | 60 |  | 50 | 60 | $\mu \mathrm{A}$ |
| Voltage Range |  | - $\mathrm{V}_{5}$ |  | +Vs | - $\mathrm{V}_{\text {s }}$ |  | + $\mathrm{V}_{\mathrm{s}}$ | V |
| Gain to Output |  | $1 \pm 0.0001$ |  |  | $1 \pm 0.0001$ |  |  | V/V |


| Parameter | Test Conditions | A Grade |  |  | B Grade |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| INPUT |  |  |  |  |  |  |  |  |
| Input Impedance |  |  |  |  |  |  |  |  |
| Differential |  |  | 100\||2 |  |  | 100\||2 |  | $\mathrm{G} \Omega \\| \mathrm{pF}$ |
| Common Mode |  |  | 100\||2 |  |  | 100\||2 |  | $\mathrm{G} \Omega \\| \mathrm{pF}$ |
| Input Operating Voltage Range ${ }^{1}$ | $\mathrm{V}_{\mathrm{S}}= \pm 2.3 \mathrm{~V}$ to $\pm 5 \mathrm{~V}$ | $-\mathrm{V}_{\mathrm{s}}+1.9$ |  | + $\mathrm{V}_{\text {S }}-1.1$ | $-\mathrm{V}_{\mathrm{s}}+1.9$ |  | $+V_{s}-1.1$ | V |
| Over Temperature | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $-\mathrm{V}_{\mathrm{s}}+2.0$ |  | + $\mathrm{V}_{\text {s }}-1.2$ | $-\mathrm{V}_{s}+2.0$ |  | + $\mathrm{V}_{\text {s }}-1.2$ | V |
| Input Operating Voltage Range ${ }^{1}$ | $\mathrm{V}_{\mathrm{S}}= \pm 5 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$ | $-\mathrm{V}_{\mathrm{s}}+1.9$ |  | $+\mathrm{V}_{\text {s }}-1.2$ | $-\mathrm{V}_{s}+1.9$ |  | $+\mathrm{V}_{\text {s }}-1.2$ | $V$ |
| Over Temperature | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $-\mathrm{V}_{\mathrm{s}}+2.0$ |  | + $\mathrm{V}_{\text {s }}-1.2$ | $-\mathrm{V}_{\mathrm{s}}+2.0$ |  | + $\mathrm{V}_{\text {s }}-1.2$ | V |
| OUTPUT | $\mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ |  |  |  |  |  |  |  |
| Output Swing | $\mathrm{V}_{\mathrm{S}}= \pm 2.3 \mathrm{~V}$ to $\pm 5 \mathrm{~V}$ | $-\mathrm{V}_{\mathrm{s}}+1.1$ |  | +V $\mathrm{V}_{\text {s }}-1.2$ | $-\mathrm{V}_{\mathrm{s}}+1.1$ |  | +V $\mathrm{V}_{\text {s }}-1.2$ | V |
| Over Temperature | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $-V_{s}+1.4$ |  | + $\mathrm{V}_{\text {s }}-1.3$ | $-V_{s}+1.4$ |  | $+\mathrm{V}_{5}-1.3$ | V |
| Output Swing | $\mathrm{V}_{\mathrm{S}}= \pm 5 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$ | $-\mathrm{V}_{\mathrm{s}}+1.2$ |  | $+\mathrm{V}_{\text {S }}-1.4$ | $-V_{s}+1.2$ |  | + $\mathrm{V}_{\text {S }}-1.4$ | $v$ |
| Over Temperature | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $-V_{s}+1.6$ |  | $+\mathrm{V}_{\text {s }}-1.5$ | $-V_{s}+1.6$ |  | $+\mathrm{V}_{5}-1.5$ | V |
| Short-Circuit Current |  |  | 18 |  |  | 18 |  | mA |

${ }^{1}$ One input grounded; $G=1$.

## OP AMP SPECIFICATIONS

$\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$, unless otherwise noted.
Table 3.

| Parameter | Test Conditions | A Grade |  |  | B Grade |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| INPUT CHARACTERISTICS |  |  |  |  |  |  |  |  |
| Offset Voltage, Vos |  |  | 40 | 150 |  | 20 | 100 | $\mu \mathrm{V}$ |
| Average TC | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  |  | 5 |  |  | 5 | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Input Bias Current ${ }^{1}$ |  |  | 6 | 10 |  | 6 | 10 | nA |
|  | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ |  | 10 | 13 |  | 10 | 13 | nA |
|  | $\mathrm{T}_{\mathrm{A}}=+85^{\circ} \mathrm{C}$ |  | 4 | 8 |  | 4 | 8 | nA |
| Input Offset Current |  |  |  | 0.6 |  |  | 0.6 | nA |
| Over Temperature | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  |  | $0.6$ |  |  | 0.6 | nA |
| Input Voltage Range |  | $-\mathrm{V}_{\mathrm{s}}+1.2$ |  | $+\mathrm{V}_{\mathrm{s}}-1.2$ | $-\mathrm{V}_{\mathrm{s}}+1.2$ |  | $+\mathrm{V}_{\mathrm{s}}-1.2$ |  |
| Open-Loop Gain |  | 100 | 125 |  | 116 | 125 |  | dB |
| Common-Mode Rejection Ratio (CMRR) |  | 100 |  |  | 100 |  |  | dB |
| Power Supply Rejection Ratio (PSRR) |  | 90 | 110 |  | 94 | 110 |  | dB |
| Voltage Noise Density |  |  | 40 |  |  | 40 |  | $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ |
| Voltage Noise | $\mathrm{f}=0.1 \mathrm{~Hz}$ to 10 Hz |  | 2.2 |  |  | 2.2 |  | $\mu \mathrm{V}$ p-p |
| DYNAMIC PERFORMANCE |  |  |  |  |  |  |  |  |
| Gain Bandwidth Product |  |  | 1 |  |  | 1 |  | MHz |
| Slew Rate |  | 2 | 2.6 |  | 2 | 2.6 |  | V/ $/ \mathrm{s}$ |
| OUTPUT CHARACTERISTICS |  |  |  |  |  |  |  |  |
| Output Swing | $\mathrm{V}_{\mathrm{s}}= \pm 2.3 \mathrm{~V}$ to $\pm 5 \mathrm{~V}$ | $-\mathrm{V}_{\mathrm{s}}+1.1$ |  | +Vs -1.2 | $-\mathrm{V}_{\mathrm{s}}+1.1$ |  | +Vs -1.2 | V |
| Over Temperature | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $-\mathrm{V}_{\mathrm{s}}+1.4$ |  | $+\mathrm{V}_{5}-1.3$ | $-\mathrm{V}_{\mathrm{s}}+1.4$ |  | $+\mathrm{V}_{\text {s }}-1.3$ | V |
| Output Swing | $\mathrm{V}_{\mathrm{S}}= \pm 5 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$ | $-\mathrm{V}_{\mathrm{s}}+1.2$ |  | $+\mathrm{V}_{\mathrm{s}}-1.4$ | $-\mathrm{V}_{\mathrm{s}}+1.2$ |  | $+\mathrm{V}_{\mathrm{s}}-1.4$ | V |
| Over Temperature | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $-\mathrm{V}_{\mathrm{s}}+1.6$ |  | $+\mathrm{V}_{\mathrm{s}}-1.5$ | $-\mathrm{V}_{\mathrm{s}}+1.6$ |  | $+\mathrm{V}_{\mathrm{s}}-1.5$ | V |
| Short-Circuit Current |  |  | 18 |  |  | 18 |  | $\mathrm{mA}$ |

[^0]
## AD8295

## INTERNAL RESISTOR NETWORK

When used with internal Op Amp A1, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted. Use in external op amp feedback loops is not recommended.
Table 4.

|  |  | A Grade <br> Typ |  |  | Max | Min | B Grade <br> Typ |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Parameter | Test Conditions | Min | Max | Unit |  |  |  |
| Nominal Resistor Value |  |  | 20 |  | 20 |  | $\mathrm{k} \Omega$ |
| Resistor Matching |  |  | 0.1 |  | 0.03 | $\%$ |  |
| Matching Temperature Coefficient | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  |  | 5 |  | 1 | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| Absolute Resistor Accuracy |  |  | 0.2 |  | 0.1 | $\%$ |  |
| Absolute Temperature Coefficient | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  |  | -50 |  | -50 | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |

## POWER AND TEMPERATURE SPECIFICATIONS

$\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.
Table 5.

| Parameter | Test Conditions | A Grade |  |  | B Grade |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| POWER SUPPLY |  |  |  |  |  |  |  |  |
| Operating Range |  | $\pm 2.3$ |  | $\pm 18$ | $\pm 2.3$ |  | $\pm 18$ | V |
| Quiescent Current | In-amp + two op amps |  | 2 | 2.3 |  | 2 | 2.3 | mA |
| Over Temperature | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  |  | 2.5 |  |  | 2.5 | mA |
| TEMPERATURE RANGE |  |  |  |  |  |  |  |  |
| Specified Performance |  | -40 |  | +85 | -40 |  | +85 | ${ }^{\circ} \mathrm{C}$ |
| Operational Performance ${ }^{1}$ |  | -40 |  | +125 | -40 |  | +125 | ${ }^{\circ} \mathrm{C}$ |

[^1]
## ABSOLUTE MAXIMUM RATINGS

Table 6.

| Parameter | Rating |
| :--- | :--- |
| Supply Voltage | $\pm 18 \mathrm{~V}$ |
| Output Short-Circuit Current | Indefinite |
| Input Voltage |  |
| $\quad$ Common-Mode | $\pm \mathrm{V}_{\mathrm{s}}$ |
| $\quad$ Differential | $-65_{\mathrm{s}}^{\circ} \mathrm{C}$ to $+130^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Operating Temperature Range ${ }^{1}$ | $300^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 10 sec$)$ | $130^{\circ} \mathrm{C}$ |
| Junction Temperature | 2000 V |
| ESD (Human Body Model) | 500 V |
| ESD (Charged Device Model) | 200 V |
| ESD (Machine Model) |  |

${ }^{1}$ Temperature range for specified performance is $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$. See the
Typical Performance Characteristics section for expected operation from
$85^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## THERMAL CHARACTERISTICS

Specifications are provided for a device in free air.
Table 7.

| Package | $\boldsymbol{\theta}_{\mathrm{JA}}$ | Unit |
| :--- | :--- | :--- |
| 16-Lead LFCSP_VQ | 86 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

## ESD CAUTION

|  | ESD (electrostatic discharge) sensitive device. <br> Charged devices and circuit boards can discharge <br> without detection. Although this product features <br> patented or proprietary protection circuitry, damage <br> may occur on devices subjected to high energy ESD. <br> Therefore, proper ESD precautions should be taken to <br> avoid performance degradation or loss of functionality. |
| :--- | :--- |

## AD8295

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Table 8. Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :--- | :--- | :--- |
| 1 | - IN | In-Amp Negative Input. |
| 2,3 | RG $^{2}$ | In-Amp Gain-Setting Resistor Terminals. |
| 4 | + IN | In-Amp Positive Input. |
| 5 | $-V_{S}$ | Negative Supply. |
| 6 | REF | In-Amp Reference Terminal. Drive with a low impedance source. Output is referred to this pin. |
| 7 | A1 OUT | Op Amp A1 Output. |
| 8 | A1 R2 | Resistor R2 Terminal. Connected internally to Op Amp A1 inverting input. |
| 9 | A1 -IN | Op Amp A1 Inverting Input. Midpoint of resistor divider. |
| 10 | A1 R1 | Resistor R1 Terminal. Connected internally to Op Amp A1 inverting input. |
| 11 | A1 +IN | Op Amp A1 Noninverting Input. |
| 12 | A2 OUT | Op Amp A2 Output. |
| 13 | A2 -IN | Op Amp A2 Inverting Input. |
| 14 | A2 +IN | Op Amp A2 Noninverting Input. |
| 15 | OUT | In-Amp Output. |
| 16 | $+V_{S}$ | Positive Supply. |

## TYPICAL PERFORMANCE CHARACTERISTICS

## IN-AMP

$\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}, \mathrm{~V}_{\mathrm{REF}}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$, unless otherwise noted.


Figure 3. Typical Distribution for $C M R R, G=1$


Figure 4. Typical Distribution of Input Offset Voltage


Figure 5. Typical Distribution of Input Bias Current


Figure 6. Typical Distribution of Input Offset Current


Figure 7. Input Common-Mode Voltage Range vs. Output Voltage, $G=1, V_{S}= \pm 2.5 \mathrm{~V}, \pm 5 \mathrm{~V}, V_{\text {REF }}=0 \mathrm{~V}$


Figure 8. Input Common-Mode Voltage Range vs. Output Voltage, $G=1, V_{S}= \pm 15 \mathrm{~V}, V_{\text {REF }}=0 \mathrm{~V}$

## AD8295



Figure 9. Input Common-Mode Voltage Range vs. Output Voltage, $G=100, V_{s}= \pm 2.5 \mathrm{~V}, \pm 5 \mathrm{~V}, V_{\text {REF }}=0 \mathrm{~V}$


Figure 10. Input Common-Mode Voltage Range vs. Output Voltage, $G=100, V_{S}= \pm 15 \mathrm{~V}, V_{\text {REF }}=0 \mathrm{~V}$


Figure 11. Input Bias Current vs. Common-Mode Voltage


Figure 12. Change in Input Offset Voltage vs. Warm-Up Time


Figure 13. Input Bias Current and Input Offset Current vs. Temperature


Figure 14. Positive PSRR vs. Frequency, RTI, G=1 to 1000


Figure 15. Negative PSRR vs. Frequency, RTI, G=1 to 1000


Figure 16. Gain Error vs. Temperature, G = 1


Figure 17. Gain vs. Frequency, $G=1$ to 1000


Figure 18. CMRR vs. Frequency, RTI, $G=1$ to 1000


Figure 19. CMRR vs. Frequency, RTI, $1 \mathrm{k} \Omega$ Source Imbalance, $G=1$ to 1000


Figure 20. Input Voltage Limit vs. Supply Voltage, $G=1$

## AD8295



Figure 21. Output Voltage Swing vs. Supply Voltage, $G=1$


Figure 22. Output Voltage Swing vs. Load Resistance


Figure 23. Output Voltage Swing vs. Output Current, $G=1$


Figure 24. Gain Nonlinearity, $G=1$


Figure 25. Gain Nonlinearity, G = 100


Figure 26. Voltage Noise Spectral Density vs. Frequency, G=1 to 1000


Figure 27. 0.1 Hz to 10 Hz RTI Voltage Noise, $\mathrm{G}=1$


Figure 28. 0.1 Hz to 10 Hz RTI Voltage Noise, $G=1000$


Figure 29. Current Noise Spectral Density vs. Frequency



Figure 31. Large Signal Frequency Response


Figure 32. Large Signal Pulse Response and Settling Time, $G=1$


Figure 33. Large Signal Pulse Response and Settling Time, $G=10$


Figure 34. Large Signal Pulse Response and Settling Time, $G=100$


Figure 35. Large Signal Pulse Response and Settling Time, G $=1000$


Figure 36. Small Signal Pulse Response, $G=1, R_{L}=2 \mathrm{k} \Omega, C_{L}=100 \mathrm{pF}$


Figure 37. Small Signal Pulse Response, $G=10, R_{L}=2 \mathrm{k} \Omega, C_{L}=100 \mathrm{pF}$


Figure 38. Small Signal Pulse Response, $G=100, R_{L}=2 \mathrm{k} \Omega, C_{L}=100 \mathrm{pF}$


Figure 39. Small Signal Pulse Response, $G=1000, R_{L}=2 \mathrm{k} \Omega, C_{L}=100 \mathrm{pF}$


Figure 41. Settling Time vs. Gain for a 10 V Step


Figure 40. Settling Time vs. Output Voltage Step Size, $G=1$

## AD8295

## OP AMPS

$\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega, \mathrm{Op}$ Amp A1 and Op Amp A2, unless otherwise noted.


Figure 42. Open-Loop Gain and Phase vs. Frequency, $C_{L}=5 \mathrm{pF}$


Figure 43. Closed-Loop Gain vs. Frequency, G=1 to 1000


Figure 44. PSRR vs. Frequency


Figure 45. Output Impedance vs. Frequency, G=1 to 1000


Figure 46. CMRR vs. Frequency


Figure 47. Voltage Noise Density vs. Frequency


Figure 48. 0.1 Hz to 10 Hz Noise


Figure 49. Current Noise Density vs. Frequency


Figure 50. Input Bias Current and Input Offset Current vs. Temperature


Figure 51. Gain Error vs. Temperature Using On-Chip Resistor Divider, $G=-1$


Figure 52. Gain Error vs. Temperature Using On-Chip Resistor Divider, G = 2

## AD8295

## SYSTEM

$\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.


Figure 53. Channel Separation vs. Frequency (Source Channel: Op Amp with $R_{L}=2 \mathrm{k} \Omega$; Receive Channel: In-Amp at $G=1$ and $G=1000$ )


Figure 54. Channel Separation vs. Frequency (Source Channel: In-Amp with $R_{L}=2 k \Omega, G=1$; Receive Channel:Op Amp at $G=1000$ )


Figure 55. Differential Output Configuration, Gain vs. Frequency, $G=1$ to 1000


Figure 56. Differential Output Configuration, Common-Mode Output vs. Frequency


Figure 57. Supply Current vs. Supply Voltage

## THEORY OF OPERATION

As shown in Figure 58, the AD8295 contains a precision instrumentation amplifier, two uncommitted op amps, and a precision resistor array. These components allow many common applications to be wired using simple pin-strapping, directly at the IC. This not only saves printed circuit board (PCB) space but also improves circuit performance because both temperature drift and resistor tolerance errors are reduced.


Figure 58. Functional Block Diagram

## UNCOMMITTED OP AMPS

The AD8295 has two uncommitted op amps that can be used independently. These op amps allow simple pin-strapping for many common applications circuits.

Op Amp A1 has its inverting input connected to a precision 2:1 voltage divider resistor network. Because this network is internal to the IC, these resistors are closely matched and also track each other, with temperature variations. Op Amp A1 and the associated resistor network can be used to create either a noninverting gain stage of 2 or an inverting gain stage of -1 with excellent gain accuracy and gain drift.
Op Amp A2 is a more conventional op amp, with standard inverting and noninverting inputs and an output.

## INSTRUMENTATION AMPLIFIER

## Gain Selection

The transfer function of the AD8295 is

$$
V_{\text {out }}=G \times\left(V_{I N+}-V_{I N-}\right)+V_{R E F}
$$

where placing a resistor across the $\mathrm{R}_{\mathrm{G}}$ terminals sets the gain of the AD8295 according to the following equation:

$$
G=1+\frac{49.4 \mathrm{k} \Omega}{R_{G}}
$$

Resistor values can be obtained by referring to Table 9 or by using the following gain equation:

$$
R_{G}=\frac{49.4 \mathrm{k} \Omega}{G-1}
$$

Table 9. Gains Achieved Using 1\% Resistors

| $\mathbf{1} \%$ Standard Table Value of $\mathbf{R}_{\mathbf{G}}$ | Calculated Gain |
| :--- | :--- |
| $49.9 \mathrm{k} \Omega$ | 1.990 |
| $12.4 \mathrm{k} \Omega$ | 4.984 |
| $5.49 \mathrm{k} \Omega$ | 9.998 |
| $2.61 \mathrm{k} \Omega$ | 19.93 |
| $1.00 \mathrm{k} \Omega$ | 50.40 |
| $499 \Omega$ | 100 |
| $249 \Omega$ | 199.4 |
| $100 \Omega$ | 495 |
| $49.9 \Omega$ | 991 |

The AD8295 defaults to $\mathrm{G}=1$ when no gain resistor is used. Gain accuracy is a combination of both the $\mathrm{R}_{\mathrm{G}}$ accuracy and the accuracy listed in the specifications in Table 2, including accuracy over temperature. Gain error and gain drift are kept to a minimum when the gain resistor is not used.

## Common-Mode Input Voltage Range

The AD8295 in-amp architecture applies gain internally and then removes the common-mode voltage. Therefore, internal nodes in the AD8295 experience a combination of both the gained signal and the common-mode signal. This combined signal can be limited by the voltage supplies even when the individual input and output signals are not. Figure 7 through Figure 10 show the allowable common-mode input voltage ranges for various output voltages and supply voltages.
If Figure 7 through Figure 10 indicate that internal voltage limiting may be an issue, the common-mode range can be significantly improved by lowering the gain in the instrumentation amplifier by one half and applying a second $\mathrm{G}=2$ stage. Figure 59 shows how to do this amplification with the internal circuitry of the AD8295, requiring no additional external components.


Figure 59. Applying Gain in a Later Stage Allows Wider Input Common-Mode Range

## AD8295

## Reference Terminal

The output voltage of the AD8295 instrumentation amplifier is developed with respect to the potential on the reference terminal (REF). This is useful when the output signal needs to be offset to a precise dc level.

The reference pin input can be driven slightly beyond the rails. The REF pin is protected with ESD diodes, and the REF voltage should not exceed either $+\mathrm{V}_{s}$ or $-\mathrm{V}_{s}$ by more than 0.3 V .
For best performance, the source impedance to the REF terminal should be kept below $1 \Omega$. Additional impedance at the REF terminal can significantly degrade the CMRR of the amplifier. When the reference source has significant output impedance (for example, a resistive voltage divider), buffer the signal before driving the REF pin. Internal Op Amp A1 or A2 can be used for this purpose, as shown in Figure 60.


Figure 60. Driving the Reference Pin
Noise at the reference feeds directly to the output. Therefore, in Figure 60, Capacitor $C$ is added to filter out any high frequency noise on the positive power supply line. For very clean supplies, the capacitor may not be needed. The filter frequency is a tradeoff between noise rejection and start-up time, and is given by the following equation:

$$
f_{\text {LOW-PASS }}=\frac{1}{2 \pi C \frac{R_{A} R_{B}}{R_{A}+R_{B}}}
$$

## LAYOUT

The AD8295 is a high precision device. To ensure optimum performance at the PCB level, care must be taken in the board layout. The AD8295 pins are arranged in a logical manner to aid in this task.

## Routing and Vias

Unlike most LFCSP packages, the AD8295 package was designed without the thermal pad to allow routes and vias directly beneath the chip. However, the manufacturing process leaves a very small section of exposed metal at each of the package corners. This metal is connected to $-V_{s}$ through the part. Because of the possibility of a short, vias should not be placed under this exposed metal.

Careful board layout maximizes system performance. Traces from the gain setting resistor to the $\mathrm{R}_{\mathrm{G}}$ pins should be kept as short as possible to minimize parasitic inductance. To ensure the most accurate output, the trace from the REF pin should either be connected to the local ground of the AD8295 or to a voltage that is referenced to the local ground of the AD8295.

## Common-Mode Rejection over Frequency

The AD8295 has a higher CMRR over frequency than typical in-amps, which gives it greater immunity to disturbances such as line noise and its associated harmonics. The AD8295 pinout and hidden paddle package were designed so that the board designer can take full advantage of this performance with a well-implemented layout.

Poor layout can cause some of the common-mode signal to be converted to a differential signal before it reaches the in-amp. Such conversions occur when one input path has a frequency response that is different from the other. To keep CMRR across frequency high, the input source impedance and capacitance of each path should be closely matched. Additional source resistance in the input path (for example, for input protection) should be placed close to the in-amp inputs to minimize their interaction with parasitic capacitance from the PCB traces.
Parasitic capacitance at the gain setting pins can also affect CMRR over frequency. The traces to the $\mathrm{R}_{\mathrm{G}}$ resistor should be kept as short as possible. If the board design has a component at the gain setting pins (for example, a switch or jumper), the part should be chosen so that the parasitic capacitance is as small as possible.

## Unused Op Amps

When not in use, the internal op amps should be connected in a unity-gain configuration, with the noninverting input connected to a bias point in the input range of the op amp. These connections ensure that the AD8295 op amp uses minimum power and does not disturb the internal power supplies of the AD8295. These connections are shown as dotted lines in several of the applications figures.

## Reference

The output voltage of the instrumentation amplifier section of the AD8295 is developed with respect to the potential on the reference terminal (REF); care should be taken to tie the REF pin to the appropriate local ground (see Figure 61).

## Power Supplies

A stable dc voltage should be used to power the instrumentation amplifier. Noise on the supply pins can adversely affect performance. See the PSRR performance curves in Figure 14 and Figure 15 for more information.
A $0.1 \mu \mathrm{~F}$ capacitor should be placed as close as possible to each supply pin. An additional capacitor, a $10 \mu \mathrm{~F}$ tantalum for the lower frequencies, can be used farther away from the IC. In most cases, the $10 \mu \mathrm{~F}$ bypass capacitor can be shared by other integrated circuits on the same PCB.


Figure 61. Supply Decoupling, REF, and Output Referred to Local Ground

## INPUT PROTECTION

All terminals of the AD8295 are protected against ESD by diodes at the inputs. If voltages beyond the supplies are anticipated, resistors should be placed in series with the inputs to limit the current. Resistors should be chosen so that current does not exceed 6 mA into the internal ESD diodes in the overload condition. These resistors can be the same as those used for RFI protection. (See the RF Interference section for more information.)
For applications where the AD8295 encounters extreme overload voltages, as in cardiac defibrillators, external series resistors and low leakage diode clamps, such as BAV199Ls, FJH1100s, or SP720s can be used.

## INPUT BIAS CURRENT RETURN PATH

The input bias currents of the AD8295 must have a return path to common. When the source, such as a thermocouple, cannot provide a return current path, one should be created, as shown in Figure 62. Otherwise, the input currents charge up the input capacitance until the in-amp is turned off or saturated.

TRANSFORMER
THERMOCOUPLE

TRANSFORMER

CAPACITIVELY COUPLED

CAPACITIVELY COUPLED
Figure 62. Creating an Input Bias Current Return Path

## RF INTERFERENCE

RF interference is often a problem when amplifiers are used in applications where there are strong RF signals. The precision circuits in the AD8295 can rectify the RF signals so that they appear as a dc offset voltage error. To avoid this rectification, place a low-pass filter before the input. Figure 63 shows such a network in front of the instrumentation amplifier. The filter limits both the differential and common-mode bandwidth, as shown in the following equations:

$$
\begin{aligned}
& f_{\text {FLLTER }}(\text { Diff })=\frac{1}{2 \pi R\left(2 C_{D}+C_{C}\right)} \\
& f_{\text {FLLTER }}(C M)=\frac{1}{2 \pi R C_{C}}
\end{aligned}
$$

where $C_{D} \geq 10 C_{C}$.

## AD8295



Figure 63. RFI Suppression
Lower cutoff frequencies improve RFI robustness. Accuracy of the $\mathrm{C}_{\mathrm{c}}$ capacitors is important, because any mismatch between the $\mathrm{R} \times \mathrm{C}_{\mathrm{c}}$ at the positive input and the $\mathrm{R} \times \mathrm{C}_{\mathrm{c}}$ at the negative input degrades the CMRR of the AD8295. Keeping $C_{D}$ at least 10 times larger than $\mathrm{C}_{\mathrm{c}}$ is recommended.

## DIFFERENTIAL OUTPUT

The AD8295 can be pin-strapped to provide a differential output; the simplified schematic is shown in Figure 64 and the full pin connection is shown in Figure 65. This configuration uses the instrumentation amplifier to maintain the differential voltage, while the op amp maintains the common-mode voltage. Because the in-amp precisely controls the output relative to its reference pin, this circuit has the same excellent dc performance as the single-ended output configuration. The transfer function for the differential and common-mode outputs are as follows:

$$
\begin{aligned}
& V_{\text {DIFF_OUT }}=V_{\text {OUT }+}-V_{\text {OUT- }}=G \times\left(V_{\text {IN }+}-V_{\text {IN }-}\right) \\
& V_{\text {CM_OUT }}=\left(V_{\text {OUT }+}+V_{\text {OUT }-}\right) / 2=V_{\text {REF }}
\end{aligned}
$$

where:

$$
G=1+\frac{49.4 \mathrm{k} \Omega}{R_{G}}
$$

This configuration is fully specified (see Table 2, Figure 55, and Figure 56). DC performance is the same as for the single-ended configuration; ac performance is slightly different.


Figure 64. Differential Output Configuration Using an Op Amp


NOTES

1. CONNECT AS SHOWN IF A2 IS NOT BEING USED.

Figure 65. Minimum Component Connections for Differential Output
An alternative differential output configuration, which also requires no external components, is shown in Figure 66. Unlike the circuits shown in Figure 64 and Figure 65, this configuration uses an inverting op amp configuration to double the gain from the instrumentation amplifier. Because this configuration requires less gain from the instrumentation amplifier, it can have a wider frequency response and a wider input common-mode range vs. output voltage. However, because it does not take advantage of feedback at the reference pin of the instrumentation amplifier, dc performance includes the errors from the op amp and the resistor network. When using the internal precision components of the AD8295, these errors have a minimal effect on overall accuracy. This configuration is not specified in this data sheet.


Figure 66. Alternative Differential Output Configuration

## APPLICATIONS INFORMATION

## CREATING A REFERENCE VOLTAGE AT MIDSCALE

A reference voltage other than ground is often useful, for example, when driving a single-supply ADC. Creating a reference voltage derived from a voltage divider is straightforward with the AD8295 (see Figure 67). In this configuration, Op Amp A2 is used to provide a buffered $V_{s} / 2$ reference for the in-amp section. This configuration is very similar to the one described in the Reference Terminal section.
Note that the internal resistors of Op Amp A1 are not used to provide $\mathrm{V}_{\mathrm{s}} / 2$. Instead, external $1 \%$ (or better) resistors are used. Because the negative input of Op Amp A1 is permanently connected to the junction of internal resistors R1 and R2, Op Amp A1 operates as a low voltage clamp, preventing the resistor string from providing a convenient $\mathrm{V}_{\mathrm{s}} / 2$ voltage.
Noise at the reference feeds directly to the output, so if the reference voltage is derived from a noisy source, filtering is required. In Figure 67, Capacitor C1 has been added to filter out high frequency noise on the positive power supply line. The $10 \mu \mathrm{~F}$ capacitor and the $100 \mathrm{k} \Omega$ resistors shown in Figure 67 roll off noise starting at 0.3 Hz . The filter frequency is a tradeoff between noise rejection and start-up time.


Figure 67. Single-Supply Connection with Buffered Reference

## HIGH ACCURACY G = - 1 CONFIGURATION WITH LOW-PASS FILTER

The circuit in Figure 68 uses Op Amp A1 and the resistor string to provide a precise $G=-1$ configuration. Because no external resistors are used to set the gain, gain accuracy and gain drift depend only on the internally matched resistors, yielding excellent performance.

Adding a capacitor across Resistor R2 is a simple way to provide a single-pole low-pass filter that rolls off at 20 dB per decade. This capacitor is shown as C 1 in Figure 68.


Figure 68. Single-Pole Output Filter Using a Single External Capacitor
If the connections to Pin 10 and Pin 11 in Figure 68 are changed so that Pin 10 connects to ground and Pin 11 connects to the in-amp output, the result is a $\mathrm{G}=2$ circuit, also with excellent gain accuracy and drift. In the $\mathrm{G}=2$ configuration, Capacitor C 1 lowers the gain from 2 to 1 at higher frequencies.

## TWO-POLE SALLEN-KEY FILTER

Figure 69 shows the in-amp output section of the AD8295 being low-pass filtered using a two-pole Sallen-Key filter. The filter section consists of Op Amp A2, External Resistors R1 and R2, as well as Capacitors C1 and C2. Resistor R3 compensates for input offset current errors and is equal to the parallel combination of R1 and R2. The ratio of capacitance between C 1 and C 2 sets the filter quality factor, Q . For most applications, a filter Q of 0.5 to 0.7 provides a good trade-off between performance and stability. High Q, nonpolarized capacitors, such as NPO ceramic, should be used. The exact pole frequencies are dependent on the tolerance of the resistors and capacitors used.


Figure 69. Two-Pole Sallen-Key Filter
The design equations for a Sallen-Key filter can be greatly simplified if the resistors and capacitors are made equal. When $\mathrm{C} 1=\mathrm{C} 2$ and $\mathrm{R} 1=\mathrm{R} 2, \mathrm{Q}$ is 0.5 and the design equation simplifies to

$$
f=1 /(2 \pi R C)
$$

where $R$ is in ohms and $C$ is in farads.
For example, with $\mathrm{R} 1=\mathrm{R} 2=10 \mathrm{k} \Omega$, and $\mathrm{C} 1=\mathrm{C} 2=2.2 \mathrm{nF}$,

$$
f=7.2 \mathrm{kHz}
$$

When C 1 is not equal to C 2 and R 1 is not equal to R 2 , the values of Q and the cutoff frequency are calculated as follows:

$$
\begin{aligned}
& Q=\frac{\sqrt{R 1 R 2 C 1 C 2}}{C 2(R 1+R 2)} \\
& f=\frac{1}{2 \pi \sqrt{R 1 R 2 C 1 C 2}}
\end{aligned}
$$

## AC-COUPLED INSTRUMENTATION AMPLIFIER

The circuit in Figure 70 provides a single-pole high-pass filter, using only one external capacitor.
At low frequencies, Capacitor C 1 has a high impedance, thus operating Op Amp A1 at high gain ( $\mathrm{G}=\mathrm{X}_{\mathrm{C}} / 20 \mathrm{k} \Omega$ ). Because of its high gain, Op Amp A1 is able to drive the in-amp reference pin until it forces the output of the in-amp to 0 V . Therefore, no signal appears at the circuit output.
At higher frequencies, the gain of Op Amp A1 drops and the op amp is no longer able to maintain the in-amp output at 0 V . Therefore, at frequencies above the RC filter bandwidth, the in-amp operates in a normal manner, and the signal appears at the output.
The 3 dB corner frequency is set by Internal Resistor R1 and External Capacitor C1 as follows:

$$
f=1 /((2 \pi \times 20 \mathrm{k} \Omega) \times C 1)
$$

The precision of R1 (better than $0.2 \%$ ) means that the filter bandwidth depends mainly on the tolerance of Capacitor C1.
At low frequencies, Op Amp A1 drives the appropriate voltage on the reference pin to null out the original signal. Voltage supplies should be chosen so that Op Amp A1 has enough output headroom to produce the nulling voltage.


Figure 70. AC-Coupled Connection

## DRIVING DIFFERENTIAL ADCs

Figure 71 shows how to configure the AD8295 to drive a differential ADC. The circuit shown uses very little board space and consumes little power. With the AD7690, this configuration gives excellent dc performance and a THD of $83 \mathrm{~dB}(10 \mathrm{kHz}$ input). For applications that need better distortion performance, a dedicated ADC driver, such as the ADA4941-1 or ADA4922-1 is recommended.

The $500 \Omega$ resistors and the 2.2 nF capacitors form a low-pass, antialiasing filter at 144 kHz . The four elements of the filter also prevent the switching transients produced by a typical SAR ADC from destabilizing the AD8295. The capacitors provide charge to the switched-capacitor front end of the ADC, and the resistors shield the AD8295 from driving any sharp current changes.

If the application requires a lower frequency antialiasing filter than the one shown, increasing the capacitor values produces much better distortion results than increasing the resistor values.
The $500 \Omega$ resistors also protect the ADC against overvoltage. Because the AD8295 runs on wider supply voltages than a typical ADC, there is a possibility of overdriving some converters. This is not an issue with a PulSAR ${ }^{*}$ ADC, such as the AD7690, because its input can handle a 130 mA overdrive, which is much higher than the short-circuit limit of the AD8295. However, other converters have less robust inputs and may benefit from the resistive protection.


Figure 71. Driving a Differential ADC

## AD8295

## OUTLINE DIMENSIONS



COMPLIANT TO JEDEC STANDARDS MO-263-VBBC
器
Figure 72. 16-Lead Lead Frame Chip Scale Package [LFCSP_VQ]
$4 \mathrm{~mm} \times 4 \mathrm{~mm}$ Body, Very Thin Quad, with Hidden Paddle (CP-16-19)
Dimensions shown in millimeters

| ORDERING GUIDE | Temperature Range | Package Description | Package Option |
| :--- | :--- | :--- | :--- |
| Model | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16 -Lead LFCSP_VQ, 7-Inch Tape and Reel | CP-16-19 |
| AD8295ACPZ-R7 ${ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16-Lead LFCSP_VQ, 13-Inch Tape and Reel | CP-16-19 |
| AD8295ACPZ-RL |  |  |  |
| AD8295ACPZ-WP |  |  |  |
| AD8295BCPZ-R7 ${ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16-Lead LFCSP_VQ, Waffle Pack |
| AD8295BCPZ-RL ${ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16-Lead LFCSP_VQ, 7-Inch Tape and Reel | CP-16-19 |
| AD8295BCPZ-WP ${ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16-Lead LFCSP_VQ, 13-Inch Tape and Reel | CP-16-19 |

[^2]NOTES

## AD8295

## NOTES

# Mouser Electronics 

Authorized Distributor

Click to View Pricing, Inventory, Delivery \& Lifecycle Information:

Analog Devices Inc.:
AD8295ACPZ-WP AD8295BCPZ-WP AD8295ACPZ-R7 AD8295ACPZ-RL AD8295BCPZ-R7 AD8295BCPZ-RL


[^0]:    ${ }^{1}$ Op amp uses an npn input stage, so input bias current always flows into the inputs.

[^1]:    ${ }^{1}$ See the Typical Performance Characteristics section for expected operation from $85^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.

[^2]:    ${ }^{1} Z=$ RoHS Compliant Part.

