

### HIP2103, HIP2104

60V, 1A/2A Peak, Half Bridge Driver with 4V UVLO

FN8276 Rev 0.00 November 27, 2013

The HIP2103 and HIP2104 are half bridge drivers designed for applications using DC motors, three-phase brushless DC motors, or other similar loads.

Two inputs (HI and LI) are provided to independently control the high side driver (HO) and the low side driver (LO). Furthermore, the two inputs can be configured to enable/disable the device, thus lowering the number of connections to a microcontroller and lowering costs.

The very low IDD bias current in the Sleep Mode prevents battery drain when the device is not in use, thus eliminating the need for an external switch to disconnect the driver from the battery.

A fail-safe mechanism is included to improve system reliability and to minimize the possibility of catastrophic bridge failures due to controller malfunction. Internal logic prevents both outputs from turning on simultaneously when HI and LI are both high simultaneously. Dead-time is still required on the rising edge of the HI (or LI) input when the LI (or HI) input transitions low.

Integrated pull-down resistors on all of the inputs (LI, HI, VDen and VCen) reduces the need for external resistors. An active low resistance pull-down on the LO output ensures that the low side bridge FET remains off during the Sleep Mode or when VDD is below the undervoltage lockout (UVLO) threshold.

The HIP2104 has a 12V linear regulator and a 3.3V linear regulator with separate enable pins. The 12V regulator provides internal bias for VDD and the 3.3V regulator provides bias for an external microcontroller (and/or other low voltage ICs), thus eliminating the need for discrete LDOs or DC/DC converters.

The HIP2103 is available in a 3x3mm, 8 Ld TDFN package and the HIP2104 is available in a 4x4mm, 12 Ld DFN package.

### **Features**

- · 60V maximum bootstrap supply voltage
- 3.3V and 12V LDOs with dedicated enable pins (HIP2104)
- 5µA sleep mode quiescent current
- · 4V undervoltage lockout
- · 3.3V or 5V CMOS compatible inputs with hysteresis
- Integrated bootstrap FET (replaces traditional boot strap diode)

### **Applications**

- Half bridge, full bridge and BLDC motor drives (see Figures 21, 22, 23)
- UPS and inverters
- · Class-D amplifiers
- · Any switch mode power circuit requiring a half bridge driver

### **Related Literature**

- AN1896 "HIP2103, HIP2104 Evaluation Board User's Guide"
- AN1899 "HIP2103, HIP2104 3-phase, Full or Half Bridge Motor Drive User's Guide"



FIGURE 1. TYPICAL FULL BRIDGE APPLICATION



FIGURE 2. HIP2104 SHUTDOWN CURRENT vs VRAT

## **Block Diagram**



## **Pin Configurations**

HIP2103 (8 LD 3x3 TDFN) TOP VIEW





## **Pin Descriptions**

| HIP2103      | HIP2104      |        |                                                                                                                                               |
|--------------|--------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| 8 LD<br>TDFN | 12 LD<br>DFN | SYMBOL | DESCRIPTION                                                                                                                                   |
| -            | 1            | VDen   | (HIP2104 only) VDD enable input, 3.3V or 5V logic compatible, V <sub>BAT</sub> tolerant. VDD output is turned on after 1ms debouncing period. |
| -            | 2            | VCen   | (HIP2104 only) VCC enable input, 3.3V or 5V logic compatible. V <sub>BAT</sub> tolerant. VCC output is turned on after 1ms debouncing period. |
| -            | 3            | vcc    | (HIP2104 only) 3.3V output voltage of linear regulator, 75mA. Enabled by VCen.                                                                |
| 1            | 4            | VDD    | (HIP2103) Input voltage 14V max.<br>(HIP2104) Output voltage of linear regulator, 12V nominal, 75mA. Enabled by VDen.                         |
| 2            | 5            | н      | <b>H</b> igh side input, 3.3V or 5V logic compatible. (HI -> HO).                                                                             |
| 3            | 6            | LI     | Low side Input, 3.3V or 5V logic compatible. (LI -> LO).                                                                                      |
| 4            | 7            | VSS    | Signal ground.                                                                                                                                |
| 5            | 8            | LO     | Low side driver Output. (LI ->LO).                                                                                                            |
| 6            | 9            | HS     | High side FET Source connection (low side boot capacitor connection).                                                                         |
| 7            | 10           | но     | High side driver Output. (HI -> HO)                                                                                                           |
| 8            | 11           | НВ     | High side Boot capacitor.                                                                                                                     |
| -            | 12           | VBAT   | (HIP2104 only) Positive battery (bridge voltage) connection.                                                                                  |
| EP           | EP           | EPAD   | Exposed Pad, must be connected to signal ground.                                                                                              |



## **Ordering Information**

| PART NUMBER<br>(Notes 1, 2, 3, 4) | PART<br>MARKING                   | UVLO<br>(V)                                                                    | VCC<br>REGULATOR<br>(V) | VDD<br>REGULATOR<br>(V) | PACKAGE<br>(Pb-Free) | PKG.<br>DWG. # |  |  |
|-----------------------------------|-----------------------------------|--------------------------------------------------------------------------------|-------------------------|-------------------------|----------------------|----------------|--|--|
| HIP2103FRTAAZ                     | DZBF                              | 4.0                                                                            | N/A                     | N/A                     | 8 Ld 3x3 TDFN        | L8.3x3A        |  |  |
| HIP2104FRAANZ                     | 2104AN                            | 4.0                                                                            | 3.3                     | 12                      | 12 Ld 4x4 DFN        | L12.4x4A       |  |  |
| HIP2103-4DEM01Z                   | HIP2103, HIP21                    | HIP2103, HIP2104 3-phase, Full, or Half Bridge Motor Drive Demonstration Board |                         |                         |                      |                |  |  |
| HIP2103_4MBEVAL1Z                 | HIP2103, HIP2104 Evaluation Board |                                                                                |                         |                         |                      |                |  |  |

#### NOTES:

- 1. Add "-T\*", suffix for tape and reel. Please refer to TB347 for details on reel specifications.
- 2. These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.
- 3. For Moisture Sensitivity Level (MSL), please see device information page for <u>HIP2103, HIP2104</u>. For more information on MSL, please see Technical Brief <u>TB363.</u>
- 4. All part numbers are rated -40°C to +125°C for the recommended operating junction temperature range.



#### **Absolute Maximum Ratings** (Note 5)

| Supply Voltage V <sub>DD</sub> (HIP2103 only)                        | 0.3V to 16V                                      |
|----------------------------------------------------------------------|--------------------------------------------------|
| Bridge Supply Voltage V <sub>BAT</sub> (HIP2104 Only)                |                                                  |
| High side Bias Voltage (V <sub>HB</sub> - V <sub>HS)</sub> (Note 10) | 0.3V to 16V                                      |
| Logic Inputs VCen, VDen (HIP2104 Only)                               |                                                  |
| Logic Inputs LI, HI                                                  | 0.3v to V <sub>DD</sub> + 0.3V                   |
| Output Voltage LO                                                    | 0.3V to V <sub>DD</sub> + 0.3V                   |
| Output Voltage HO                                                    | V <sub>HS</sub> - 0.3V to V <sub>HB</sub> + 0.3V |
| Voltage on HS (Note 9, 10)                                           | 10V to 60V                                       |
| Voltage on HB                                                        | V <sub>HS</sub> - 0.3V to 66V                    |
| Average Current in Boot Diode (Note 6)                               | 100mA                                            |
| Maximum Boot Cap Value                                               | 10μF                                             |
| Average Output Current in HO and LO (Note 6)                         | 200mA                                            |
| ESD Ratings                                                          |                                                  |
| Human Body Model Class 2 (Tested per JESD22                          | 2-A114E) 2000V                                   |
| Charged Device Model Class IV                                        | 1000V                                            |
| Latch-Up (Tested per JESD-78B; Class 2, Level A)                     | all pins 100mA                                   |

#### **Thermal Information**

| Thermal Resistance (Typical)               | $\theta_{JA}$ (°C/W) | $\theta_{JC}$ (°C/W) |
|--------------------------------------------|----------------------|----------------------|
| 8 Ld DFN Package (Notes 7, 8)              | 46                   | 7                    |
| 12 Ld TDFN Package (Notes 7, 8)            | 44                   | 7                    |
| Max Power Dissipation at +25°C in free air |                      |                      |
| 8 Ld DFN Package                           |                      | 2.3W                 |
| 12 Ld TDFN Package                         |                      | 2.2W                 |
| Max Power Dissipation at +25°C on copper p | lane                 |                      |
| 8 Ld DFN Package                           |                      | 14.3W                |
| 12 Ld TDFN Package                         |                      | 14.3W                |
| Storage Temperature Range                  | 6                    | 5°C to +150°C        |
| Maximum Operating Junction Temperature Ra  | ange4                | 0°C to +150°C        |
| Nominal Over Temperature Shut-down         |                      | +155°C               |
| Over Temperature Shut-down Range           | +14                  | 5°C to +165°C        |
| Pb-Free Reflow Profile                     |                      | see <u>TB493</u>     |

#### **Recommended Operating Conditions** (Note 5)

| Junction Temperature                                                 | 40°C to +125°C                     |
|----------------------------------------------------------------------|------------------------------------|
| Supply Voltage, V <sub>BAT</sub> (HIP2104 only) (Note 11)            | 5.0V to 50V                        |
| Supply Voltage, V <sub>DD</sub>                                      | 4.5V to 14V                        |
| High Side Bias Voltage (V <sub>HB</sub> - V <sub>HS)</sub> (Note 10) | 0.3V to 14V                        |
| Voltage on HS, Continuous, V <sub>HS</sub> (Notes 9, 10)             | 10V to 50V                         |
| Voltage on HB                                                        | V <sub>HS</sub> - 0.3V to 60V      |
| Logic Inputs VCen, VDen (HIP2104 only)                               |                                    |
| Output Voltage (LO)                                                  | $\dots \dots  GND  to  V_{DD}$     |
| Output Voltage (HO)                                                  | V <sub>HS</sub> to V <sub>HB</sub> |
| Average Output Current in HO and LO (Note 6) $\dots$                 | 0 to 150mA                         |
|                                                                      |                                    |

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.

#### NOTES:

- 5. All voltages are referenced to VSS unless otherwise specified.
- 6. The average output current, when driving a power MOSFET or similar capacitive load, is the average of the **rectified** output current. The peak output currents of this driver are self limiting by trans conductance or r<sub>DS(ON)</sub> and do not required any external components to minimize the peaks. If the output is driving a non-capacitive load, such as an LED, the maximum output current must be limited by external means to less than the specified recommended rectified average output current.
- θ<sub>JA</sub> is measured in free air with the component mounted on a high effective thermal conductivity test board with "direct attach" features. See Tech Brief TB379.
- 8. For  $\theta_{IC}$ , the "case temp" location is the center of the exposed metal pad on the package underside.
- 9. The the maximum value of  $V_{\mbox{\scriptsize HS}}$  must be limited so that  $V_{\mbox{\scriptsize HB}}$  does not exceed 60V.
- 10. The -10V limit for  $V_{HS}$  has no time duration restrictions as far as the HS pin is concerned however, be aware that if the duration of the negative voltage is significant with respect to the time constant to charge the boot capacitor (across HB and HS) the voltage on the boot capacitor can charge as high as  $V_{DD}$   $(-V_{HS})$  =  $(V_{DD} + V_{HS})$  potentially violating the Voltage Rating for  $(V_{HB} V_{HS})$ .
- 11. When V<sub>BAT</sub> < ~13V, the output of VDD will sag. The 5V minimum specified for V<sub>BAT</sub> is the minimum level for which the UVLO will not activate.

**DC Electrical Specifications**  $V_{DD} = V_{HB} = 12V$  (for HIP2103),  $V_{SS} = V_{HS} = 0V$ ,  $V_{BAT} = 18V$  (for HIP2104), LI = HI = 0V. No load on HO and LO unless otherwise specified. **Boldface limits apply over the operating junction temperature range, -40°C to +125°C**.

|                                                                          |                   |                               | Т    | T <sub>J</sub> = +25°C |      | T <sub>J</sub> = -40°C |                  |       |
|--------------------------------------------------------------------------|-------------------|-------------------------------|------|------------------------|------|------------------------|------------------|-------|
| PARAMETERS                                                               | SYMBOL            | TEST CONDITIONS               | MIN  | TYP                    | MAX  | MIN<br>(Note 12)       | MAX<br>(Note 12) | UNITS |
| LINEAR BIAS SUPPLIES (HIP2104                                            | 4 only)           |                               |      |                        |      |                        |                  |       |
| V <sub>DD</sub> Output Voltage Over Rated<br>Line, Load, and Temperature | V <sub>DD12</sub> | Nominal V <sub>DD</sub> = 12V | -2.5 | +2.1                   | +4.8 | - 5%                   | + 5%             | %     |
| V <sub>DD</sub> Rated Output Current                                     | I <sub>DDR</sub>  |                               |      |                        |      | 75                     | I                | mA    |
| V <sub>DD</sub> Output Current Limit<br>(brick wall)                     | I <sub>DD12</sub> |                               | 83   | 151                    | 237  | 80                     | 245              | mA    |
| V <sub>DD</sub> Drop Output Voltage<br>(Figure 7)                        | VDdout            | Load = 75mA                   |      |                        |      | 0.06                   | 0.7              | V     |



**DC Electrical Specifications**  $V_{DD} = V_{HB} = 12V$  (for HIP2103),  $V_{SS} = V_{HS} = 0V$ ,  $V_{BAT} = 18V$  (for HIP2104), LI = HI = 0V. No load on HO and LO unless otherwise specified. **Boldface limits apply over the operating junction temperature range, -40°C to +125°C.** (**Continued**)

|                                                                          |                      |                                                                                     | T    | = +25° ( | C    | T <sub>J</sub> = -40°C | to +125°C        |       |
|--------------------------------------------------------------------------|----------------------|-------------------------------------------------------------------------------------|------|----------|------|------------------------|------------------|-------|
| PARAMETERS                                                               | SYMBOL               | TEST CONDITIONS                                                                     | MIN  | TYP      | MAX  | MIN<br>(Note 12)       | MAX<br>(Note 12) | UNITS |
| V <sub>CC</sub> Output Voltage Over Rated<br>Line, Load, and Temperature | V <sub>CC3.3</sub>   | Nominal V <sub>CC</sub> = 3.3V                                                      | -3.9 | +1.8     | +4.3 | - 5%                   | + 5%             | %     |
| V <sub>CC</sub> Rated Output Current                                     | I <sub>CDR</sub>     |                                                                                     |      | ı        |      | 75                     | l                | mA    |
| V <sub>CC</sub> Output Current Limit<br>(brick wall)                     | Icc                  |                                                                                     | 83   | 149      | 237  | 80                     | 245              | mA    |
| V <sub>CC</sub> Drop Output Voltage<br>(Figure 8)                        | VCdout               | Load = 75mA                                                                         |      |          |      | 0.5                    | 0.9              | V     |
| BIAS CURRENTS                                                            |                      |                                                                                     |      | I.       | ı    |                        |                  | I.    |
| V <sub>DD</sub> Sleep Mode Current<br>(HIP2103)                          | I <sub>DDS</sub>     | HI = LI = 1, after 10 to 30μs delay                                                 |      | 9.4      |      |                        | 20               | μΑ    |
| V <sub>BAT</sub> Shutdown Current<br>(HIP2104)                           | I <sub>DDSbatt</sub> | VCen = VDen = 0, after 10 to 30μs<br>delay, V <sub>BAT</sub> = 50V                  |      | 4.8      |      |                        | 15               | μА    |
| V <sub>BAT</sub> (HIP2104) or VDD<br>(HIP2103) Operating Current         | I <sub>DD020</sub>   | $f = 20kHz$ , $HI = \overline{LI} = 50\%$ square wave $V_{DD} = 12V$ for HIP2103    |      | 832      |      |                        | 1040             | μΑ    |
|                                                                          | I <sub>DD010</sub>   | f = 10kHz, HI = $\overline{LI}$ = 50% square wave $V_{DD}$ = 12V for HIP2103        |      | 661      |      |                        | 825              | μΑ    |
| HB to HS Quiescent Current                                               | IHBQ                 | HI = 1, LO = 0, V <sub>HS</sub> = 0V, V <sub>HB</sub> = 12V                         |      | 135      |      |                        | 160              | μΑ    |
| HB to HS Operating Current                                               | I <sub>HBS20K</sub>  | LI = 0, HI = 50% square wave<br>20kHz, V <sub>HS</sub> = 0V, V <sub>HB</sub> = 12V  |      | 206      |      |                        | 245              | μΑ    |
|                                                                          | I <sub>HBS10K</sub>  | LI = 0, HI = 50% square wave<br>10kHz, V <sub>HS</sub> = 0V, V <sub>HB</sub> = 12V  |      | 167      |      |                        | 193              | μΑ    |
| HB to V <sub>SS</sub> Operating Current                                  | I <sub>HB20K</sub>   | LI = 0, HI = 50% square wave<br>20kHz, V <sub>HB</sub> = 60V, V <sub>HS</sub> = 50V |      | 201      |      |                        | 240              | μΑ    |
|                                                                          | I <sub>HB10K</sub>   | LI = 0, HI = 50% square wave<br>10kHz, V <sub>HB</sub> = 60V, V <sub>HS</sub> = 50V |      | 164      |      |                        | 190              | μΑ    |
| HB to V <sub>SS</sub> Quiescent Current                                  | I <sub>HBQ</sub>     | LI = HI = 0V; V <sub>HB</sub> = 60V, V <sub>HS</sub> = 50V                          |      | 120      |      |                        | 145              | μΑ    |
| HS to V <sub>SS</sub> Current, Sleep Mode                                | I <sub>HBS</sub>     | LI = HI = 1; HB open, V <sub>HS</sub> = 50V                                         |      | 0.03     |      |                        | +1               | μΑ    |
| INPUT PINS                                                               |                      |                                                                                     |      |          |      |                        |                  |       |
| Low Level Input Voltage<br>Threshold                                     | V <sub>IL</sub>      |                                                                                     |      | 1.44     |      | 1.18                   | 1.63             | V     |
| High Level Input Voltage<br>Threshold                                    | V <sub>IH</sub>      | V <sub>DD</sub> = 12V                                                               |      | 2.06     |      | 1.73                   | 2.4              | V     |
| Input Voltage Hysteresis                                                 | V <sub>Hys</sub>     |                                                                                     |      | 0.62     |      | 0.48                   | 0.85             | V     |
| Low Level Input Voltage<br>Threshold                                     | V <sub>IL</sub>      |                                                                                     |      | 1.13     |      | 0.9                    | 1.25             | V     |
| High Level Input Voltage<br>Threshold                                    | V <sub>IH</sub>      | V <sub>DD</sub> = 5V                                                                |      | 1.63     |      | 1.38                   | 1.84             | V     |
| nput Voltage Hysteresis                                                  | V <sub>Hys</sub>     |                                                                                     |      | 0.50     |      | 0.36                   | 0.63             | V     |
| Input Pull-Down                                                          | RI                   |                                                                                     |      | 100      |      | 80                     | 130              | kΩ    |
| UNDERVOLTAGE LOCKOUT (Note                                               | 13)                  |                                                                                     |      |          |      |                        | •                |       |
| DD Falling Threshold                                                     | V <sub>UVF4</sub>    | 4V option                                                                           |      | 4.2      |      | 3.98                   | 4.36             | V     |
| V <sub>DD</sub> Threshold Hysteresis                                     | V <sub>UVH</sub>     |                                                                                     |      | 0.34     |      | 0.267                  | 0.37             | v     |

**DC Electrical Specifications**  $V_{DD} = V_{HB} = 12V$  (for HIP2103),  $V_{SS} = V_{HS} = 0V$ ,  $V_{BAT} = 18V$  (for HIP2104), LI = HI = 0V. No load on HO and LO unless otherwise specified. **Boldface limits apply over the operating junction temperature range, -40°C to +125°C.** (**Continued**)

|                                |                    |                                                                  | Т   | T <sub>J</sub> = +25°C |     | T <sub>J</sub> = -40°C |                  |       |
|--------------------------------|--------------------|------------------------------------------------------------------|-----|------------------------|-----|------------------------|------------------|-------|
| PARAMETERS                     | SYMBOL             | TEST CONDITIONS                                                  | MIN | TYP                    | MAX | MIN<br>(Note 12)       | MAX<br>(Note 12) | UNITS |
| On Resistance R <sub>Don</sub> |                    | I <sub>VDD-HB</sub> = 75mA, HI = 0, LI = 1                       |     | 8.2                    |     | 2.42                   | 15               | Ω     |
| LO GATE DRIVER                 |                    |                                                                  |     | •                      |     | 11                     |                  |       |
| Sinking r <sub>DS(ON)</sub>    | RDS <sub>LOL</sub> | I <sub>LO</sub> = 100mA, LI = 0                                  |     | 2.68                   |     | 0.61                   | 11               | Ω     |
| Sourcing r <sub>DS(ON)</sub>   | RDS <sub>LOH</sub> | I <sub>LO</sub> = -75mA, HI = 1                                  |     | 6.47                   |     | 2.3                    | 15               | Ω     |
|                                | I <sub>LOH12</sub> | HI = 1<br>V <sub>DD</sub> = 12V, Cload = 1000pF                  |     | 1                      |     |                        |                  | Α     |
| Peak Pull-Up Current           | I <sub>LOH5</sub>  | HI = 1<br>V <sub>DD</sub> = 5V, Cload = 1000pF<br>(HIP2103 only) |     |                        |     |                        |                  | А     |
|                                | I <sub>LOL12</sub> | HI = 0<br>V <sub>DD</sub> = 12V, Cload = 1000pF                  |     | 2                      |     |                        |                  | Α     |
| Peak Pull-Down Current         | l <sub>LOL5</sub>  | HI = 0<br>V <sub>DD</sub> = 5V, Cload = 1000pF<br>(HIP2103 only) |     |                        |     |                        |                  | А     |
| HO GATE DRIVER                 | 1                  | 1                                                                |     |                        |     | l                      |                  |       |
| Sinking r <sub>DS(ON)</sub>    | RDS <sub>HOL</sub> | I <sub>HO</sub> = 100mA, HI = 0                                  |     | 6.1                    |     | 4.4                    | 11               | Ω     |
| Sourcing r <sub>DS(ON)</sub>   | RDS <sub>HOH</sub> | I <sub>HO</sub> = -100mA, HI = 1                                 |     | 11.9                   |     | 9.7                    | 15               | Ω     |
|                                | I <sub>HOH12</sub> | HI = 1<br>V <sub>DD</sub> = 12V, Cload = 1000pF                  |     | 1                      |     |                        |                  | Α     |
| Peak Pull-Up Current           | Інон5              | HI = 1<br>V <sub>DD</sub> = 5V, Cload = 1000pF<br>(HIP2103 only) |     | 1                      |     |                        |                  | А     |
|                                | l <sub>HOL12</sub> | HI = 0<br>V <sub>DD</sub> = 12V, Cload = 1000pF                  |     | 2                      |     |                        |                  | Α     |
| Peak Pull-Down Current         | I <sub>HOL5</sub>  | HI = 0<br>V <sub>DD</sub> = 5V, Cload = 1000pF<br>(HIP2103 only) |     |                        |     |                        |                  | А     |

#### NOTES:

<sup>12.</sup> Parameters with MIN and/or MAX limits are 100% tested at +25°C, unless otherwise specified. Temperature limits established by characterization and are not production tested.

<sup>13.</sup> The UV lockout does not disable the  $\rm V_{DD}$  and  $\rm V_{CC}$  outputs.

AC Electrical Specifications  $V_{DD}$  = 12V, GND = 0V, No Load on OUTA or OUTB, Unless Otherwise Specified.  $V_{DD}$  load = 1 $\mu$ F and  $V_{CC}$  load = 1 $\mu$ F (HIP2104 only) Boldface limits apply over the operating junction temperature range, -40 °C to +125 °C.

|                                                                                 |                                      |                                                                                            | T <sub>J</sub> = +25°C |      |     | T <sub>J</sub> = -40°C | to +125°C |       |  |
|---------------------------------------------------------------------------------|--------------------------------------|--------------------------------------------------------------------------------------------|------------------------|------|-----|------------------------|-----------|-------|--|
| PARAMETERS                                                                      | SYMBOL                               | TEST CONDITIONS                                                                            | MIN                    | TYP  | MAX | MIN                    | MAX       | UNITS |  |
| VDen and VCen Turn-On Delay<br>(Figure 5) (HIP2104 only)                        | t <sub>Den</sub><br>t <sub>Cen</sub> | VDen = VCen = 1,<br>V <sub>CC</sub> = V <sub>DD</sub> = 10%,<br>V <sub>BAT</sub> = 50V     |                        | 1.69 |     | 1.0                    | 2.5       | ms    |  |
| VDen and VCen Turn-on Delay<br>(Figure 5) (HIP2104 only)                        | t <sub>Den</sub><br>t <sub>Cen</sub> | VDen = VCen = 1,<br>V <sub>CC</sub> = V <sub>DD</sub> = 10%,<br>V <sub>BAT</sub> = 18V     |                        | 1.68 |     | 1.1                    | 2.54      | ms    |  |
| VDen and VCen Turn-on Delay Matching<br>(Figure 5) (VDen - VCen) (HIP2104 only) | t <sub>VenM</sub>                    | VDen = VCen = 1,<br>V <sub>CC</sub> = 10%, V <sub>DD</sub> = 10%<br>V <sub>BAT</sub> = 50V |                        | 40   |     | -290                   | 340       | ns    |  |
| VDen and VCen Turn-on Delay Matching<br>(Figure 5) (VDen - VCen) (HIP2104 only) | t <sub>VenM</sub>                    | VDen = VCen = 1,<br>V <sub>CC</sub> = 10%, V <sub>DD</sub> = 10%<br>V <sub>BAT</sub> = 18V |                        | 40   |     | -290                   | 350       | ns    |  |
| LO Turn-Off Propagation Delay<br>(LI to LO falling) (Figure 6)                  | t <sub>FL12</sub>                    | HI = 0, LI = 1 to 0<br>V <sub>DD</sub> = 12V                                               |                        | 27   |     | 13                     | 39        | ns    |  |
|                                                                                 | t <sub>FL5</sub>                     | HI = 0, LI = 1 to 0<br>V <sub>DD</sub> = 5V (HIP2103 only)                                 |                        | 30   |     | 23                     | 46        | ns    |  |
| HO Turn-Off Propagation Delay<br>(HI to HO falling) (Figure 6)                  | t <sub>FH12</sub>                    | LI = 0, HI = 1 to 0<br>V <sub>DD</sub> = 12V                                               |                        | 23   |     | 10                     | 35        | ns    |  |
|                                                                                 | t <sub>FH5</sub>                     | LI = 0, HI = 1 to 0<br>Vv = 5V (HIP2103 only)                                              |                        | 27   |     | 19                     | 38        | ns    |  |
| LO Turn-On Propagation Delay<br>(LI to LO rising) (Figure 6)                    | t <sub>RL12</sub>                    | HI = 0, LI = 0 to 1<br>V <sub>DD</sub> = 12V                                               |                        | 21   |     | 7                      | 32        | ns    |  |
|                                                                                 | t <sub>RL5</sub>                     | HI = 0, LI = 0 to 1<br>V <sub>DD</sub> = 5V (HIP2103 only)                                 |                        | 25   |     | 12                     | 37        | ns    |  |
| HO Turn-On Propagation Delay<br>(HI to HO rising) (Figure 6)                    | t <sub>RH12</sub>                    | LI = 0, HI = 0 to 1<br>V <sub>DD</sub> = 12V                                               |                        | 23   |     | 9                      | 35        | ns    |  |
|                                                                                 | t <sub>RH5</sub>                     | LI = 0, HI = 0 to 1<br>V <sub>DD</sub> = 5V (HIP2103 only)                                 |                        | 28   |     | 15                     | 40        | ns    |  |
| Turn-On/Off Propagation Mismatch<br>(HO rising to LO falling) (Figure 6)        | tMONHL                               | LI = 1 -> 0<br>HI = 0 -> 1                                                                 |                        | -2.5 |     | -8                     | +3        | ns    |  |
| Turn-On/Off Propagation Mismatch<br>(LO rising to HO falling) (Figure 6)        | tmonlh                               | HI = 1 -> 0<br>LI = 0 -> 1                                                                 |                        | -4.2 |     | -9.0                   | +5.4      | ns    |  |
| LO Output Rise Time<br>(10% to 90% )                                            | t <sub>R12</sub>                     | CL = 1nF<br>V <sub>DD</sub> = 12V                                                          |                        | 20.5 |     | 7                      | 35        | ns    |  |
|                                                                                 | t <sub>R5</sub>                      | CL = 1nF<br>V <sub>DD</sub> = 5V (HIP2103 only)                                            |                        | 19.5 |     | 6                      | 32        | ns    |  |
| HO Output Rise Time<br>(10% to 90%)                                             | t <sub>R12</sub>                     | CL = 1nF<br>V <sub>DD</sub> = 12V                                                          |                        | 21   |     | 8                      | 35        | ns    |  |
|                                                                                 | t <sub>R5</sub>                      | CL = 1nF<br>V <sub>DD</sub> = 5V (HIP2103 only)                                            |                        | 21   |     | 8                      | 34        | ns    |  |
| LO Output Fall Time<br>90% to 10%)                                              | t <sub>F12</sub>                     | CL = 1nF<br>V <sub>DD</sub> = 12V                                                          |                        | 17   |     | 3                      | 30        | ns    |  |
|                                                                                 | t <sub>F5</sub>                      | CL = 1nF<br>V <sub>DD</sub> = 5V (HIP2103 only)                                            |                        | 17   |     | 3                      | 30        | ns    |  |
| HO Output Fall Time<br>(90% to 10%)                                             | t <sub>F12</sub>                     | CL = 1nF<br>V <sub>DD</sub> = 12V                                                          |                        | 16   |     | 2                      | 30        | ns    |  |
|                                                                                 | t <sub>F5</sub>                      | CL = 1nF<br>V <sub>DD</sub> = 5V (HIP2103 only)                                            |                        | 16   |     | 1.5                    | 29        | ns    |  |

AC Electrical Specifications  $V_{DD}$  = 12V, GND = 0V, No Load on OUTA or OUTB, Unless Otherwise Specified.  $V_{DD}$  load = 1 $\mu$ F and  $V_{CC}$  load = 1 $\mu$ F (HIP2104 only) Boldface limits apply over the operating junction temperature range, -40 °C to +125 °C. (Continued)

|                                                       |                   |                     | T,  | T <sub>J</sub> = +25°C |     | T <sub>J</sub> = -40°C |     |       |
|-------------------------------------------------------|-------------------|---------------------|-----|------------------------|-----|------------------------|-----|-------|
| PARAMETERS                                            | SYMBOL            | TEST CONDITIONS     | MIN | TYP                    | MAX | MIN                    | MAX | UNITS |
| Time Delay to Set Sleep Mode<br>(Note 14, Figure 4)   | t <sub>SlpS</sub> | HI = LI = 0 -> 1    |     | 17                     |     | 9                      | 27  | μs    |
| Time Delay to Reset Sleep Mode<br>(Note 14, Figure 4) | t <sub>SlpR</sub> | HI = 0, LI = 0 -> 1 |     | 17                     |     | 9                      | 27  | μs    |

#### NOTE:

## **Timing Diagrams**

(Vden and VCen apply to HIP2104 only)



\*Sleep is an internal state. Minimal IDD or IBAT current results when active (high).

FIGURE 3. VDD POWER-ON/OFF TIMING FOR SLEEP MODE

<sup>14.</sup> When HI and LI are on simultaneously, HO and LO are never on simultaneously. This feature is intended to initiate sleep. This feature cannot be used to prevent shoot-through for normal alternating switching between LI and HI. Dead time must be provided when HI = 0 -> LI = 1, or LI = 0 -> HI = 1. See Timing Diagrams (Figure 4).

## Timing Diagrams (Continued)



FIGURE 4. SLEEP MODE ENABLED OR CLEARED BY HI AND LI INPUTS



FIGURE 5. VCEN AND VDEN DELAY MATCHING



FIGURE 6. PROPAGATION DELAYS



## **Typical Performance Curves**





FIGURE 8.  $V_{CC}$  DROPOUT vs  $V_{BAT}$  (HIP2104 ONLY)



FIGURE 9. HIP2104 SHUTDOWN CURRENT (VCEN = VDEN = 0, HS = V<sub>BAT</sub>)



FIGURE 10. HIP2104 QUIESCENT IBAT (VCEN = VDEN = LI = HI = 1)



FIGURE 11. HIP2104  $V_{\mbox{\scriptsize DD}}$  OPERATING CURRENT LIMIT



FIGURE 12. HIP2104 V<sub>CC</sub> CURRENT LIMIT

## Typical Performance Curves (Continued)



FIGURE 13. HIP2104  $V_{\mbox{\scriptsize DD}}$  CURRENT LIMIT, 0kHz



FIGURE 14. HIP2103 SLEEP CURRENT (HI = LI = 1)



FIGURE 15. HIP2103 OPERATING CURRENT



FIGURE 16. HIP2103, HIP2104 UNDERVOLTAGE LOCKOUT



FIGURE 17. BOOT FET RESISTANCE



FIGURE 18. HO OUTPUT RESISTANCE

### Typical Performance Curves (Continued)



FIGURE 19. LO OUTPUT RESISTANCE

### **Functional Description**

The following functional description references the "Block Diagram" on page 2.

#### **Overview**

The HIP2103 has independent control inputs, LI and HI, for each output, LO and HO. There is no logic inversion for these input/output pairs. To minimize the possibility of shoot-through failures of the bridge FETs caused by improper LI and HI signals from an external controller, internal logic in the driver prevents both outputs being high simultaneously. When either input is high, the high input must go low before a high on the other input propagates to its respective drive output. If both inputs are high simultaneously, both output are low. If one input is high, followed by the other input going high, the internal logic prevents any shoot through. Note that the internal logic does not prevent shoot-through if the dead-time provided by the external controller is not sufficiently long as required by the turn-on/off times of the bridge FETS.

If both inputs are high simultaneously for longer than 30µs, the driver initiates a Sleep Mode to reduce the bias current to minimize the battery drain. When in Sleep Mode, the HO output is in a high-impedance state (2M $\Omega$  between HO and HS) and the LO output is held low with an active 100 $\Omega$  pull-down resistor. The 100 $\Omega$  pull-down prevents inadvertent shoot-through resulting from transients on the bridge voltage while both drivers are in the Sleep Mode.

The undervoltage lockout (UVLO) on  $V_{DD}$  drives HO and LO low when VDD is less that the UV threshold. Sleep Mode is initiated if UVLO is asserted for longer than 30 $\mu$ s.

The high-side driver bias is established by the boot capacitor connected between HB and HS. The charge on the boot capacitor is provided by the internal boot FET that is connected between VDD and HB. The current path to charge the boot cap is enabled (boot FET is on) when the drain voltage on the low-side bridge FET (VHO) is <1V and when HO = 0. When the boot FET is on, the boot cap is charged to approximately  $\rm V_{DD}$ .

The boot FET turns off when H0 = 1. The boot capacitor provides the charge necessary to turn on the FET and maintains the bias voltage on the high side driver for the duration of the period while the FET is on. See the following for details on selecting the boot capacitor value.

The peak charge current is limited in amplitude by the inherent resistance of the boot FET and by the delta voltage between  $V_{DD}$  and the drain-source voltage of the low-side bridge FET  $(V_{\mbox{\scriptsize HS}})$  less the boot cap voltage. Assuming that the on time of the low-side FET is sufficiently long to fully charge the boot capacitor, the boot voltage charges very close to  $V_{\mbox{\scriptsize DD}}$  (less the voltage across the drain-source of the low-side bridge FET).

When the HI input transitions high, the high-side bridge FET is driven on. Because the HS node is connected to the source of the high-side FET, the HS node rises almost to the level of the bridge voltage,  $V_{BAT}$  (less the conduction voltage across the bridge FET). Because the boot capacitor voltage is referenced to the source voltage of the high-side FET, the HB node is  $V_{DD}$  volts above the HS node. Simultaneously with HI = 1, the boot FET is turned off preventing the boot capacitor from discharging back to VDD. Because the high-side driver circuit is referenced to the HS node, the HO output is now approximately  $V_{HB} + V_{BAT}$  above ground.

During the low to high transition of the phase node (HS), the boot capacitor sources the necessary gate charge to fully enhance the high-side bridge FET gate. After the gate of the bridge FET is fully charged, the boot capacitor no longer sources charge to the gate but continues to provide bias current to the high-side driver through out the period while the high-side bride FET is on.

To prevent the voltage on the boot capacitor from drooping excessively, the boot capacitor value must be sized appropriately. If the boot voltage droops to the UVLO threshold, the high-side FET is turned off to prevent damage due to insufficient gate voltage.



#### **Selecting the Boot Capacitor Value**

The boot capacitor value is chosen not only to supply the internal bias current of the high-side driver but also, and more significantly, to provide the gate charge of the driven FET without causing the boot voltage to sag excessively. In practice, the boot capacitor should have a total charge that is about 20 times the gate charge of the driven power FET for approximately a 5% drop in voltage after charge has been transferred from the boot capacitor to the gate capacitance.

The following parameters are required to calculate the value of the boot capacitor for a specific amount of voltage droop when using the HIP2103, HIP2104. In the following example, some values used are specific to the HIP2103, HIP2104 and others are arbitrary. The values should be changed to comply with the actual application.

 $V_{DD} = 12V$  This is the nominal value of VDD for

the HIP2104

 $VHB = V_{DD} = VHO$  High side driver bias voltage

referenced to VHS

Period = 100µs This is the longest expected switching

period

IHB =  $I_{HBS20K} + I_{HB20K} = 295\mu A$  High side driver bias current at 20kHz

RGS =  $10k\Omega$  Gate-source resistor

Ripple = 5% Desired ripple voltage on the boot cap

Igate\_leak = 100nA Gate leakage current (from vendor

datasheet)

Qg40\_12V = 45nC From Figure 20

The following equations calculates the total charge required for the Period:

Qc = Qg40\_12V + Period x (IHB + VHO/RGS + Igate\_leak)

Cboot = Qc/(Ripple \* V<sub>DD</sub>)

Cboot =  $0.324\mu F$ 

If the gate to source resistor is removed (RGS is usually not needed or recommended), then:

Cboot =  $0.124\mu$ F



FIGURE 20. TYPICAL MOSFET GATE CHARGE vs GATE VOLTAGE

### **Typical Applications**



FIGURE 21. HALF BRIDGE MOTOR DRIVE TOPOLOGY

## **Typical Applications**



FIGURE 22. FULL BRIDGE MOTOR DRIVER TOPOLOGY

Page 15 of 21

### **Typical Applications**



FIGURE 23. BLDC (3-PHASE) MOTOR DRIVE TOPOLOGY

## **Application Examples**

Above are examples (Figures 21, 22, and 23) of how the HIP2103, HIP2104 can be configured for various motor drive application with the HIP2104 supplying the 12V bias for the other HIP2103s and the  $V_{CC}$  (3.3V) bias for the controller. VCen and VDen are used to turn on and off the internal linear regulators of the HIP2104. Because of entire switching of the bias supplies is implemented with logic, a signal switch, instead of a power switch, can be used to turn on and off the driver and controller. A switch debouncing delay of 1ms is provided on VDen and VCen.

The external diode on  $V_{BATT}$  is used to hold up the voltage on the  $V_{BAT}$  input in the presence of severe ripple as usually seen on LI-ON batteries.

In the case of the HIP2104, when VDen is low, the driver sections enters the Sleep Mode. When VCen is low, the bias to the controller is removed resulting with the lowest possible idle current in both the controller and the driver minimizing the drain on the battery when the motor drive is off. Sleep mode can also

be initiated on the HIP2104 by driving HI and LI high simultaneously. In this case, the sleep mode current is substantially higher (~250 $\mu$ A) because the V<sub>DD</sub> and V<sub>CC</sub> outputs are still active.

In the case of the HIP2103, Sleep Mode in the driver is initiated when HI and LI are both high simultaneously as previously described. If VDD is provided by an accompanying HIP2104, turning off the VDD output of the HIP2104 will also result with virtually no sleep current in the HIP2103 because there is no bias. For example, in the BLDC configuration, the sleep mode current will be  ${\sim}5\mu\text{A}$  (in the HIP2104) and no current in both of the HIP2103s.

#### Transients on the HS node

An important operating condition that is frequently overlooked is the transient on the HS pin that occurs when the bridge FETs turn on or off. The Absolute Maximum negative transient (see page 5) allowed on the HS pin is -10V without any time restrictions on the duration of the transient. In most well designed PCBs, all that will be required is that the transient be less negative than -10V.



The negative transient on the HS pin is the result of the parasitic inductance of the low-side drain-source conductor path on the PCB. Even the parasitic inductance of the low-side FET body contributes to this transient. When the high-side bridge FET turns off (see Figure 24), as a consequence of the inductive characteristics of a motor load, the current that was flowing in the high-side FET (blue) must rapidly commutate through the low side FET (red). The amplitude of the negative transient impressed on the HS node is (L x di/dt) where L is the total parasitic inductance of the low-side FET drain-source path and di/dt is the rate at which the high-side FET is turned off. With the increasing current levels of new generation motor drives, appropriately clamping of this transient becomes more significant for the proper operation of bridge drivers. Fortunately, the HIP2103, HIP2104 can withstand greater amplitudes of negative transients than what is available in many other bridge drivers. The maximum negative voltage on the HS pin is rated for -10V with no time during limit.

Another component of negative voltage is from the body diode of the low side FET during the dead time. When current is flowing from source to drain, the conduction voltage is approximately 1 to 1.5V negative impressed on the HS pin (possibly greater during fault load conditions). Because the HIP2103, HIP2104 is rated for -10V without any time constraints, this negative voltage component is of no consequence.



FIGURE 24. PARASITIC INDUCTANCE ON HS NODE

In the unlikely event that the negative transient exceeds -10V, there are several ways of reducing the negative amplitude of this transient if necessary. If the bridge FETs are turned off more slowly to reduce di/dt, the amplitude will be reduced but at the expense of more switching losses in the FETs. Careful PCB design will also reduce the value of the parasitic inductance. However, in extreme cases, these two solutions by themselves may not be sufficient. Figure 25 illustrates a simple method for clamping the negative transient. Two series connected, fast 1 amp PN junction diodes are connected between HS and VSS as shown. It is important that these diodes be placed as close as possible to the HS and VSS pins to minimize the parasitic inductance of this current path between the two pins. Two diodes in series are required because they are in parallel with the body diode of the low side FET. If only one diode is used for the clamp, it will conduct some of the negative load current that is flowing in the body diode of the low side FET.



FIGURE 25. TWO CLAMPING DIODES TO SUPPRESS NEGATIVE TRANSIENTS

An alternative to the two series connected diodes is one diode and a resistor (Figure 26). In this case, it is necessary to limit the current in the diode with a small value resistor,  $R_{HS}$ , connected between the phase node of the 1/2 bridge and the HS pin. Observe that  $R_{HS}$  is effectively in series with the HO output and serves as a peak current limiting gate resistor on HO.



FIGURE 26. RESISTOR AND DIODE NEGATIVE TRANSIENT CLAMP

The value of  $R_{HS}$  is determined by how much average current in the clamping diode is acceptable. Current in the low side FET flows through the body diode during the dead time resulting with a negative voltage on HS that is typically about -1.5V. When the low-side FET is turned on, the current through the body diode is shunted away into the channel and the conduction voltage from source to drain is typically much less than the conduction voltage through the body diode. Consequently, significant current will flow in the clamping diode only during the dead time. Because the dead time is much less than the on time of the low side FET, the resulting average current in the clamping diode is very low. The value of  $R_{HS}$  is then chosen to limit the peak current in the clamping diode and usually just a few ohms is necessary.

The methods to clamp the negative transients with diodes can still result with high frequency oscillations on the HS node depending on the parasitics of the PCB design. An alternative to the clamping diode in Figure 26 is a small value capacitor instead of the diode. This capacitor and  $R_{HS}$  is very effective for minimizing the negative spike amplitude and oscillations.



FIGURE 27. RESISTOR AND CAPACITOR NEGATIVE TRANSIENT FILTER

But this solution also has its limitations. Depending on the value of the filter capacitor and the PWM switching frequency,  $R_{HS}$  may dissipate significant power because the voltage on the capacitor is switching between the bridge voltage and ground. Usually, the power dissipated by  $R_{HS}$  is small because the switching frequency for most motor drives is <20kHz and the value used for  $C_{\rm filter}$  is typically about 1000pF.

Another issue is that the charge on Cfilter will be partially transferred to the gate of the high-side FET when the low-side FET turns on. When the phase node goes low, a voltage is impressed across R<sub>HS</sub> as shown in Figure 27. Because HO is low, the voltage across R<sub>HS</sub> is also across the gate of the high side FET. If the filter cap is very large, the voltage on the gate will approach the bridge voltage turning on the high-side FET resulting with shoot-through. Fortunately, the voltage across R<sub>HS</sub> is much less than the bridge voltage for two reasons. First, the voltage across RHS is determined by the turn-on time of the low side FET. As the low-side FET is turning on, the charge on the filter cap is depleting lessening the voltage across R<sub>HS</sub>. Also, because the relatively large gate capacitance of the high-side FET is in parallel with R<sub>HS</sub>, the voltage impressed on the gate is further reduced. In a practical application using value of Cfilter = 4700pF and  $R_{HS} = 1\Omega$ , the voltage impressed on the bridge FET is less than 1V.

The emphasis of suppressing transients on the HS pin has been with negative transients. Please note that a similar transients with a positive polarity occurs when the low-side FET turns off. This is usually not a problem unless the bridge voltage is close to the maximum rated operating voltage of 50V. Note that the maximum voltage ratings for the HS and HB nodes also must be observed when the positive transient occurs.

The maximum rating for (VHB - VHS) must also not be overlooked. When a negative transient, Vneg, is present on the HS pin, the voltage differential across HB and HS will approach VDD + Vneg. If the transient duration is short compared to the charging time constant of the boot diode and boot capacitor, the voltage across HB and HS is not significantly affected. However, another source of negative voltage on the HS pin will more likely increase the boot capacitor voltage. While current is flowing from the source to drain of the low-side FET during the dead time, the current flows through body diode of the FET. Depending on the size of the FET and the amplitude of the reverse current, the voltage across the diode can be as high as -1.5V and much higher during a load fault. Because this negative voltage has little

impedance, the boot capacitor can charge to a voltage greater than VDD (for example VDD + 1.5V). It may be necessary to either clamp the voltage as described in Figures 25 through 27 and/or keep the dead time as short as possible.

### **General PCB Layout Guidelines**

The AC performance of the HIP2103, HIP2104 depends significantly on the design of the PC board. The following layout design guidelines are recommended to achieve optimum performance:

- · Place the driver as close as possible to the driven power FET.
- Understand where the switching power currents flow. The high amplitude di/dt currents of the driven power FET will induce significant voltage transients on the associated traces.
- Keep power loops as short as possible by paralleling the source and return traces.
- Use planes where practical; they are usually more effective than parallel traces.
- Avoid paralleling high amplitude di/dt traces with low level signal lines. High di/dt will induce currents and consequently, noise voltages in the low level signal lines.
- When practical, minimize impedances in low level signal circuits. Noise, magnetically induced on a  $10k\Omega$  resistor, is 10x larger than the noise on a  $1k\Omega$  resistor.
- Be aware of magnetic fields emanating from motors and inductors. Gaps in the magnetic cores of these structures are especially bad for emitting flux.
- If you must have traces close to magnetic devices, align the traces so that they are parallel to the flux lines to minimize coupling.
- The use of low inductance components such as chip resistors and chip capacitors is highly recommended.
- Use decoupling capacitors to reduce the influence of parasitic inductance in the V<sub>BAT</sub>, V<sub>DD</sub> and GND leads. To be effective, these caps must also have the shortest possible conduction paths. If vias are used, connect several paralleled vias to reduce the inductance of the vias.
- It may be necessary to add resistance to dampen resonating parasitic circuits especially on LO and LO. If an external gate resistor is unacceptable, then the layout must be improved to minimize lead inductance.
- Keep high dv/dt nodes away from low level circuits. Guard banding can be used to shunt away dv/dt injected currents from sensitive circuits.
- Avoid having a signal ground plane under a high amplitude dv/dt circuit. The parasitic capacitance of a ground plane, Cp, relative to the high amplitude dv/dt circuit will result in injected (Cp x dv/dt) currents into the signal ground paths where C is the parasitic capacitance of the ground plane.
- Do power dissipation and voltage drop calculations of the power traces. Many PCB/CAD programs have built in tools for calculation of trace resistance. The internet is also a good source for resistance calculators for PCB trace resistance.



- Large power components (Power FETs, Electrolytic caps, power resistors, etc.) have internal parasitic inductance which cannot be eliminated. This must be accounted for in the PCB layout and circuit design.
- If you simulate your circuits, consider including parasitic components especially parasitic inductance.

# **General EPAD Heatsinking Considerations**

The EPAD of the HIP2103, HIP2104 is electrically connected to VSS through the IC substrate. The epad has two main functions: to provide a quiet signal ground and to provide heat sinking for the IC. The EPAD must be connected to a ground plane and switching currents from the driven FETs should not pass through the ground plane under the IC.

Figure 28 is a PCB layout example of how to use vias to remove heat from the IC through the EPAD.

For maximum heatsinking, it is recommended that a ground plane, connected to the EPAD, be added to both sides of the PCB. A via array, within the area of the EPAD, will conduct heat from the EPAD to the GND plane on the bottom layer. The number of

vias and the size of the GND planes required for adequate heatsinking is determined by the power dissipated by the HIP2103, HIP2104, the air flow, and the maximum temperature of the air around the IC.

Note that a separate plane is added under the high side drive circuits and is connected to HS. In a manner similar to the ground plane, the HS plane provides the lowest possible parasitic inductance for the HO/HS gate drive current loop.

See <u>AN1899</u> "HIP2103, HIP2104 3-phase, Full, or Half Bridge Motor Driver" for an example of PCB layout of a real application.



FIGURE 28. TYPICAL PCB PATTERN FOR THERMAL VIAS

### **Revision History**

The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please go to the web to make sure that you have the latest revision.

| DATE              | REVISION | CHANGE          |
|-------------------|----------|-----------------|
| November 27, 2013 | FN8276.0 | Initial Release |

### **About Intersil**

Intersil Corporation is a leading provider of innovative power management and precision analog solutions. The company's products address some of the largest markets within the industrial and infrastructure, mobile computing and high-end consumer markets.

For the most updated datasheet, application notes, related documentation and related parts, please see the respective product information page found at <a href="https://www.intersil.com">www.intersil.com</a>.

You may report errors or suggestions for improving this datasheet by visiting <a href="www.intersil.com/ask">www.intersil.com/ask</a>.

Reliability reports are also available from our website at www.intersil.com/support

© Copyright Intersil Americas LLC 2013. All Rights Reserved.

All trademarks and registered trademarks are the property of their respective owners.

For additional products, see <a href="https://www.intersil.com/en/products.html">www.intersil.com/en/products.html</a>

Intersil products are manufactured, assembled and tested utilizing ISO9001 quality systems as noted in the quality certifications found at <a href="https://www.intersil.com/en/support/qualandreliability.html">www.intersil.com/en/support/qualandreliability.html</a>

Intersil products are sold by description only. Intersil may modify the circuit design and/or specifications of products at any time without notice, provided that such modification does not, in Intersil's sole judgment, affect the form, fit or function of the product. Accordingly, the reader is cautioned to verify that datasheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see <a href="https://www.intersil.com">www.intersil.com</a>



## **Package Outline Drawing**

#### L8.3x3A 8 LEAD THIN DUAL FLAT NO-LEAD PLASTIC PACKAGE Rev 4, 2/10











#### NOTES:

- Dimensions are in millimeters.
   Dimensions in ( ) for Reference Only.
- 2. Dimensioning and tolerancing conform to ASME Y14.5m-1994.
- 3. Unless otherwise specified, tolerance : Decimal  $\pm 0.05$
- <u>4</u> Dimension applies to the metallized terminal and is measured between 0.15mm and 0.20mm from the terminal tip.
- 5. Tiebar shown (if present) is a non-functional feature.
- 6. The configuration of the pin #1 identifier is optional, but must be located within the zone indicated. The pin #1 identifier may be either a mold or mark feature.
- 7. Compliant to JEDEC MO-229 WEEC-2 except for the foot length.

## **Package Outline Drawing**

#### L12.4x4A

#### 12 LEAD DUAL FLAT NO-LEAD PLASTIC PACKAGE

Rev 2, 6/12







TYPICAL RECOMMENDED LAND PATTERN





DETAIL "X"

#### NOTES:

- Dimensions are in millimeters.
   Dimensions in ( ) for Reference Only.
- 2. Dimensioning and tolerancing conform to AMSE Y14.5m-1994.
- 3. Unless otherwise specified, tolerance : Decimal ± 0.05
- Lead width applies to the metallized terminal and is measured between 0.15mm and 0.30mm from the terminal tip.
- 5. Tiebar shown (if present) is a non-functional feature.
- 6. The configuration of the pin #1 identifier is optional, but must be located within the zone indicated. The pin #1 identifier may be either a mold or mark feature.